lan743x_main.h 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /* Copyright (C) 2018 Microchip Technology Inc. */
  3. #ifndef _LAN743X_H
  4. #define _LAN743X_H
  5. #include <linux/phy.h>
  6. #include "lan743x_ptp.h"
  7. #define DRIVER_AUTHOR "Bryan Whitehead <[email protected]>"
  8. #define DRIVER_DESC "LAN743x PCIe Gigabit Ethernet Driver"
  9. #define DRIVER_NAME "lan743x"
  10. /* Register Definitions */
  11. #define ID_REV (0x00)
  12. #define ID_REV_ID_MASK_ (0xFFFF0000)
  13. #define ID_REV_ID_LAN7430_ (0x74300000)
  14. #define ID_REV_ID_LAN7431_ (0x74310000)
  15. #define ID_REV_ID_LAN743X_ (0x74300000)
  16. #define ID_REV_ID_A011_ (0xA0110000) // PCI11010
  17. #define ID_REV_ID_A041_ (0xA0410000) // PCI11414
  18. #define ID_REV_ID_A0X1_ (0xA0010000)
  19. #define ID_REV_IS_VALID_CHIP_ID_(id_rev) \
  20. ((((id_rev) & 0xFFF00000) == ID_REV_ID_LAN743X_) || \
  21. (((id_rev) & 0xFF0F0000) == ID_REV_ID_A0X1_))
  22. #define ID_REV_CHIP_REV_MASK_ (0x0000FFFF)
  23. #define ID_REV_CHIP_REV_A0_ (0x00000000)
  24. #define ID_REV_CHIP_REV_B0_ (0x00000010)
  25. #define FPGA_REV (0x04)
  26. #define FPGA_REV_GET_MINOR_(fpga_rev) (((fpga_rev) >> 8) & 0x000000FF)
  27. #define FPGA_REV_GET_MAJOR_(fpga_rev) ((fpga_rev) & 0x000000FF)
  28. #define FPGA_SGMII_OP BIT(24)
  29. #define STRAP_READ (0x0C)
  30. #define STRAP_READ_USE_SGMII_EN_ BIT(22)
  31. #define STRAP_READ_SGMII_EN_ BIT(6)
  32. #define STRAP_READ_SGMII_REFCLK_ BIT(5)
  33. #define STRAP_READ_SGMII_2_5G_ BIT(4)
  34. #define STRAP_READ_BASE_X_ BIT(3)
  35. #define STRAP_READ_RGMII_TXC_DELAY_EN_ BIT(2)
  36. #define STRAP_READ_RGMII_RXC_DELAY_EN_ BIT(1)
  37. #define STRAP_READ_ADV_PM_DISABLE_ BIT(0)
  38. #define HW_CFG (0x010)
  39. #define HW_CFG_RST_PROTECT_PCIE_ BIT(19)
  40. #define HW_CFG_HOT_RESET_DIS_ BIT(15)
  41. #define HW_CFG_D3_VAUX_OVR_ BIT(14)
  42. #define HW_CFG_D3_RESET_DIS_ BIT(13)
  43. #define HW_CFG_RST_PROTECT_ BIT(12)
  44. #define HW_CFG_RELOAD_TYPE_ALL_ (0x00000FC0)
  45. #define HW_CFG_EE_OTP_RELOAD_ BIT(4)
  46. #define HW_CFG_LRST_ BIT(1)
  47. #define PMT_CTL (0x014)
  48. #define PMT_CTL_ETH_PHY_D3_COLD_OVR_ BIT(27)
  49. #define PMT_CTL_MAC_D3_RX_CLK_OVR_ BIT(25)
  50. #define PMT_CTL_ETH_PHY_EDPD_PLL_CTL_ BIT(24)
  51. #define PMT_CTL_ETH_PHY_D3_OVR_ BIT(23)
  52. #define PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_ BIT(18)
  53. #define PMT_CTL_GPIO_WAKEUP_EN_ BIT(15)
  54. #define PMT_CTL_EEE_WAKEUP_EN_ BIT(13)
  55. #define PMT_CTL_READY_ BIT(7)
  56. #define PMT_CTL_ETH_PHY_RST_ BIT(4)
  57. #define PMT_CTL_WOL_EN_ BIT(3)
  58. #define PMT_CTL_ETH_PHY_WAKE_EN_ BIT(2)
  59. #define PMT_CTL_WUPS_MASK_ (0x00000003)
  60. #define DP_SEL (0x024)
  61. #define DP_SEL_DPRDY_ BIT(31)
  62. #define DP_SEL_MASK_ (0x0000001F)
  63. #define DP_SEL_RFE_RAM (0x00000001)
  64. #define DP_SEL_VHF_HASH_LEN (16)
  65. #define DP_SEL_VHF_VLAN_LEN (128)
  66. #define DP_CMD (0x028)
  67. #define DP_CMD_WRITE_ (0x00000001)
  68. #define DP_ADDR (0x02C)
  69. #define DP_DATA_0 (0x030)
  70. #define E2P_CMD (0x040)
  71. #define E2P_CMD_EPC_BUSY_ BIT(31)
  72. #define E2P_CMD_EPC_CMD_WRITE_ (0x30000000)
  73. #define E2P_CMD_EPC_CMD_EWEN_ (0x20000000)
  74. #define E2P_CMD_EPC_CMD_READ_ (0x00000000)
  75. #define E2P_CMD_EPC_TIMEOUT_ BIT(10)
  76. #define E2P_CMD_EPC_ADDR_MASK_ (0x000001FF)
  77. #define E2P_DATA (0x044)
  78. /* Hearthstone top level & System Reg Addresses */
  79. #define ETH_CTRL_REG_ADDR_BASE (0x0000)
  80. #define ETH_SYS_REG_ADDR_BASE (0x4000)
  81. #define CONFIG_REG_ADDR_BASE (0x0000)
  82. #define ETH_EEPROM_REG_ADDR_BASE (0x0E00)
  83. #define ETH_OTP_REG_ADDR_BASE (0x1000)
  84. #define GEN_SYS_CONFIG_LOAD_STARTED_REG (0x0078)
  85. #define ETH_SYS_CONFIG_LOAD_STARTED_REG (ETH_SYS_REG_ADDR_BASE + \
  86. CONFIG_REG_ADDR_BASE + \
  87. GEN_SYS_CONFIG_LOAD_STARTED_REG)
  88. #define GEN_SYS_LOAD_STARTED_REG_ETH_ BIT(4)
  89. #define SYS_LOCK_REG (0x00A0)
  90. #define SYS_LOCK_REG_MAIN_LOCK_ BIT(7)
  91. #define SYS_LOCK_REG_GEN_PERI_LOCK_ BIT(5)
  92. #define SYS_LOCK_REG_SPI_PERI_LOCK_ BIT(4)
  93. #define SYS_LOCK_REG_SMBUS_PERI_LOCK_ BIT(3)
  94. #define SYS_LOCK_REG_UART_SS_LOCK_ BIT(2)
  95. #define SYS_LOCK_REG_ENET_SS_LOCK_ BIT(1)
  96. #define SYS_LOCK_REG_USB_SS_LOCK_ BIT(0)
  97. #define ETH_SYSTEM_SYS_LOCK_REG (ETH_SYS_REG_ADDR_BASE + \
  98. CONFIG_REG_ADDR_BASE + \
  99. SYS_LOCK_REG)
  100. #define HS_EEPROM_REG_ADDR_BASE (ETH_SYS_REG_ADDR_BASE + \
  101. ETH_EEPROM_REG_ADDR_BASE)
  102. #define HS_E2P_CMD (HS_EEPROM_REG_ADDR_BASE + 0x0000)
  103. #define HS_E2P_CMD_EPC_BUSY_ BIT(31)
  104. #define HS_E2P_CMD_EPC_CMD_WRITE_ GENMASK(29, 28)
  105. #define HS_E2P_CMD_EPC_CMD_READ_ (0x0)
  106. #define HS_E2P_CMD_EPC_TIMEOUT_ BIT(17)
  107. #define HS_E2P_CMD_EPC_ADDR_MASK_ GENMASK(15, 0)
  108. #define HS_E2P_DATA (HS_EEPROM_REG_ADDR_BASE + 0x0004)
  109. #define HS_E2P_DATA_MASK_ GENMASK(7, 0)
  110. #define HS_E2P_CFG (HS_EEPROM_REG_ADDR_BASE + 0x0008)
  111. #define HS_E2P_CFG_I2C_PULSE_MASK_ GENMASK(19, 16)
  112. #define HS_E2P_CFG_EEPROM_SIZE_SEL_ BIT(12)
  113. #define HS_E2P_CFG_I2C_BAUD_RATE_MASK_ GENMASK(9, 8)
  114. #define HS_E2P_CFG_TEST_EEPR_TO_BYP_ BIT(0)
  115. #define HS_E2P_PAD_CTL (HS_EEPROM_REG_ADDR_BASE + 0x000C)
  116. #define GPIO_CFG0 (0x050)
  117. #define GPIO_CFG0_GPIO_DIR_BIT_(bit) BIT(16 + (bit))
  118. #define GPIO_CFG0_GPIO_DATA_BIT_(bit) BIT(0 + (bit))
  119. #define GPIO_CFG1 (0x054)
  120. #define GPIO_CFG1_GPIOEN_BIT_(bit) BIT(16 + (bit))
  121. #define GPIO_CFG1_GPIOBUF_BIT_(bit) BIT(0 + (bit))
  122. #define GPIO_CFG2 (0x058)
  123. #define GPIO_CFG2_1588_POL_BIT_(bit) BIT(0 + (bit))
  124. #define GPIO_CFG3 (0x05C)
  125. #define GPIO_CFG3_1588_CH_SEL_BIT_(bit) BIT(16 + (bit))
  126. #define GPIO_CFG3_1588_OE_BIT_(bit) BIT(0 + (bit))
  127. #define FCT_RX_CTL (0xAC)
  128. #define FCT_RX_CTL_EN_(channel) BIT(28 + (channel))
  129. #define FCT_RX_CTL_DIS_(channel) BIT(24 + (channel))
  130. #define FCT_RX_CTL_RESET_(channel) BIT(20 + (channel))
  131. #define FCT_TX_CTL (0xC4)
  132. #define FCT_TX_CTL_EN_(channel) BIT(28 + (channel))
  133. #define FCT_TX_CTL_DIS_(channel) BIT(24 + (channel))
  134. #define FCT_TX_CTL_RESET_(channel) BIT(20 + (channel))
  135. #define FCT_FLOW(rx_channel) (0xE0 + ((rx_channel) << 2))
  136. #define FCT_FLOW_CTL_OFF_THRESHOLD_ (0x00007F00)
  137. #define FCT_FLOW_CTL_OFF_THRESHOLD_SET_(value) \
  138. ((value << 8) & FCT_FLOW_CTL_OFF_THRESHOLD_)
  139. #define FCT_FLOW_CTL_REQ_EN_ BIT(7)
  140. #define FCT_FLOW_CTL_ON_THRESHOLD_ (0x0000007F)
  141. #define FCT_FLOW_CTL_ON_THRESHOLD_SET_(value) \
  142. ((value << 0) & FCT_FLOW_CTL_ON_THRESHOLD_)
  143. #define MAC_CR (0x100)
  144. #define MAC_CR_MII_EN_ BIT(19)
  145. #define MAC_CR_EEE_EN_ BIT(17)
  146. #define MAC_CR_ADD_ BIT(12)
  147. #define MAC_CR_ASD_ BIT(11)
  148. #define MAC_CR_CNTR_RST_ BIT(5)
  149. #define MAC_CR_DPX_ BIT(3)
  150. #define MAC_CR_CFG_H_ BIT(2)
  151. #define MAC_CR_CFG_L_ BIT(1)
  152. #define MAC_CR_RST_ BIT(0)
  153. #define MAC_RX (0x104)
  154. #define MAC_RX_MAX_SIZE_SHIFT_ (16)
  155. #define MAC_RX_MAX_SIZE_MASK_ (0x3FFF0000)
  156. #define MAC_RX_RXD_ BIT(1)
  157. #define MAC_RX_RXEN_ BIT(0)
  158. #define MAC_TX (0x108)
  159. #define MAC_TX_TXD_ BIT(1)
  160. #define MAC_TX_TXEN_ BIT(0)
  161. #define MAC_FLOW (0x10C)
  162. #define MAC_FLOW_CR_TX_FCEN_ BIT(30)
  163. #define MAC_FLOW_CR_RX_FCEN_ BIT(29)
  164. #define MAC_FLOW_CR_FCPT_MASK_ (0x0000FFFF)
  165. #define MAC_RX_ADDRH (0x118)
  166. #define MAC_RX_ADDRL (0x11C)
  167. #define MAC_MII_ACC (0x120)
  168. #define MAC_MII_ACC_MDC_CYCLE_SHIFT_ (16)
  169. #define MAC_MII_ACC_MDC_CYCLE_MASK_ (0x00070000)
  170. #define MAC_MII_ACC_MDC_CYCLE_2_5MHZ_ (0)
  171. #define MAC_MII_ACC_MDC_CYCLE_5MHZ_ (1)
  172. #define MAC_MII_ACC_MDC_CYCLE_12_5MHZ_ (2)
  173. #define MAC_MII_ACC_MDC_CYCLE_25MHZ_ (3)
  174. #define MAC_MII_ACC_MDC_CYCLE_1_25MHZ_ (4)
  175. #define MAC_MII_ACC_PHY_ADDR_SHIFT_ (11)
  176. #define MAC_MII_ACC_PHY_ADDR_MASK_ (0x0000F800)
  177. #define MAC_MII_ACC_MIIRINDA_SHIFT_ (6)
  178. #define MAC_MII_ACC_MIIRINDA_MASK_ (0x000007C0)
  179. #define MAC_MII_ACC_MII_READ_ (0x00000000)
  180. #define MAC_MII_ACC_MII_WRITE_ (0x00000002)
  181. #define MAC_MII_ACC_MII_BUSY_ BIT(0)
  182. #define MAC_MII_ACC_MIIMMD_SHIFT_ (6)
  183. #define MAC_MII_ACC_MIIMMD_MASK_ (0x000007C0)
  184. #define MAC_MII_ACC_MIICL45_ BIT(3)
  185. #define MAC_MII_ACC_MIICMD_MASK_ (0x00000006)
  186. #define MAC_MII_ACC_MIICMD_ADDR_ (0x00000000)
  187. #define MAC_MII_ACC_MIICMD_WRITE_ (0x00000002)
  188. #define MAC_MII_ACC_MIICMD_READ_ (0x00000004)
  189. #define MAC_MII_ACC_MIICMD_READ_INC_ (0x00000006)
  190. #define MAC_MII_DATA (0x124)
  191. #define MAC_EEE_TX_LPI_REQ_DLY_CNT (0x130)
  192. #define MAC_WUCSR (0x140)
  193. #define MAC_MP_SO_EN_ BIT(21)
  194. #define MAC_WUCSR_RFE_WAKE_EN_ BIT(14)
  195. #define MAC_WUCSR_PFDA_EN_ BIT(3)
  196. #define MAC_WUCSR_WAKE_EN_ BIT(2)
  197. #define MAC_WUCSR_MPEN_ BIT(1)
  198. #define MAC_WUCSR_BCST_EN_ BIT(0)
  199. #define MAC_WK_SRC (0x144)
  200. #define MAC_MP_SO_HI (0x148)
  201. #define MAC_MP_SO_LO (0x14C)
  202. #define MAC_WUF_CFG0 (0x150)
  203. #define MAC_NUM_OF_WUF_CFG (32)
  204. #define MAC_WUF_CFG_BEGIN (MAC_WUF_CFG0)
  205. #define MAC_WUF_CFG(index) (MAC_WUF_CFG_BEGIN + (4 * (index)))
  206. #define MAC_WUF_CFG_EN_ BIT(31)
  207. #define MAC_WUF_CFG_TYPE_MCAST_ (0x02000000)
  208. #define MAC_WUF_CFG_TYPE_ALL_ (0x01000000)
  209. #define MAC_WUF_CFG_OFFSET_SHIFT_ (16)
  210. #define MAC_WUF_CFG_CRC16_MASK_ (0x0000FFFF)
  211. #define MAC_WUF_MASK0_0 (0x200)
  212. #define MAC_WUF_MASK0_1 (0x204)
  213. #define MAC_WUF_MASK0_2 (0x208)
  214. #define MAC_WUF_MASK0_3 (0x20C)
  215. #define MAC_WUF_MASK0_BEGIN (MAC_WUF_MASK0_0)
  216. #define MAC_WUF_MASK1_BEGIN (MAC_WUF_MASK0_1)
  217. #define MAC_WUF_MASK2_BEGIN (MAC_WUF_MASK0_2)
  218. #define MAC_WUF_MASK3_BEGIN (MAC_WUF_MASK0_3)
  219. #define MAC_WUF_MASK0(index) (MAC_WUF_MASK0_BEGIN + (0x10 * (index)))
  220. #define MAC_WUF_MASK1(index) (MAC_WUF_MASK1_BEGIN + (0x10 * (index)))
  221. #define MAC_WUF_MASK2(index) (MAC_WUF_MASK2_BEGIN + (0x10 * (index)))
  222. #define MAC_WUF_MASK3(index) (MAC_WUF_MASK3_BEGIN + (0x10 * (index)))
  223. /* offset 0x400 - 0x500, x may range from 0 to 32, for a total of 33 entries */
  224. #define RFE_ADDR_FILT_HI(x) (0x400 + (8 * (x)))
  225. #define RFE_ADDR_FILT_HI_VALID_ BIT(31)
  226. /* offset 0x404 - 0x504, x may range from 0 to 32, for a total of 33 entries */
  227. #define RFE_ADDR_FILT_LO(x) (0x404 + (8 * (x)))
  228. #define RFE_CTL (0x508)
  229. #define RFE_CTL_TCP_UDP_COE_ BIT(12)
  230. #define RFE_CTL_IP_COE_ BIT(11)
  231. #define RFE_CTL_AB_ BIT(10)
  232. #define RFE_CTL_AM_ BIT(9)
  233. #define RFE_CTL_AU_ BIT(8)
  234. #define RFE_CTL_MCAST_HASH_ BIT(3)
  235. #define RFE_CTL_DA_PERFECT_ BIT(1)
  236. #define RFE_RSS_CFG (0x554)
  237. #define RFE_RSS_CFG_UDP_IPV6_EX_ BIT(16)
  238. #define RFE_RSS_CFG_TCP_IPV6_EX_ BIT(15)
  239. #define RFE_RSS_CFG_IPV6_EX_ BIT(14)
  240. #define RFE_RSS_CFG_UDP_IPV6_ BIT(13)
  241. #define RFE_RSS_CFG_TCP_IPV6_ BIT(12)
  242. #define RFE_RSS_CFG_IPV6_ BIT(11)
  243. #define RFE_RSS_CFG_UDP_IPV4_ BIT(10)
  244. #define RFE_RSS_CFG_TCP_IPV4_ BIT(9)
  245. #define RFE_RSS_CFG_IPV4_ BIT(8)
  246. #define RFE_RSS_CFG_VALID_HASH_BITS_ (0x000000E0)
  247. #define RFE_RSS_CFG_RSS_QUEUE_ENABLE_ BIT(2)
  248. #define RFE_RSS_CFG_RSS_HASH_STORE_ BIT(1)
  249. #define RFE_RSS_CFG_RSS_ENABLE_ BIT(0)
  250. #define RFE_HASH_KEY(index) (0x558 + (index << 2))
  251. #define RFE_INDX(index) (0x580 + (index << 2))
  252. #define MAC_WUCSR2 (0x600)
  253. #define SGMII_ACC (0x720)
  254. #define SGMII_ACC_SGMII_BZY_ BIT(31)
  255. #define SGMII_ACC_SGMII_WR_ BIT(30)
  256. #define SGMII_ACC_SGMII_MMD_SHIFT_ (16)
  257. #define SGMII_ACC_SGMII_MMD_MASK_ GENMASK(20, 16)
  258. #define SGMII_ACC_SGMII_MMD_VSR_ BIT(15)
  259. #define SGMII_ACC_SGMII_ADDR_SHIFT_ (0)
  260. #define SGMII_ACC_SGMII_ADDR_MASK_ GENMASK(15, 0)
  261. #define SGMII_DATA (0x724)
  262. #define SGMII_DATA_SHIFT_ (0)
  263. #define SGMII_DATA_MASK_ GENMASK(15, 0)
  264. #define SGMII_CTL (0x728)
  265. #define SGMII_CTL_SGMII_ENABLE_ BIT(31)
  266. #define SGMII_CTL_LINK_STATUS_SOURCE_ BIT(8)
  267. #define SGMII_CTL_SGMII_POWER_DN_ BIT(1)
  268. /* Vendor Specific SGMII MMD details */
  269. #define SR_VSMMD_PCS_ID1 0x0004
  270. #define SR_VSMMD_PCS_ID2 0x0005
  271. #define SR_VSMMD_STS 0x0008
  272. #define SR_VSMMD_CTRL 0x0009
  273. #define VR_MII_DIG_CTRL1 0x8000
  274. #define VR_MII_DIG_CTRL1_VR_RST_ BIT(15)
  275. #define VR_MII_DIG_CTRL1_R2TLBE_ BIT(14)
  276. #define VR_MII_DIG_CTRL1_EN_VSMMD1_ BIT(13)
  277. #define VR_MII_DIG_CTRL1_CS_EN_ BIT(10)
  278. #define VR_MII_DIG_CTRL1_MAC_AUTO_SW_ BIT(9)
  279. #define VR_MII_DIG_CTRL1_INIT_ BIT(8)
  280. #define VR_MII_DIG_CTRL1_DTXLANED_0_ BIT(4)
  281. #define VR_MII_DIG_CTRL1_CL37_TMR_OVR_RIDE_ BIT(3)
  282. #define VR_MII_DIG_CTRL1_EN_2_5G_MODE_ BIT(2)
  283. #define VR_MII_DIG_CTRL1_BYP_PWRUP_ BIT(1)
  284. #define VR_MII_DIG_CTRL1_PHY_MODE_CTRL_ BIT(0)
  285. #define VR_MII_AN_CTRL 0x8001
  286. #define VR_MII_AN_CTRL_MII_CTRL_ BIT(8)
  287. #define VR_MII_AN_CTRL_SGMII_LINK_STS_ BIT(4)
  288. #define VR_MII_AN_CTRL_TX_CONFIG_ BIT(3)
  289. #define VR_MII_AN_CTRL_1000BASE_X_ (0)
  290. #define VR_MII_AN_CTRL_SGMII_MODE_ (2)
  291. #define VR_MII_AN_CTRL_QSGMII_MODE_ (3)
  292. #define VR_MII_AN_CTRL_PCS_MODE_SHIFT_ (1)
  293. #define VR_MII_AN_CTRL_PCS_MODE_MASK_ GENMASK(2, 1)
  294. #define VR_MII_AN_CTRL_MII_AN_INTR_EN_ BIT(0)
  295. #define VR_MII_AN_INTR_STS 0x8002
  296. #define VR_MII_AN_INTR_STS_LINK_UP_ BIT(4)
  297. #define VR_MII_AN_INTR_STS_SPEED_MASK_ GENMASK(3, 2)
  298. #define VR_MII_AN_INTR_STS_1000_MBPS_ BIT(3)
  299. #define VR_MII_AN_INTR_STS_100_MBPS_ BIT(2)
  300. #define VR_MII_AN_INTR_STS_10_MBPS_ (0)
  301. #define VR_MII_AN_INTR_STS_FDX_ BIT(1)
  302. #define VR_MII_AN_INTR_STS_CL37_ANCMPLT_INTR_ BIT(0)
  303. #define VR_MII_LINK_TIMER_CTRL 0x800A
  304. #define VR_MII_DIG_STS 0x8010
  305. #define VR_MII_DIG_STS_PSEQ_STATE_MASK_ GENMASK(4, 2)
  306. #define VR_MII_DIG_STS_PSEQ_STATE_POS_ (2)
  307. #define VR_MII_GEN2_4_MPLL_CTRL0 0x8078
  308. #define VR_MII_MPLL_CTRL0_REF_CLK_DIV2_ BIT(12)
  309. #define VR_MII_MPLL_CTRL0_USE_REFCLK_PAD_ BIT(4)
  310. #define VR_MII_GEN2_4_MPLL_CTRL1 0x8079
  311. #define VR_MII_MPLL_CTRL1_MPLL_MULTIPLIER_ GENMASK(6, 0)
  312. #define VR_MII_BAUD_RATE_3P125GBPS (3125)
  313. #define VR_MII_BAUD_RATE_1P25GBPS (1250)
  314. #define VR_MII_MPLL_MULTIPLIER_125 (125)
  315. #define VR_MII_MPLL_MULTIPLIER_100 (100)
  316. #define VR_MII_MPLL_MULTIPLIER_50 (50)
  317. #define VR_MII_MPLL_MULTIPLIER_40 (40)
  318. #define VR_MII_GEN2_4_MISC_CTRL1 0x809A
  319. #define VR_MII_CTRL1_RX_RATE_0_MASK_ GENMASK(3, 2)
  320. #define VR_MII_CTRL1_RX_RATE_0_SHIFT_ (2)
  321. #define VR_MII_CTRL1_TX_RATE_0_MASK_ GENMASK(1, 0)
  322. #define VR_MII_MPLL_BAUD_CLK (0)
  323. #define VR_MII_MPLL_BAUD_CLK_DIV_2 (1)
  324. #define VR_MII_MPLL_BAUD_CLK_DIV_4 (2)
  325. #define INT_STS (0x780)
  326. #define INT_BIT_DMA_RX_(channel) BIT(24 + (channel))
  327. #define INT_BIT_ALL_RX_ (0x0F000000)
  328. #define INT_BIT_DMA_TX_(channel) BIT(16 + (channel))
  329. #define INT_BIT_ALL_TX_ (0x000F0000)
  330. #define INT_BIT_SW_GP_ BIT(9)
  331. #define INT_BIT_1588_ BIT(7)
  332. #define INT_BIT_ALL_OTHER_ (INT_BIT_SW_GP_ | INT_BIT_1588_)
  333. #define INT_BIT_MAS_ BIT(0)
  334. #define INT_SET (0x784)
  335. #define INT_EN_SET (0x788)
  336. #define INT_EN_CLR (0x78C)
  337. #define INT_STS_R2C (0x790)
  338. #define INT_VEC_EN_SET (0x794)
  339. #define INT_VEC_EN_CLR (0x798)
  340. #define INT_VEC_EN_AUTO_CLR (0x79C)
  341. #define INT_VEC_EN_(vector_index) BIT(0 + vector_index)
  342. #define INT_VEC_MAP0 (0x7A0)
  343. #define INT_VEC_MAP0_RX_VEC_(channel, vector) \
  344. (((u32)(vector)) << ((channel) << 2))
  345. #define INT_VEC_MAP1 (0x7A4)
  346. #define INT_VEC_MAP1_TX_VEC_(channel, vector) \
  347. (((u32)(vector)) << ((channel) << 2))
  348. #define INT_VEC_MAP2 (0x7A8)
  349. #define INT_MOD_MAP0 (0x7B0)
  350. #define INT_MOD_MAP1 (0x7B4)
  351. #define INT_MOD_MAP2 (0x7B8)
  352. #define INT_MOD_CFG0 (0x7C0)
  353. #define INT_MOD_CFG1 (0x7C4)
  354. #define INT_MOD_CFG2 (0x7C8)
  355. #define INT_MOD_CFG3 (0x7CC)
  356. #define INT_MOD_CFG4 (0x7D0)
  357. #define INT_MOD_CFG5 (0x7D4)
  358. #define INT_MOD_CFG6 (0x7D8)
  359. #define INT_MOD_CFG7 (0x7DC)
  360. #define INT_MOD_CFG8 (0x7E0)
  361. #define INT_MOD_CFG9 (0x7E4)
  362. #define PTP_CMD_CTL (0x0A00)
  363. #define PTP_CMD_CTL_PTP_LTC_TARGET_READ_ BIT(13)
  364. #define PTP_CMD_CTL_PTP_CLK_STP_NSEC_ BIT(6)
  365. #define PTP_CMD_CTL_PTP_CLOCK_STEP_SEC_ BIT(5)
  366. #define PTP_CMD_CTL_PTP_CLOCK_LOAD_ BIT(4)
  367. #define PTP_CMD_CTL_PTP_CLOCK_READ_ BIT(3)
  368. #define PTP_CMD_CTL_PTP_ENABLE_ BIT(2)
  369. #define PTP_CMD_CTL_PTP_DISABLE_ BIT(1)
  370. #define PTP_CMD_CTL_PTP_RESET_ BIT(0)
  371. #define PTP_GENERAL_CONFIG (0x0A04)
  372. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_X_MASK_(channel) \
  373. (0x7 << (1 + ((channel) << 2)))
  374. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_100NS_ (0)
  375. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_10US_ (1)
  376. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_100US_ (2)
  377. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_1MS_ (3)
  378. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_10MS_ (4)
  379. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_200MS_ (5)
  380. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_TOGGLE_ (6)
  381. #define PTP_GENERAL_CONFIG_CLOCK_EVENT_X_SET_(channel, value) \
  382. (((value) & 0x7) << (1 + ((channel) << 2)))
  383. #define PTP_GENERAL_CONFIG_RELOAD_ADD_X_(channel) (BIT((channel) << 2))
  384. #define HS_PTP_GENERAL_CONFIG (0x0A04)
  385. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_X_MASK_(channel) \
  386. (0xf << (4 + ((channel) << 2)))
  387. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_100NS_ (0)
  388. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_500NS_ (1)
  389. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_1US_ (2)
  390. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_5US_ (3)
  391. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_10US_ (4)
  392. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_50US_ (5)
  393. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_100US_ (6)
  394. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_500US_ (7)
  395. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_1MS_ (8)
  396. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_5MS_ (9)
  397. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_10MS_ (10)
  398. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_50MS_ (11)
  399. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_100MS_ (12)
  400. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_200MS_ (13)
  401. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_TOGG_ (14)
  402. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_INT_ (15)
  403. #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_X_SET_(channel, value) \
  404. (((value) & 0xf) << (4 + ((channel) << 2)))
  405. #define HS_PTP_GENERAL_CONFIG_EVENT_POL_X_(channel) (BIT(1 + ((channel) * 2)))
  406. #define HS_PTP_GENERAL_CONFIG_RELOAD_ADD_X_(channel) (BIT((channel) * 2))
  407. #define PTP_INT_STS (0x0A08)
  408. #define PTP_INT_IO_FE_MASK_ GENMASK(31, 24)
  409. #define PTP_INT_IO_FE_SHIFT_ (24)
  410. #define PTP_INT_IO_FE_SET_(channel) BIT(24 + (channel))
  411. #define PTP_INT_IO_RE_MASK_ GENMASK(23, 16)
  412. #define PTP_INT_IO_RE_SHIFT_ (16)
  413. #define PTP_INT_IO_RE_SET_(channel) BIT(16 + (channel))
  414. #define PTP_INT_TX_TS_OVRFL_INT_ BIT(14)
  415. #define PTP_INT_TX_SWTS_ERR_INT_ BIT(13)
  416. #define PTP_INT_TX_TS_INT_ BIT(12)
  417. #define PTP_INT_RX_TS_OVRFL_INT_ BIT(9)
  418. #define PTP_INT_RX_TS_INT_ BIT(8)
  419. #define PTP_INT_TIMER_INT_B_ BIT(1)
  420. #define PTP_INT_TIMER_INT_A_ BIT(0)
  421. #define PTP_INT_EN_SET (0x0A0C)
  422. #define PTP_INT_EN_FE_EN_SET_(channel) BIT(24 + (channel))
  423. #define PTP_INT_EN_RE_EN_SET_(channel) BIT(16 + (channel))
  424. #define PTP_INT_EN_TIMER_SET_(channel) BIT(channel)
  425. #define PTP_INT_EN_CLR (0x0A10)
  426. #define PTP_INT_EN_FE_EN_CLR_(channel) BIT(24 + (channel))
  427. #define PTP_INT_EN_RE_EN_CLR_(channel) BIT(16 + (channel))
  428. #define PTP_INT_BIT_TX_SWTS_ERR_ BIT(13)
  429. #define PTP_INT_BIT_TX_TS_ BIT(12)
  430. #define PTP_INT_BIT_TIMER_B_ BIT(1)
  431. #define PTP_INT_BIT_TIMER_A_ BIT(0)
  432. #define PTP_CLOCK_SEC (0x0A14)
  433. #define PTP_CLOCK_NS (0x0A18)
  434. #define PTP_CLOCK_SUBNS (0x0A1C)
  435. #define PTP_CLOCK_RATE_ADJ (0x0A20)
  436. #define PTP_CLOCK_RATE_ADJ_DIR_ BIT(31)
  437. #define PTP_CLOCK_STEP_ADJ (0x0A2C)
  438. #define PTP_CLOCK_STEP_ADJ_DIR_ BIT(31)
  439. #define PTP_CLOCK_STEP_ADJ_VALUE_MASK_ (0x3FFFFFFF)
  440. #define PTP_CLOCK_TARGET_SEC_X(channel) (0x0A30 + ((channel) << 4))
  441. #define PTP_CLOCK_TARGET_NS_X(channel) (0x0A34 + ((channel) << 4))
  442. #define PTP_CLOCK_TARGET_RELOAD_SEC_X(channel) (0x0A38 + ((channel) << 4))
  443. #define PTP_CLOCK_TARGET_RELOAD_NS_X(channel) (0x0A3C + ((channel) << 4))
  444. #define PTP_LTC_SET_SEC_HI (0x0A50)
  445. #define PTP_LTC_SET_SEC_HI_SEC_47_32_MASK_ GENMASK(15, 0)
  446. #define PTP_VERSION (0x0A54)
  447. #define PTP_VERSION_TX_UP_MASK_ GENMASK(31, 24)
  448. #define PTP_VERSION_TX_LO_MASK_ GENMASK(23, 16)
  449. #define PTP_VERSION_RX_UP_MASK_ GENMASK(15, 8)
  450. #define PTP_VERSION_RX_LO_MASK_ GENMASK(7, 0)
  451. #define PTP_IO_SEL (0x0A58)
  452. #define PTP_IO_SEL_MASK_ GENMASK(10, 8)
  453. #define PTP_IO_SEL_SHIFT_ (8)
  454. #define PTP_LATENCY (0x0A5C)
  455. #define PTP_LATENCY_TX_SET_(tx_latency) (((u32)(tx_latency)) << 16)
  456. #define PTP_LATENCY_RX_SET_(rx_latency) \
  457. (((u32)(rx_latency)) & 0x0000FFFF)
  458. #define PTP_CAP_INFO (0x0A60)
  459. #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val) (((reg_val) & 0x00000070) >> 4)
  460. #define PTP_TX_MOD (0x0AA4)
  461. #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ (0x10000000)
  462. #define PTP_TX_MOD2 (0x0AA8)
  463. #define PTP_TX_MOD2_TX_PTP_CLR_UDPV4_CHKSUM_ (0x00000001)
  464. #define PTP_TX_EGRESS_SEC (0x0AAC)
  465. #define PTP_TX_EGRESS_NS (0x0AB0)
  466. #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_MASK_ (0xC0000000)
  467. #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_AUTO_ (0x00000000)
  468. #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_SW_ (0x40000000)
  469. #define PTP_TX_EGRESS_NS_TS_NS_MASK_ (0x3FFFFFFF)
  470. #define PTP_TX_MSG_HEADER (0x0AB4)
  471. #define PTP_TX_MSG_HEADER_MSG_TYPE_ (0x000F0000)
  472. #define PTP_TX_MSG_HEADER_MSG_TYPE_SYNC_ (0x00000000)
  473. #define PTP_TX_CAP_INFO (0x0AB8)
  474. #define PTP_TX_CAP_INFO_TX_CH_MASK_ GENMASK(1, 0)
  475. #define PTP_TX_DOMAIN (0x0ABC)
  476. #define PTP_TX_DOMAIN_MASK_ GENMASK(23, 16)
  477. #define PTP_TX_DOMAIN_RANGE_EN_ BIT(15)
  478. #define PTP_TX_DOMAIN_RANGE_MASK_ GENMASK(7, 0)
  479. #define PTP_TX_SDOID (0x0AC0)
  480. #define PTP_TX_SDOID_MASK_ GENMASK(23, 16)
  481. #define PTP_TX_SDOID_RANGE_EN_ BIT(15)
  482. #define PTP_TX_SDOID_11_0_MASK_ GENMASK(7, 0)
  483. #define PTP_IO_CAP_CONFIG (0x0AC4)
  484. #define PTP_IO_CAP_CONFIG_LOCK_FE_(channel) BIT(24 + (channel))
  485. #define PTP_IO_CAP_CONFIG_LOCK_RE_(channel) BIT(16 + (channel))
  486. #define PTP_IO_CAP_CONFIG_FE_CAP_EN_(channel) BIT(8 + (channel))
  487. #define PTP_IO_CAP_CONFIG_RE_CAP_EN_(channel) BIT(0 + (channel))
  488. #define PTP_IO_RE_LTC_SEC_CAP_X (0x0AC8)
  489. #define PTP_IO_RE_LTC_NS_CAP_X (0x0ACC)
  490. #define PTP_IO_FE_LTC_SEC_CAP_X (0x0AD0)
  491. #define PTP_IO_FE_LTC_NS_CAP_X (0x0AD4)
  492. #define PTP_IO_EVENT_OUTPUT_CFG (0x0AD8)
  493. #define PTP_IO_EVENT_OUTPUT_CFG_SEL_(channel) BIT(16 + (channel))
  494. #define PTP_IO_EVENT_OUTPUT_CFG_EN_(channel) BIT(0 + (channel))
  495. #define PTP_IO_PIN_CFG (0x0ADC)
  496. #define PTP_IO_PIN_CFG_OBUF_TYPE_(channel) BIT(0 + (channel))
  497. #define PTP_LTC_RD_SEC_HI (0x0AF0)
  498. #define PTP_LTC_RD_SEC_HI_SEC_47_32_MASK_ GENMASK(15, 0)
  499. #define PTP_LTC_RD_SEC_LO (0x0AF4)
  500. #define PTP_LTC_RD_NS (0x0AF8)
  501. #define PTP_LTC_RD_NS_29_0_MASK_ GENMASK(29, 0)
  502. #define PTP_LTC_RD_SUBNS (0x0AFC)
  503. #define PTP_RX_USER_MAC_HI (0x0B00)
  504. #define PTP_RX_USER_MAC_HI_47_32_MASK_ GENMASK(15, 0)
  505. #define PTP_RX_USER_MAC_LO (0x0B04)
  506. #define PTP_RX_USER_IP_ADDR_0 (0x0B20)
  507. #define PTP_RX_USER_IP_ADDR_1 (0x0B24)
  508. #define PTP_RX_USER_IP_ADDR_2 (0x0B28)
  509. #define PTP_RX_USER_IP_ADDR_3 (0x0B2C)
  510. #define PTP_RX_USER_IP_MASK_0 (0x0B30)
  511. #define PTP_RX_USER_IP_MASK_1 (0x0B34)
  512. #define PTP_RX_USER_IP_MASK_2 (0x0B38)
  513. #define PTP_RX_USER_IP_MASK_3 (0x0B3C)
  514. #define PTP_TX_USER_MAC_HI (0x0B40)
  515. #define PTP_TX_USER_MAC_HI_47_32_MASK_ GENMASK(15, 0)
  516. #define PTP_TX_USER_MAC_LO (0x0B44)
  517. #define PTP_TX_USER_IP_ADDR_0 (0x0B60)
  518. #define PTP_TX_USER_IP_ADDR_1 (0x0B64)
  519. #define PTP_TX_USER_IP_ADDR_2 (0x0B68)
  520. #define PTP_TX_USER_IP_ADDR_3 (0x0B6C)
  521. #define PTP_TX_USER_IP_MASK_0 (0x0B70)
  522. #define PTP_TX_USER_IP_MASK_1 (0x0B74)
  523. #define PTP_TX_USER_IP_MASK_2 (0x0B78)
  524. #define PTP_TX_USER_IP_MASK_3 (0x0B7C)
  525. #define DMAC_CFG (0xC00)
  526. #define DMAC_CFG_COAL_EN_ BIT(16)
  527. #define DMAC_CFG_CH_ARB_SEL_RX_HIGH_ (0x00000000)
  528. #define DMAC_CFG_MAX_READ_REQ_MASK_ (0x00000070)
  529. #define DMAC_CFG_MAX_READ_REQ_SET_(val) \
  530. ((((u32)(val)) << 4) & DMAC_CFG_MAX_READ_REQ_MASK_)
  531. #define DMAC_CFG_MAX_DSPACE_16_ (0x00000000)
  532. #define DMAC_CFG_MAX_DSPACE_32_ (0x00000001)
  533. #define DMAC_CFG_MAX_DSPACE_64_ BIT(1)
  534. #define DMAC_CFG_MAX_DSPACE_128_ (0x00000003)
  535. #define DMAC_COAL_CFG (0xC04)
  536. #define DMAC_COAL_CFG_TIMER_LIMIT_MASK_ (0xFFF00000)
  537. #define DMAC_COAL_CFG_TIMER_LIMIT_SET_(val) \
  538. ((((u32)(val)) << 20) & DMAC_COAL_CFG_TIMER_LIMIT_MASK_)
  539. #define DMAC_COAL_CFG_TIMER_TX_START_ BIT(19)
  540. #define DMAC_COAL_CFG_FLUSH_INTS_ BIT(18)
  541. #define DMAC_COAL_CFG_INT_EXIT_COAL_ BIT(17)
  542. #define DMAC_COAL_CFG_CSR_EXIT_COAL_ BIT(16)
  543. #define DMAC_COAL_CFG_TX_THRES_MASK_ (0x0000FF00)
  544. #define DMAC_COAL_CFG_TX_THRES_SET_(val) \
  545. ((((u32)(val)) << 8) & DMAC_COAL_CFG_TX_THRES_MASK_)
  546. #define DMAC_COAL_CFG_RX_THRES_MASK_ (0x000000FF)
  547. #define DMAC_COAL_CFG_RX_THRES_SET_(val) \
  548. (((u32)(val)) & DMAC_COAL_CFG_RX_THRES_MASK_)
  549. #define DMAC_OBFF_CFG (0xC08)
  550. #define DMAC_OBFF_TX_THRES_MASK_ (0x0000FF00)
  551. #define DMAC_OBFF_TX_THRES_SET_(val) \
  552. ((((u32)(val)) << 8) & DMAC_OBFF_TX_THRES_MASK_)
  553. #define DMAC_OBFF_RX_THRES_MASK_ (0x000000FF)
  554. #define DMAC_OBFF_RX_THRES_SET_(val) \
  555. (((u32)(val)) & DMAC_OBFF_RX_THRES_MASK_)
  556. #define DMAC_CMD (0xC0C)
  557. #define DMAC_CMD_SWR_ BIT(31)
  558. #define DMAC_CMD_TX_SWR_(channel) BIT(24 + (channel))
  559. #define DMAC_CMD_START_T_(channel) BIT(20 + (channel))
  560. #define DMAC_CMD_STOP_T_(channel) BIT(16 + (channel))
  561. #define DMAC_CMD_RX_SWR_(channel) BIT(8 + (channel))
  562. #define DMAC_CMD_START_R_(channel) BIT(4 + (channel))
  563. #define DMAC_CMD_STOP_R_(channel) BIT(0 + (channel))
  564. #define DMAC_INT_STS (0xC10)
  565. #define DMAC_INT_EN_SET (0xC14)
  566. #define DMAC_INT_EN_CLR (0xC18)
  567. #define DMAC_INT_BIT_RXFRM_(channel) BIT(16 + (channel))
  568. #define DMAC_INT_BIT_TX_IOC_(channel) BIT(0 + (channel))
  569. #define RX_CFG_A(channel) (0xC40 + ((channel) << 6))
  570. #define RX_CFG_A_RX_WB_ON_INT_TMR_ BIT(30)
  571. #define RX_CFG_A_RX_WB_THRES_MASK_ (0x1F000000)
  572. #define RX_CFG_A_RX_WB_THRES_SET_(val) \
  573. ((((u32)(val)) << 24) & RX_CFG_A_RX_WB_THRES_MASK_)
  574. #define RX_CFG_A_RX_PF_THRES_MASK_ (0x001F0000)
  575. #define RX_CFG_A_RX_PF_THRES_SET_(val) \
  576. ((((u32)(val)) << 16) & RX_CFG_A_RX_PF_THRES_MASK_)
  577. #define RX_CFG_A_RX_PF_PRI_THRES_MASK_ (0x00001F00)
  578. #define RX_CFG_A_RX_PF_PRI_THRES_SET_(val) \
  579. ((((u32)(val)) << 8) & RX_CFG_A_RX_PF_PRI_THRES_MASK_)
  580. #define RX_CFG_A_RX_HP_WB_EN_ BIT(5)
  581. #define RX_CFG_B(channel) (0xC44 + ((channel) << 6))
  582. #define RX_CFG_B_TS_ALL_RX_ BIT(29)
  583. #define RX_CFG_B_RX_PAD_MASK_ (0x03000000)
  584. #define RX_CFG_B_RX_PAD_0_ (0x00000000)
  585. #define RX_CFG_B_RX_PAD_2_ (0x02000000)
  586. #define RX_CFG_B_RDMABL_512_ (0x00040000)
  587. #define RX_CFG_B_RX_RING_LEN_MASK_ (0x0000FFFF)
  588. #define RX_BASE_ADDRH(channel) (0xC48 + ((channel) << 6))
  589. #define RX_BASE_ADDRL(channel) (0xC4C + ((channel) << 6))
  590. #define RX_HEAD_WRITEBACK_ADDRH(channel) (0xC50 + ((channel) << 6))
  591. #define RX_HEAD_WRITEBACK_ADDRL(channel) (0xC54 + ((channel) << 6))
  592. #define RX_HEAD(channel) (0xC58 + ((channel) << 6))
  593. #define RX_TAIL(channel) (0xC5C + ((channel) << 6))
  594. #define RX_TAIL_SET_TOP_INT_EN_ BIT(30)
  595. #define RX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29)
  596. #define RX_CFG_C(channel) (0xC64 + ((channel) << 6))
  597. #define RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_ BIT(6)
  598. #define RX_CFG_C_RX_INT_EN_R2C_ BIT(4)
  599. #define RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_ BIT(3)
  600. #define RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_ (0x00000007)
  601. #define TX_CFG_A(channel) (0xD40 + ((channel) << 6))
  602. #define TX_CFG_A_TX_HP_WB_ON_INT_TMR_ BIT(30)
  603. #define TX_CFG_A_TX_TMR_HPWB_SEL_IOC_ (0x10000000)
  604. #define TX_CFG_A_TX_PF_THRES_MASK_ (0x001F0000)
  605. #define TX_CFG_A_TX_PF_THRES_SET_(value) \
  606. ((((u32)(value)) << 16) & TX_CFG_A_TX_PF_THRES_MASK_)
  607. #define TX_CFG_A_TX_PF_PRI_THRES_MASK_ (0x00001F00)
  608. #define TX_CFG_A_TX_PF_PRI_THRES_SET_(value) \
  609. ((((u32)(value)) << 8) & TX_CFG_A_TX_PF_PRI_THRES_MASK_)
  610. #define TX_CFG_A_TX_HP_WB_EN_ BIT(5)
  611. #define TX_CFG_A_TX_HP_WB_THRES_MASK_ (0x0000000F)
  612. #define TX_CFG_A_TX_HP_WB_THRES_SET_(value) \
  613. (((u32)(value)) & TX_CFG_A_TX_HP_WB_THRES_MASK_)
  614. #define TX_CFG_B(channel) (0xD44 + ((channel) << 6))
  615. #define TX_CFG_B_TDMABL_512_ (0x00040000)
  616. #define TX_CFG_B_TX_RING_LEN_MASK_ (0x0000FFFF)
  617. #define TX_BASE_ADDRH(channel) (0xD48 + ((channel) << 6))
  618. #define TX_BASE_ADDRL(channel) (0xD4C + ((channel) << 6))
  619. #define TX_HEAD_WRITEBACK_ADDRH(channel) (0xD50 + ((channel) << 6))
  620. #define TX_HEAD_WRITEBACK_ADDRL(channel) (0xD54 + ((channel) << 6))
  621. #define TX_HEAD(channel) (0xD58 + ((channel) << 6))
  622. #define TX_TAIL(channel) (0xD5C + ((channel) << 6))
  623. #define TX_TAIL_SET_DMAC_INT_EN_ BIT(31)
  624. #define TX_TAIL_SET_TOP_INT_EN_ BIT(30)
  625. #define TX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29)
  626. #define TX_CFG_C(channel) (0xD64 + ((channel) << 6))
  627. #define TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_ BIT(6)
  628. #define TX_CFG_C_TX_DMA_INT_EN_AUTO_CLR_ BIT(5)
  629. #define TX_CFG_C_TX_INT_EN_R2C_ BIT(4)
  630. #define TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_ BIT(3)
  631. #define TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_ (0x00000007)
  632. #define OTP_PWR_DN (0x1000)
  633. #define OTP_PWR_DN_PWRDN_N_ BIT(0)
  634. #define OTP_ADDR_HIGH (0x1004)
  635. #define OTP_ADDR_LOW (0x1008)
  636. #define OTP_PRGM_DATA (0x1010)
  637. #define OTP_PRGM_MODE (0x1014)
  638. #define OTP_PRGM_MODE_BYTE_ BIT(0)
  639. #define OTP_READ_DATA (0x1018)
  640. #define OTP_FUNC_CMD (0x1020)
  641. #define OTP_FUNC_CMD_READ_ BIT(0)
  642. #define OTP_TST_CMD (0x1024)
  643. #define OTP_TST_CMD_PRGVRFY_ BIT(3)
  644. #define OTP_CMD_GO (0x1028)
  645. #define OTP_CMD_GO_GO_ BIT(0)
  646. #define OTP_STATUS (0x1030)
  647. #define OTP_STATUS_BUSY_ BIT(0)
  648. /* Hearthstone OTP block registers */
  649. #define HS_OTP_BLOCK_BASE (ETH_SYS_REG_ADDR_BASE + \
  650. ETH_OTP_REG_ADDR_BASE)
  651. #define HS_OTP_PWR_DN (HS_OTP_BLOCK_BASE + 0x0)
  652. #define HS_OTP_ADDR_HIGH (HS_OTP_BLOCK_BASE + 0x4)
  653. #define HS_OTP_ADDR_LOW (HS_OTP_BLOCK_BASE + 0x8)
  654. #define HS_OTP_PRGM_DATA (HS_OTP_BLOCK_BASE + 0x10)
  655. #define HS_OTP_PRGM_MODE (HS_OTP_BLOCK_BASE + 0x14)
  656. #define HS_OTP_READ_DATA (HS_OTP_BLOCK_BASE + 0x18)
  657. #define HS_OTP_FUNC_CMD (HS_OTP_BLOCK_BASE + 0x20)
  658. #define HS_OTP_TST_CMD (HS_OTP_BLOCK_BASE + 0x24)
  659. #define HS_OTP_CMD_GO (HS_OTP_BLOCK_BASE + 0x28)
  660. #define HS_OTP_STATUS (HS_OTP_BLOCK_BASE + 0x30)
  661. /* MAC statistics registers */
  662. #define STAT_RX_FCS_ERRORS (0x1200)
  663. #define STAT_RX_ALIGNMENT_ERRORS (0x1204)
  664. #define STAT_RX_FRAGMENT_ERRORS (0x1208)
  665. #define STAT_RX_JABBER_ERRORS (0x120C)
  666. #define STAT_RX_UNDERSIZE_FRAME_ERRORS (0x1210)
  667. #define STAT_RX_OVERSIZE_FRAME_ERRORS (0x1214)
  668. #define STAT_RX_DROPPED_FRAMES (0x1218)
  669. #define STAT_RX_UNICAST_BYTE_COUNT (0x121C)
  670. #define STAT_RX_BROADCAST_BYTE_COUNT (0x1220)
  671. #define STAT_RX_MULTICAST_BYTE_COUNT (0x1224)
  672. #define STAT_RX_UNICAST_FRAMES (0x1228)
  673. #define STAT_RX_BROADCAST_FRAMES (0x122C)
  674. #define STAT_RX_MULTICAST_FRAMES (0x1230)
  675. #define STAT_RX_PAUSE_FRAMES (0x1234)
  676. #define STAT_RX_64_BYTE_FRAMES (0x1238)
  677. #define STAT_RX_65_127_BYTE_FRAMES (0x123C)
  678. #define STAT_RX_128_255_BYTE_FRAMES (0x1240)
  679. #define STAT_RX_256_511_BYTES_FRAMES (0x1244)
  680. #define STAT_RX_512_1023_BYTE_FRAMES (0x1248)
  681. #define STAT_RX_1024_1518_BYTE_FRAMES (0x124C)
  682. #define STAT_RX_GREATER_1518_BYTE_FRAMES (0x1250)
  683. #define STAT_RX_TOTAL_FRAMES (0x1254)
  684. #define STAT_EEE_RX_LPI_TRANSITIONS (0x1258)
  685. #define STAT_EEE_RX_LPI_TIME (0x125C)
  686. #define STAT_RX_COUNTER_ROLLOVER_STATUS (0x127C)
  687. #define STAT_TX_FCS_ERRORS (0x1280)
  688. #define STAT_TX_EXCESS_DEFERRAL_ERRORS (0x1284)
  689. #define STAT_TX_CARRIER_ERRORS (0x1288)
  690. #define STAT_TX_BAD_BYTE_COUNT (0x128C)
  691. #define STAT_TX_SINGLE_COLLISIONS (0x1290)
  692. #define STAT_TX_MULTIPLE_COLLISIONS (0x1294)
  693. #define STAT_TX_EXCESSIVE_COLLISION (0x1298)
  694. #define STAT_TX_LATE_COLLISIONS (0x129C)
  695. #define STAT_TX_UNICAST_BYTE_COUNT (0x12A0)
  696. #define STAT_TX_BROADCAST_BYTE_COUNT (0x12A4)
  697. #define STAT_TX_MULTICAST_BYTE_COUNT (0x12A8)
  698. #define STAT_TX_UNICAST_FRAMES (0x12AC)
  699. #define STAT_TX_BROADCAST_FRAMES (0x12B0)
  700. #define STAT_TX_MULTICAST_FRAMES (0x12B4)
  701. #define STAT_TX_PAUSE_FRAMES (0x12B8)
  702. #define STAT_TX_64_BYTE_FRAMES (0x12BC)
  703. #define STAT_TX_65_127_BYTE_FRAMES (0x12C0)
  704. #define STAT_TX_128_255_BYTE_FRAMES (0x12C4)
  705. #define STAT_TX_256_511_BYTES_FRAMES (0x12C8)
  706. #define STAT_TX_512_1023_BYTE_FRAMES (0x12CC)
  707. #define STAT_TX_1024_1518_BYTE_FRAMES (0x12D0)
  708. #define STAT_TX_GREATER_1518_BYTE_FRAMES (0x12D4)
  709. #define STAT_TX_TOTAL_FRAMES (0x12D8)
  710. #define STAT_EEE_TX_LPI_TRANSITIONS (0x12DC)
  711. #define STAT_EEE_TX_LPI_TIME (0x12E0)
  712. #define STAT_TX_COUNTER_ROLLOVER_STATUS (0x12FC)
  713. /* End of Register definitions */
  714. #define LAN743X_MAX_RX_CHANNELS (4)
  715. #define LAN743X_MAX_TX_CHANNELS (1)
  716. #define PCI11X1X_MAX_TX_CHANNELS (4)
  717. struct lan743x_adapter;
  718. #define LAN743X_USED_RX_CHANNELS (4)
  719. #define LAN743X_USED_TX_CHANNELS (1)
  720. #define PCI11X1X_USED_TX_CHANNELS (4)
  721. #define LAN743X_INT_MOD (400)
  722. #if (LAN743X_USED_RX_CHANNELS > LAN743X_MAX_RX_CHANNELS)
  723. #error Invalid LAN743X_USED_RX_CHANNELS
  724. #endif
  725. #if (LAN743X_USED_TX_CHANNELS > LAN743X_MAX_TX_CHANNELS)
  726. #error Invalid LAN743X_USED_TX_CHANNELS
  727. #endif
  728. #if (PCI11X1X_USED_TX_CHANNELS > PCI11X1X_MAX_TX_CHANNELS)
  729. #error Invalid PCI11X1X_USED_TX_CHANNELS
  730. #endif
  731. /* PCI */
  732. /* SMSC acquired EFAR late 1990's, MCHP acquired SMSC 2012 */
  733. #define PCI_VENDOR_ID_SMSC PCI_VENDOR_ID_EFAR
  734. #define PCI_DEVICE_ID_SMSC_LAN7430 (0x7430)
  735. #define PCI_DEVICE_ID_SMSC_LAN7431 (0x7431)
  736. #define PCI_DEVICE_ID_SMSC_A011 (0xA011)
  737. #define PCI_DEVICE_ID_SMSC_A041 (0xA041)
  738. #define PCI_CONFIG_LENGTH (0x1000)
  739. /* CSR */
  740. #define CSR_LENGTH (0x2000)
  741. #define LAN743X_CSR_FLAG_IS_A0 BIT(0)
  742. #define LAN743X_CSR_FLAG_IS_B0 BIT(1)
  743. #define LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR BIT(8)
  744. struct lan743x_csr {
  745. u32 flags;
  746. u8 __iomem *csr_address;
  747. u32 id_rev;
  748. u32 fpga_rev;
  749. };
  750. /* INTERRUPTS */
  751. typedef void(*lan743x_vector_handler)(void *context, u32 int_sts, u32 flags);
  752. #define LAN743X_VECTOR_FLAG_IRQ_SHARED BIT(0)
  753. #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ BIT(1)
  754. #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C BIT(2)
  755. #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C BIT(3)
  756. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK BIT(4)
  757. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR BIT(5)
  758. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C BIT(6)
  759. #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR BIT(7)
  760. #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET BIT(8)
  761. #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR BIT(9)
  762. #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET BIT(10)
  763. #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR BIT(11)
  764. #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET BIT(12)
  765. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR BIT(13)
  766. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET BIT(14)
  767. #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR BIT(15)
  768. struct lan743x_vector {
  769. int irq;
  770. u32 flags;
  771. struct lan743x_adapter *adapter;
  772. int vector_index;
  773. u32 int_mask;
  774. lan743x_vector_handler handler;
  775. void *context;
  776. };
  777. #define LAN743X_MAX_VECTOR_COUNT (8)
  778. #define PCI11X1X_MAX_VECTOR_COUNT (16)
  779. struct lan743x_intr {
  780. int flags;
  781. unsigned int irq;
  782. struct lan743x_vector vector_list[PCI11X1X_MAX_VECTOR_COUNT];
  783. int number_of_vectors;
  784. bool using_vectors;
  785. bool software_isr_flag;
  786. wait_queue_head_t software_isr_wq;
  787. };
  788. #define LAN743X_MAX_FRAME_SIZE (9 * 1024)
  789. /* PHY */
  790. struct lan743x_phy {
  791. bool fc_autoneg;
  792. u8 fc_request_control;
  793. };
  794. /* TX */
  795. struct lan743x_tx_descriptor;
  796. struct lan743x_tx_buffer_info;
  797. #define GPIO_QUEUE_STARTED (0)
  798. #define GPIO_TX_FUNCTION (1)
  799. #define GPIO_TX_COMPLETION (2)
  800. #define GPIO_TX_FRAGMENT (3)
  801. #define TX_FRAME_FLAG_IN_PROGRESS BIT(0)
  802. #define TX_TS_FLAG_TIMESTAMPING_ENABLED BIT(0)
  803. #define TX_TS_FLAG_ONE_STEP_SYNC BIT(1)
  804. struct lan743x_tx {
  805. struct lan743x_adapter *adapter;
  806. u32 ts_flags;
  807. u32 vector_flags;
  808. int channel_number;
  809. int ring_size;
  810. size_t ring_allocation_size;
  811. struct lan743x_tx_descriptor *ring_cpu_ptr;
  812. dma_addr_t ring_dma_ptr;
  813. /* ring_lock: used to prevent concurrent access to tx ring */
  814. spinlock_t ring_lock;
  815. u32 frame_flags;
  816. u32 frame_first;
  817. u32 frame_data0;
  818. u32 frame_tail;
  819. struct lan743x_tx_buffer_info *buffer_info;
  820. __le32 *head_cpu_ptr;
  821. dma_addr_t head_dma_ptr;
  822. int last_head;
  823. int last_tail;
  824. struct napi_struct napi;
  825. u32 frame_count;
  826. u32 rqd_descriptors;
  827. };
  828. void lan743x_tx_set_timestamping_mode(struct lan743x_tx *tx,
  829. bool enable_timestamping,
  830. bool enable_onestep_sync);
  831. /* RX */
  832. struct lan743x_rx_descriptor;
  833. struct lan743x_rx_buffer_info;
  834. struct lan743x_rx {
  835. struct lan743x_adapter *adapter;
  836. u32 vector_flags;
  837. int channel_number;
  838. int ring_size;
  839. size_t ring_allocation_size;
  840. struct lan743x_rx_descriptor *ring_cpu_ptr;
  841. dma_addr_t ring_dma_ptr;
  842. struct lan743x_rx_buffer_info *buffer_info;
  843. __le32 *head_cpu_ptr;
  844. dma_addr_t head_dma_ptr;
  845. u32 last_head;
  846. u32 last_tail;
  847. struct napi_struct napi;
  848. u32 frame_count;
  849. struct sk_buff *skb_head, *skb_tail;
  850. };
  851. /* SGMII Link Speed Duplex status */
  852. enum lan743x_sgmii_lsd {
  853. POWER_DOWN = 0,
  854. LINK_DOWN,
  855. ANEG_BUSY,
  856. LINK_10HD,
  857. LINK_10FD,
  858. LINK_100HD,
  859. LINK_100FD,
  860. LINK_1000_MASTER,
  861. LINK_1000_SLAVE,
  862. LINK_2500_MASTER,
  863. LINK_2500_SLAVE
  864. };
  865. struct lan743x_adapter {
  866. struct net_device *netdev;
  867. struct mii_bus *mdiobus;
  868. int msg_enable;
  869. #ifdef CONFIG_PM
  870. u32 wolopts;
  871. u8 sopass[SOPASS_MAX];
  872. #endif
  873. struct pci_dev *pdev;
  874. struct lan743x_csr csr;
  875. struct lan743x_intr intr;
  876. struct lan743x_gpio gpio;
  877. struct lan743x_ptp ptp;
  878. u8 mac_address[ETH_ALEN];
  879. struct lan743x_phy phy;
  880. struct lan743x_tx tx[PCI11X1X_USED_TX_CHANNELS];
  881. struct lan743x_rx rx[LAN743X_USED_RX_CHANNELS];
  882. bool is_pci11x1x;
  883. bool is_sgmii_en;
  884. /* protect ethernet syslock */
  885. spinlock_t eth_syslock_spinlock;
  886. bool eth_syslock_en;
  887. u32 eth_syslock_acquire_cnt;
  888. struct mutex sgmii_rw_lock;
  889. /* SGMII Link Speed & Duplex status */
  890. enum lan743x_sgmii_lsd sgmii_lsd;
  891. u8 max_tx_channels;
  892. u8 used_tx_channels;
  893. u8 max_vector_count;
  894. #define LAN743X_ADAPTER_FLAG_OTP BIT(0)
  895. u32 flags;
  896. u32 hw_cfg;
  897. };
  898. #define LAN743X_COMPONENT_FLAG_RX(channel) BIT(20 + (channel))
  899. #define INTR_FLAG_IRQ_REQUESTED(vector_index) BIT(0 + vector_index)
  900. #define INTR_FLAG_MSI_ENABLED BIT(8)
  901. #define INTR_FLAG_MSIX_ENABLED BIT(9)
  902. #define MAC_MII_READ 1
  903. #define MAC_MII_WRITE 0
  904. #define PHY_FLAG_OPENED BIT(0)
  905. #define PHY_FLAG_ATTACHED BIT(1)
  906. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  907. #define DMA_ADDR_HIGH32(dma_addr) ((u32)(((dma_addr) >> 32) & 0xFFFFFFFF))
  908. #else
  909. #define DMA_ADDR_HIGH32(dma_addr) ((u32)(0))
  910. #endif
  911. #define DMA_ADDR_LOW32(dma_addr) ((u32)((dma_addr) & 0xFFFFFFFF))
  912. #define DMA_DESCRIPTOR_SPACING_16 (16)
  913. #define DMA_DESCRIPTOR_SPACING_32 (32)
  914. #define DMA_DESCRIPTOR_SPACING_64 (64)
  915. #define DMA_DESCRIPTOR_SPACING_128 (128)
  916. #define DEFAULT_DMA_DESCRIPTOR_SPACING (L1_CACHE_BYTES)
  917. #define DMAC_CHANNEL_STATE_SET(start_bit, stop_bit) \
  918. (((start_bit) ? 2 : 0) | ((stop_bit) ? 1 : 0))
  919. #define DMAC_CHANNEL_STATE_INITIAL DMAC_CHANNEL_STATE_SET(0, 0)
  920. #define DMAC_CHANNEL_STATE_STARTED DMAC_CHANNEL_STATE_SET(1, 0)
  921. #define DMAC_CHANNEL_STATE_STOP_PENDING DMAC_CHANNEL_STATE_SET(1, 1)
  922. #define DMAC_CHANNEL_STATE_STOPPED DMAC_CHANNEL_STATE_SET(0, 1)
  923. /* TX Descriptor bits */
  924. #define TX_DESC_DATA0_DTYPE_MASK_ (0xC0000000)
  925. #define TX_DESC_DATA0_DTYPE_DATA_ (0x00000000)
  926. #define TX_DESC_DATA0_DTYPE_EXT_ (0x40000000)
  927. #define TX_DESC_DATA0_FS_ (0x20000000)
  928. #define TX_DESC_DATA0_LS_ (0x10000000)
  929. #define TX_DESC_DATA0_EXT_ (0x08000000)
  930. #define TX_DESC_DATA0_IOC_ (0x04000000)
  931. #define TX_DESC_DATA0_ICE_ (0x00400000)
  932. #define TX_DESC_DATA0_IPE_ (0x00200000)
  933. #define TX_DESC_DATA0_TPE_ (0x00100000)
  934. #define TX_DESC_DATA0_FCS_ (0x00020000)
  935. #define TX_DESC_DATA0_TSE_ (0x00010000)
  936. #define TX_DESC_DATA0_BUF_LENGTH_MASK_ (0x0000FFFF)
  937. #define TX_DESC_DATA0_EXT_LSO_ (0x00200000)
  938. #define TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_ (0x000FFFFF)
  939. #define TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_ (0x3FFF0000)
  940. struct lan743x_tx_descriptor {
  941. __le32 data0;
  942. __le32 data1;
  943. __le32 data2;
  944. __le32 data3;
  945. } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING);
  946. #define TX_BUFFER_INFO_FLAG_ACTIVE BIT(0)
  947. #define TX_BUFFER_INFO_FLAG_TIMESTAMP_REQUESTED BIT(1)
  948. #define TX_BUFFER_INFO_FLAG_IGNORE_SYNC BIT(2)
  949. #define TX_BUFFER_INFO_FLAG_SKB_FRAGMENT BIT(3)
  950. struct lan743x_tx_buffer_info {
  951. int flags;
  952. struct sk_buff *skb;
  953. dma_addr_t dma_ptr;
  954. unsigned int buffer_length;
  955. };
  956. #define LAN743X_TX_RING_SIZE (128)
  957. /* OWN bit is set. ie, Descs are owned by RX DMAC */
  958. #define RX_DESC_DATA0_OWN_ (0x00008000)
  959. /* OWN bit is clear. ie, Descs are owned by host */
  960. #define RX_DESC_DATA0_FS_ (0x80000000)
  961. #define RX_DESC_DATA0_LS_ (0x40000000)
  962. #define RX_DESC_DATA0_FRAME_LENGTH_MASK_ (0x3FFF0000)
  963. #define RX_DESC_DATA0_FRAME_LENGTH_GET_(data0) \
  964. (((data0) & RX_DESC_DATA0_FRAME_LENGTH_MASK_) >> 16)
  965. #define RX_DESC_DATA0_EXT_ (0x00004000)
  966. #define RX_DESC_DATA0_BUF_LENGTH_MASK_ (0x00003FFF)
  967. #define RX_DESC_DATA1_STATUS_ICE_ (0x00020000)
  968. #define RX_DESC_DATA1_STATUS_TCE_ (0x00010000)
  969. #define RX_DESC_DATA1_STATUS_ICSM_ (0x00000001)
  970. #define RX_DESC_DATA2_TS_NS_MASK_ (0x3FFFFFFF)
  971. #if ((NET_IP_ALIGN != 0) && (NET_IP_ALIGN != 2))
  972. #error NET_IP_ALIGN must be 0 or 2
  973. #endif
  974. #define RX_HEAD_PADDING NET_IP_ALIGN
  975. struct lan743x_rx_descriptor {
  976. __le32 data0;
  977. __le32 data1;
  978. __le32 data2;
  979. __le32 data3;
  980. } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING);
  981. #define RX_BUFFER_INFO_FLAG_ACTIVE BIT(0)
  982. struct lan743x_rx_buffer_info {
  983. int flags;
  984. struct sk_buff *skb;
  985. dma_addr_t dma_ptr;
  986. unsigned int buffer_length;
  987. };
  988. #define LAN743X_RX_RING_SIZE (128)
  989. #define RX_PROCESS_RESULT_NOTHING_TO_DO (0)
  990. #define RX_PROCESS_RESULT_BUFFER_RECEIVED (1)
  991. u32 lan743x_csr_read(struct lan743x_adapter *adapter, int offset);
  992. void lan743x_csr_write(struct lan743x_adapter *adapter, int offset, u32 data);
  993. int lan743x_hs_syslock_acquire(struct lan743x_adapter *adapter, u16 timeout);
  994. void lan743x_hs_syslock_release(struct lan743x_adapter *adapter);
  995. #endif /* _LAN743X_H */