phy.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 1999 - 2018 Intel Corporation. */
  3. #ifndef _E1000E_PHY_H_
  4. #define _E1000E_PHY_H_
  5. s32 e1000e_check_downshift(struct e1000_hw *hw);
  6. s32 e1000_check_polarity_m88(struct e1000_hw *hw);
  7. s32 e1000_check_polarity_igp(struct e1000_hw *hw);
  8. s32 e1000_check_polarity_ife(struct e1000_hw *hw);
  9. s32 e1000e_check_reset_block_generic(struct e1000_hw *hw);
  10. s32 e1000e_copper_link_setup_igp(struct e1000_hw *hw);
  11. s32 e1000e_copper_link_setup_m88(struct e1000_hw *hw);
  12. s32 e1000e_phy_force_speed_duplex_igp(struct e1000_hw *hw);
  13. s32 e1000e_phy_force_speed_duplex_m88(struct e1000_hw *hw);
  14. s32 e1000_phy_force_speed_duplex_ife(struct e1000_hw *hw);
  15. s32 e1000e_get_cable_length_m88(struct e1000_hw *hw);
  16. s32 e1000e_get_cable_length_igp_2(struct e1000_hw *hw);
  17. s32 e1000e_get_cfg_done_generic(struct e1000_hw *hw);
  18. s32 e1000e_get_phy_id(struct e1000_hw *hw);
  19. s32 e1000e_get_phy_info_igp(struct e1000_hw *hw);
  20. s32 e1000e_get_phy_info_m88(struct e1000_hw *hw);
  21. s32 e1000_get_phy_info_ife(struct e1000_hw *hw);
  22. s32 e1000e_phy_sw_reset(struct e1000_hw *hw);
  23. void e1000e_phy_force_speed_duplex_setup(struct e1000_hw *hw, u16 *phy_ctrl);
  24. s32 e1000e_phy_hw_reset_generic(struct e1000_hw *hw);
  25. s32 e1000e_phy_reset_dsp(struct e1000_hw *hw);
  26. s32 e1000e_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data);
  27. s32 e1000e_read_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 *data);
  28. s32 e1000_set_page_igp(struct e1000_hw *hw, u16 page);
  29. s32 e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data);
  30. s32 e1000e_read_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 *data);
  31. s32 e1000e_read_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 *data);
  32. s32 e1000e_set_d3_lplu_state(struct e1000_hw *hw, bool active);
  33. s32 e1000e_setup_copper_link(struct e1000_hw *hw);
  34. s32 e1000e_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data);
  35. s32 e1000e_write_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 data);
  36. s32 e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data);
  37. s32 e1000e_write_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 data);
  38. s32 e1000e_write_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 data);
  39. s32 e1000e_phy_has_link_generic(struct e1000_hw *hw, u32 iterations,
  40. u32 usec_interval, bool *success);
  41. s32 e1000e_phy_init_script_igp3(struct e1000_hw *hw);
  42. enum e1000_phy_type e1000e_get_phy_type_from_id(u32 phy_id);
  43. s32 e1000e_determine_phy_address(struct e1000_hw *hw);
  44. s32 e1000e_write_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 data);
  45. s32 e1000e_read_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 *data);
  46. s32 e1000_enable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, u16 *phy_reg);
  47. s32 e1000_disable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, u16 *phy_reg);
  48. s32 e1000e_read_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 *data);
  49. s32 e1000e_write_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 data);
  50. void e1000_power_up_phy_copper(struct e1000_hw *hw);
  51. void e1000_power_down_phy_copper(struct e1000_hw *hw);
  52. s32 e1000e_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data);
  53. s32 e1000e_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data);
  54. s32 e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data);
  55. s32 e1000_read_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 *data);
  56. s32 e1000_read_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, u16 *data);
  57. s32 e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data);
  58. s32 e1000_write_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 data);
  59. s32 e1000_write_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, u16 data);
  60. s32 e1000_link_stall_workaround_hv(struct e1000_hw *hw);
  61. s32 e1000_copper_link_setup_82577(struct e1000_hw *hw);
  62. s32 e1000_check_polarity_82577(struct e1000_hw *hw);
  63. s32 e1000_get_phy_info_82577(struct e1000_hw *hw);
  64. s32 e1000_phy_force_speed_duplex_82577(struct e1000_hw *hw);
  65. s32 e1000_get_cable_length_82577(struct e1000_hw *hw);
  66. #define E1000_MAX_PHY_ADDR 8
  67. /* IGP01E1000 Specific Registers */
  68. #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* Port Config */
  69. #define IGP01E1000_PHY_PORT_STATUS 0x11 /* Status */
  70. #define IGP01E1000_PHY_PORT_CTRL 0x12 /* Control */
  71. #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health */
  72. #define IGP02E1000_PHY_POWER_MGMT 0x19 /* Power Management */
  73. #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* Page Select */
  74. #define BM_PHY_PAGE_SELECT 22 /* Page Select for BM */
  75. #define IGP_PAGE_SHIFT 5
  76. #define PHY_REG_MASK 0x1F
  77. /* BM/HV Specific Registers */
  78. #define BM_PORT_CTRL_PAGE 769
  79. #define BM_WUC_PAGE 800
  80. #define BM_WUC_ADDRESS_OPCODE 0x11
  81. #define BM_WUC_DATA_OPCODE 0x12
  82. #define BM_WUC_ENABLE_PAGE BM_PORT_CTRL_PAGE
  83. #define BM_WUC_ENABLE_REG 17
  84. #define BM_WUC_ENABLE_BIT BIT(2)
  85. #define BM_WUC_HOST_WU_BIT BIT(4)
  86. #define BM_WUC_ME_WU_BIT BIT(5)
  87. #define PHY_UPPER_SHIFT 21
  88. #define BM_PHY_REG(page, reg) \
  89. (((reg) & MAX_PHY_REG_ADDRESS) |\
  90. (((page) & 0xFFFF) << PHY_PAGE_SHIFT) |\
  91. (((reg) & ~MAX_PHY_REG_ADDRESS) << (PHY_UPPER_SHIFT - PHY_PAGE_SHIFT)))
  92. #define BM_PHY_REG_PAGE(offset) \
  93. ((u16)(((offset) >> PHY_PAGE_SHIFT) & 0xFFFF))
  94. #define BM_PHY_REG_NUM(offset) \
  95. ((u16)(((offset) & MAX_PHY_REG_ADDRESS) |\
  96. (((offset) >> (PHY_UPPER_SHIFT - PHY_PAGE_SHIFT)) &\
  97. ~MAX_PHY_REG_ADDRESS)))
  98. #define HV_INTC_FC_PAGE_START 768
  99. #define I82578_ADDR_REG 29
  100. #define I82577_ADDR_REG 16
  101. #define I82577_CFG_REG 22
  102. #define I82577_CFG_ASSERT_CRS_ON_TX BIT(15)
  103. #define I82577_CFG_ENABLE_DOWNSHIFT (3u << 10) /* auto downshift */
  104. #define I82577_CTRL_REG 23
  105. /* 82577 specific PHY registers */
  106. #define I82577_PHY_CTRL_2 18
  107. #define I82577_PHY_LBK_CTRL 19
  108. #define I82577_PHY_STATUS_2 26
  109. #define I82577_PHY_DIAG_STATUS 31
  110. /* I82577 PHY Status 2 */
  111. #define I82577_PHY_STATUS2_REV_POLARITY 0x0400
  112. #define I82577_PHY_STATUS2_MDIX 0x0800
  113. #define I82577_PHY_STATUS2_SPEED_MASK 0x0300
  114. #define I82577_PHY_STATUS2_SPEED_1000MBPS 0x0200
  115. /* I82577 PHY Control 2 */
  116. #define I82577_PHY_CTRL2_MANUAL_MDIX 0x0200
  117. #define I82577_PHY_CTRL2_AUTO_MDI_MDIX 0x0400
  118. #define I82577_PHY_CTRL2_MDIX_CFG_MASK 0x0600
  119. /* I82577 PHY Diagnostics Status */
  120. #define I82577_DSTATUS_CABLE_LENGTH 0x03FC
  121. #define I82577_DSTATUS_CABLE_LENGTH_SHIFT 2
  122. /* BM PHY Copper Specific Control 1 */
  123. #define BM_CS_CTRL1 16
  124. /* BM PHY Copper Specific Status */
  125. #define BM_CS_STATUS 17
  126. #define BM_CS_STATUS_LINK_UP 0x0400
  127. #define BM_CS_STATUS_RESOLVED 0x0800
  128. #define BM_CS_STATUS_SPEED_MASK 0xC000
  129. #define BM_CS_STATUS_SPEED_1000 0x8000
  130. /* 82577 Mobile Phy Status Register */
  131. #define HV_M_STATUS 26
  132. #define HV_M_STATUS_AUTONEG_COMPLETE 0x1000
  133. #define HV_M_STATUS_SPEED_MASK 0x0300
  134. #define HV_M_STATUS_SPEED_1000 0x0200
  135. #define HV_M_STATUS_SPEED_100 0x0100
  136. #define HV_M_STATUS_LINK_UP 0x0040
  137. #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
  138. #define IGP01E1000_PHY_POLARITY_MASK 0x0078
  139. #define IGP01E1000_PSCR_AUTO_MDIX 0x1000
  140. #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0=MDI, 1=MDIX */
  141. #define IGP01E1000_PSCFR_SMART_SPEED 0x0080
  142. #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */
  143. #define IGP02E1000_PM_D0_LPLU 0x0002 /* For D0a states */
  144. #define IGP02E1000_PM_D3_LPLU 0x0004 /* For all other states */
  145. #define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
  146. #define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
  147. #define IGP01E1000_PSSR_MDIX 0x0800
  148. #define IGP01E1000_PSSR_SPEED_MASK 0xC000
  149. #define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
  150. #define IGP02E1000_PHY_CHANNEL_NUM 4
  151. #define IGP02E1000_PHY_AGC_A 0x11B1
  152. #define IGP02E1000_PHY_AGC_B 0x12B1
  153. #define IGP02E1000_PHY_AGC_C 0x14B1
  154. #define IGP02E1000_PHY_AGC_D 0x18B1
  155. #define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Course=15:13, Fine=12:9 */
  156. #define IGP02E1000_AGC_LENGTH_MASK 0x7F
  157. #define IGP02E1000_AGC_RANGE 15
  158. #define E1000_CABLE_LENGTH_UNDEFINED 0xFF
  159. #define E1000_KMRNCTRLSTA_OFFSET 0x001F0000
  160. #define E1000_KMRNCTRLSTA_OFFSET_SHIFT 16
  161. #define E1000_KMRNCTRLSTA_REN 0x00200000
  162. #define E1000_KMRNCTRLSTA_CTRL_OFFSET 0x1 /* Kumeran Control */
  163. #define E1000_KMRNCTRLSTA_DIAG_OFFSET 0x3 /* Kumeran Diagnostic */
  164. #define E1000_KMRNCTRLSTA_TIMEOUTS 0x4 /* Kumeran Timeouts */
  165. #define E1000_KMRNCTRLSTA_INBAND_PARAM 0x9 /* Kumeran InBand Parameters */
  166. #define E1000_KMRNCTRLSTA_IBIST_DISABLE 0x0200 /* Kumeran IBIST Disable */
  167. #define E1000_KMRNCTRLSTA_DIAG_NELPBK 0x1000 /* Nearend Loopback mode */
  168. #define E1000_KMRNCTRLSTA_K1_CONFIG 0x7
  169. #define E1000_KMRNCTRLSTA_K1_ENABLE 0x0002 /* enable K1 */
  170. #define E1000_KMRNCTRLSTA_HD_CTRL 0x10 /* Kumeran HD Control */
  171. #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10
  172. #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY Special Ctrl */
  173. #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY Special and LED Ctrl */
  174. #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control */
  175. /* IFE PHY Extended Status Control */
  176. #define IFE_PESC_POLARITY_REVERSED 0x0100
  177. /* IFE PHY Special Control */
  178. #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010
  179. #define IFE_PSC_FORCE_POLARITY 0x0020
  180. /* IFE PHY Special Control and LED Control */
  181. #define IFE_PSCL_PROBE_MODE 0x0020
  182. #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */
  183. #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */
  184. /* IFE PHY MDIX Control */
  185. #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */
  186. #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDI-X, 0=force MDI */
  187. #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable auto, 0=disable */
  188. #endif