ftgmac100.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Faraday FTGMAC100 Gigabit Ethernet
  4. *
  5. * (C) Copyright 2009-2011 Faraday Technology
  6. * Po-Yu Chuang <[email protected]>
  7. */
  8. #ifndef __FTGMAC100_H
  9. #define __FTGMAC100_H
  10. #define FTGMAC100_OFFSET_ISR 0x00
  11. #define FTGMAC100_OFFSET_IER 0x04
  12. #define FTGMAC100_OFFSET_MAC_MADR 0x08
  13. #define FTGMAC100_OFFSET_MAC_LADR 0x0c
  14. #define FTGMAC100_OFFSET_MAHT0 0x10
  15. #define FTGMAC100_OFFSET_MAHT1 0x14
  16. #define FTGMAC100_OFFSET_NPTXPD 0x18
  17. #define FTGMAC100_OFFSET_RXPD 0x1c
  18. #define FTGMAC100_OFFSET_NPTXR_BADR 0x20
  19. #define FTGMAC100_OFFSET_RXR_BADR 0x24
  20. #define FTGMAC100_OFFSET_HPTXPD 0x28
  21. #define FTGMAC100_OFFSET_HPTXR_BADR 0x2c
  22. #define FTGMAC100_OFFSET_ITC 0x30
  23. #define FTGMAC100_OFFSET_APTC 0x34
  24. #define FTGMAC100_OFFSET_DBLAC 0x38
  25. #define FTGMAC100_OFFSET_DMAFIFOS 0x3c
  26. #define FTGMAC100_OFFSET_REVR 0x40
  27. #define FTGMAC100_OFFSET_FEAR 0x44
  28. #define FTGMAC100_OFFSET_TPAFCR 0x48
  29. #define FTGMAC100_OFFSET_RBSR 0x4c
  30. #define FTGMAC100_OFFSET_MACCR 0x50
  31. #define FTGMAC100_OFFSET_MACSR 0x54
  32. #define FTGMAC100_OFFSET_TM 0x58
  33. #define FTGMAC100_OFFSET_PHYCR 0x60
  34. #define FTGMAC100_OFFSET_PHYDATA 0x64
  35. #define FTGMAC100_OFFSET_FCR 0x68
  36. #define FTGMAC100_OFFSET_BPR 0x6c
  37. #define FTGMAC100_OFFSET_WOLCR 0x70
  38. #define FTGMAC100_OFFSET_WOLSR 0x74
  39. #define FTGMAC100_OFFSET_WFCRC 0x78
  40. #define FTGMAC100_OFFSET_WFBM1 0x80
  41. #define FTGMAC100_OFFSET_WFBM2 0x84
  42. #define FTGMAC100_OFFSET_WFBM3 0x88
  43. #define FTGMAC100_OFFSET_WFBM4 0x8c
  44. #define FTGMAC100_OFFSET_NPTXR_PTR 0x90
  45. #define FTGMAC100_OFFSET_HPTXR_PTR 0x94
  46. #define FTGMAC100_OFFSET_RXR_PTR 0x98
  47. #define FTGMAC100_OFFSET_TX 0xa0
  48. #define FTGMAC100_OFFSET_TX_MCOL_SCOL 0xa4
  49. #define FTGMAC100_OFFSET_TX_ECOL_FAIL 0xa8
  50. #define FTGMAC100_OFFSET_TX_LCOL_UND 0xac
  51. #define FTGMAC100_OFFSET_RX 0xb0
  52. #define FTGMAC100_OFFSET_RX_BC 0xb4
  53. #define FTGMAC100_OFFSET_RX_MC 0xb8
  54. #define FTGMAC100_OFFSET_RX_PF_AEP 0xbc
  55. #define FTGMAC100_OFFSET_RX_RUNT 0xc0
  56. #define FTGMAC100_OFFSET_RX_CRCER_FTL 0xc4
  57. #define FTGMAC100_OFFSET_RX_COL_LOST 0xc8
  58. /*
  59. * Interrupt status register & interrupt enable register
  60. */
  61. #define FTGMAC100_INT_RPKT_BUF (1 << 0)
  62. #define FTGMAC100_INT_RPKT_FIFO (1 << 1)
  63. #define FTGMAC100_INT_NO_RXBUF (1 << 2)
  64. #define FTGMAC100_INT_RPKT_LOST (1 << 3)
  65. #define FTGMAC100_INT_XPKT_ETH (1 << 4)
  66. #define FTGMAC100_INT_XPKT_FIFO (1 << 5)
  67. #define FTGMAC100_INT_NO_NPTXBUF (1 << 6)
  68. #define FTGMAC100_INT_XPKT_LOST (1 << 7)
  69. #define FTGMAC100_INT_AHB_ERR (1 << 8)
  70. #define FTGMAC100_INT_PHYSTS_CHG (1 << 9)
  71. #define FTGMAC100_INT_NO_HPTXBUF (1 << 10)
  72. /* Interrupts we care about in NAPI mode */
  73. #define FTGMAC100_INT_BAD (FTGMAC100_INT_RPKT_LOST | \
  74. FTGMAC100_INT_XPKT_LOST | \
  75. FTGMAC100_INT_AHB_ERR | \
  76. FTGMAC100_INT_NO_RXBUF)
  77. /* Normal RX/TX interrupts, enabled when NAPI off */
  78. #define FTGMAC100_INT_RXTX (FTGMAC100_INT_XPKT_ETH | \
  79. FTGMAC100_INT_RPKT_BUF)
  80. /* All the interrupts we care about */
  81. #define FTGMAC100_INT_ALL (FTGMAC100_INT_RPKT_BUF | \
  82. FTGMAC100_INT_BAD)
  83. /*
  84. * Interrupt timer control register
  85. */
  86. #define FTGMAC100_ITC_RXINT_CNT(x) (((x) & 0xf) << 0)
  87. #define FTGMAC100_ITC_RXINT_THR(x) (((x) & 0x7) << 4)
  88. #define FTGMAC100_ITC_RXINT_TIME_SEL (1 << 7)
  89. #define FTGMAC100_ITC_TXINT_CNT(x) (((x) & 0xf) << 8)
  90. #define FTGMAC100_ITC_TXINT_THR(x) (((x) & 0x7) << 12)
  91. #define FTGMAC100_ITC_TXINT_TIME_SEL (1 << 15)
  92. /*
  93. * Automatic polling timer control register
  94. */
  95. #define FTGMAC100_APTC_RXPOLL_CNT(x) (((x) & 0xf) << 0)
  96. #define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4)
  97. #define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) & 0xf) << 8)
  98. #define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12)
  99. /*
  100. * DMA burst length and arbitration control register
  101. */
  102. #define FTGMAC100_DBLAC_RXFIFO_LTHR(x) (((x) & 0x7) << 0)
  103. #define FTGMAC100_DBLAC_RXFIFO_HTHR(x) (((x) & 0x7) << 3)
  104. #define FTGMAC100_DBLAC_RX_THR_EN (1 << 6)
  105. #define FTGMAC100_DBLAC_RXBURST_SIZE(x) (((x) & 0x3) << 8)
  106. #define FTGMAC100_DBLAC_TXBURST_SIZE(x) (((x) & 0x3) << 10)
  107. #define FTGMAC100_DBLAC_RXDES_SIZE(x) (((x) & 0xf) << 12)
  108. #define FTGMAC100_DBLAC_TXDES_SIZE(x) (((x) & 0xf) << 16)
  109. #define FTGMAC100_DBLAC_IFG_CNT(x) (((x) & 0x7) << 20)
  110. #define FTGMAC100_DBLAC_IFG_INC (1 << 23)
  111. /*
  112. * DMA FIFO status register
  113. */
  114. #define FTGMAC100_DMAFIFOS_RXDMA1_SM(dmafifos) ((dmafifos) & 0xf)
  115. #define FTGMAC100_DMAFIFOS_RXDMA2_SM(dmafifos) (((dmafifos) >> 4) & 0xf)
  116. #define FTGMAC100_DMAFIFOS_RXDMA3_SM(dmafifos) (((dmafifos) >> 8) & 0x7)
  117. #define FTGMAC100_DMAFIFOS_TXDMA1_SM(dmafifos) (((dmafifos) >> 12) & 0xf)
  118. #define FTGMAC100_DMAFIFOS_TXDMA2_SM(dmafifos) (((dmafifos) >> 16) & 0x3)
  119. #define FTGMAC100_DMAFIFOS_TXDMA3_SM(dmafifos) (((dmafifos) >> 18) & 0xf)
  120. #define FTGMAC100_DMAFIFOS_RXFIFO_EMPTY (1 << 26)
  121. #define FTGMAC100_DMAFIFOS_TXFIFO_EMPTY (1 << 27)
  122. #define FTGMAC100_DMAFIFOS_RXDMA_GRANT (1 << 28)
  123. #define FTGMAC100_DMAFIFOS_TXDMA_GRANT (1 << 29)
  124. #define FTGMAC100_DMAFIFOS_RXDMA_REQ (1 << 30)
  125. #define FTGMAC100_DMAFIFOS_TXDMA_REQ (1 << 31)
  126. /*
  127. * Feature Register
  128. */
  129. #define FTGMAC100_REVR_NEW_MDIO_INTERFACE BIT(31)
  130. /*
  131. * Receive buffer size register
  132. */
  133. #define FTGMAC100_RBSR_SIZE(x) ((x) & 0x3fff)
  134. /*
  135. * MAC control register
  136. */
  137. #define FTGMAC100_MACCR_TXDMA_EN (1 << 0)
  138. #define FTGMAC100_MACCR_RXDMA_EN (1 << 1)
  139. #define FTGMAC100_MACCR_TXMAC_EN (1 << 2)
  140. #define FTGMAC100_MACCR_RXMAC_EN (1 << 3)
  141. #define FTGMAC100_MACCR_RM_VLAN (1 << 4)
  142. #define FTGMAC100_MACCR_HPTXR_EN (1 << 5)
  143. #define FTGMAC100_MACCR_LOOP_EN (1 << 6)
  144. #define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7)
  145. #define FTGMAC100_MACCR_FULLDUP (1 << 8)
  146. #define FTGMAC100_MACCR_GIGA_MODE (1 << 9)
  147. #define FTGMAC100_MACCR_CRC_APD (1 << 10)
  148. #define FTGMAC100_MACCR_PHY_LINK_LEVEL (1 << 11)
  149. #define FTGMAC100_MACCR_RX_RUNT (1 << 12)
  150. #define FTGMAC100_MACCR_JUMBO_LF (1 << 13)
  151. #define FTGMAC100_MACCR_RX_ALL (1 << 14)
  152. #define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15)
  153. #define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16)
  154. #define FTGMAC100_MACCR_RX_BROADPKT (1 << 17)
  155. #define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18)
  156. #define FTGMAC100_MACCR_FAST_MODE (1 << 19)
  157. #define FTGMAC100_MACCR_SW_RST (1 << 31)
  158. /*
  159. * test mode control register
  160. */
  161. #define FTGMAC100_TM_RQ_TX_VALID_DIS (1 << 28)
  162. #define FTGMAC100_TM_RQ_RR_IDLE_PREV (1 << 27)
  163. #define FTGMAC100_TM_DEFAULT \
  164. (FTGMAC100_TM_RQ_TX_VALID_DIS | FTGMAC100_TM_RQ_RR_IDLE_PREV)
  165. /*
  166. * PHY control register
  167. */
  168. #define FTGMAC100_PHYCR_MDC_CYCTHR_MASK 0x3f
  169. #define FTGMAC100_PHYCR_MDC_CYCTHR(x) ((x) & 0x3f)
  170. #define FTGMAC100_PHYCR_PHYAD(x) (((x) & 0x1f) << 16)
  171. #define FTGMAC100_PHYCR_REGAD(x) (((x) & 0x1f) << 21)
  172. #define FTGMAC100_PHYCR_MIIRD (1 << 26)
  173. #define FTGMAC100_PHYCR_MIIWR (1 << 27)
  174. /*
  175. * PHY data register
  176. */
  177. #define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff)
  178. #define FTGMAC100_PHYDATA_MIIRDATA(phydata) (((phydata) >> 16) & 0xffff)
  179. /*
  180. * Flow control register
  181. */
  182. #define FTGMAC100_FCR_FC_EN (1 << 0)
  183. #define FTGMAC100_FCR_FCTHR_EN (1 << 2)
  184. #define FTGMAC100_FCR_PAUSE_TIME(x) (((x) & 0xffff) << 16)
  185. /*
  186. * Transmit descriptor, aligned to 16 bytes
  187. */
  188. struct ftgmac100_txdes {
  189. __le32 txdes0; /* Control & status bits */
  190. __le32 txdes1; /* Irq, checksum and vlan control */
  191. __le32 txdes2; /* Reserved */
  192. __le32 txdes3; /* DMA buffer address */
  193. } __attribute__ ((aligned(16)));
  194. #define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff)
  195. #define FTGMAC100_TXDES0_CRC_ERR (1 << 19)
  196. #define FTGMAC100_TXDES0_LTS (1 << 28)
  197. #define FTGMAC100_TXDES0_FTS (1 << 29)
  198. #define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31)
  199. #define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff)
  200. #define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16)
  201. #define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17)
  202. #define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18)
  203. #define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19)
  204. #define FTGMAC100_TXDES1_LLC (1 << 22)
  205. #define FTGMAC100_TXDES1_TX2FIC (1 << 30)
  206. #define FTGMAC100_TXDES1_TXIC (1 << 31)
  207. /*
  208. * Receive descriptor, aligned to 16 bytes
  209. */
  210. struct ftgmac100_rxdes {
  211. __le32 rxdes0; /* Control & status bits */
  212. __le32 rxdes1; /* Checksum and vlan status */
  213. __le32 rxdes2; /* length/type on AST2500 */
  214. __le32 rxdes3; /* DMA buffer address */
  215. } __attribute__ ((aligned(16)));
  216. #define FTGMAC100_RXDES0_VDBC 0x3fff
  217. #define FTGMAC100_RXDES0_MULTICAST (1 << 16)
  218. #define FTGMAC100_RXDES0_BROADCAST (1 << 17)
  219. #define FTGMAC100_RXDES0_RX_ERR (1 << 18)
  220. #define FTGMAC100_RXDES0_CRC_ERR (1 << 19)
  221. #define FTGMAC100_RXDES0_FTL (1 << 20)
  222. #define FTGMAC100_RXDES0_RUNT (1 << 21)
  223. #define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22)
  224. #define FTGMAC100_RXDES0_FIFO_FULL (1 << 23)
  225. #define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24)
  226. #define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25)
  227. #define FTGMAC100_RXDES0_LRS (1 << 28)
  228. #define FTGMAC100_RXDES0_FRS (1 << 29)
  229. #define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31)
  230. /* Errors we care about for dropping packets */
  231. #define RXDES0_ANY_ERROR ( \
  232. FTGMAC100_RXDES0_RX_ERR | \
  233. FTGMAC100_RXDES0_CRC_ERR | \
  234. FTGMAC100_RXDES0_FTL | \
  235. FTGMAC100_RXDES0_RUNT | \
  236. FTGMAC100_RXDES0_RX_ODD_NB)
  237. #define FTGMAC100_RXDES1_VLANTAG_CI 0xffff
  238. #define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20)
  239. #define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20)
  240. #define FTGMAC100_RXDES1_PROT_IP (0x1 << 20)
  241. #define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20)
  242. #define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20)
  243. #define FTGMAC100_RXDES1_LLC (1 << 22)
  244. #define FTGMAC100_RXDES1_DF (1 << 23)
  245. #define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24)
  246. #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25)
  247. #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26)
  248. #define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27)
  249. #endif /* __FTGMAC100_H */