ethoc.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * linux/drivers/net/ethernet/ethoc.c
  4. *
  5. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  6. * Copyright (C) 2008-2009 Avionic Design GmbH
  7. *
  8. * Written by Thierry Reding <[email protected]>
  9. */
  10. #include <linux/dma-mapping.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/clk.h>
  13. #include <linux/crc32.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. #include <linux/mii.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sched.h>
  20. #include <linux/slab.h>
  21. #include <linux/of.h>
  22. #include <linux/of_net.h>
  23. #include <linux/module.h>
  24. #include <net/ethoc.h>
  25. static int buffer_size = 0x8000; /* 32 KBytes */
  26. module_param(buffer_size, int, 0);
  27. MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
  28. /* register offsets */
  29. #define MODER 0x00
  30. #define INT_SOURCE 0x04
  31. #define INT_MASK 0x08
  32. #define IPGT 0x0c
  33. #define IPGR1 0x10
  34. #define IPGR2 0x14
  35. #define PACKETLEN 0x18
  36. #define COLLCONF 0x1c
  37. #define TX_BD_NUM 0x20
  38. #define CTRLMODER 0x24
  39. #define MIIMODER 0x28
  40. #define MIICOMMAND 0x2c
  41. #define MIIADDRESS 0x30
  42. #define MIITX_DATA 0x34
  43. #define MIIRX_DATA 0x38
  44. #define MIISTATUS 0x3c
  45. #define MAC_ADDR0 0x40
  46. #define MAC_ADDR1 0x44
  47. #define ETH_HASH0 0x48
  48. #define ETH_HASH1 0x4c
  49. #define ETH_TXCTRL 0x50
  50. #define ETH_END 0x54
  51. /* mode register */
  52. #define MODER_RXEN (1 << 0) /* receive enable */
  53. #define MODER_TXEN (1 << 1) /* transmit enable */
  54. #define MODER_NOPRE (1 << 2) /* no preamble */
  55. #define MODER_BRO (1 << 3) /* broadcast address */
  56. #define MODER_IAM (1 << 4) /* individual address mode */
  57. #define MODER_PRO (1 << 5) /* promiscuous mode */
  58. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  59. #define MODER_LOOP (1 << 7) /* loopback */
  60. #define MODER_NBO (1 << 8) /* no back-off */
  61. #define MODER_EDE (1 << 9) /* excess defer enable */
  62. #define MODER_FULLD (1 << 10) /* full duplex */
  63. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  64. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  65. #define MODER_CRC (1 << 13) /* CRC enable */
  66. #define MODER_HUGE (1 << 14) /* huge packets enable */
  67. #define MODER_PAD (1 << 15) /* padding enabled */
  68. #define MODER_RSM (1 << 16) /* receive small packets */
  69. /* interrupt source and mask registers */
  70. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  71. #define INT_MASK_TXE (1 << 1) /* transmit error */
  72. #define INT_MASK_RXF (1 << 2) /* receive frame */
  73. #define INT_MASK_RXE (1 << 3) /* receive error */
  74. #define INT_MASK_BUSY (1 << 4)
  75. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  76. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  77. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  78. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  79. #define INT_MASK_ALL ( \
  80. INT_MASK_TXF | INT_MASK_TXE | \
  81. INT_MASK_RXF | INT_MASK_RXE | \
  82. INT_MASK_TXC | INT_MASK_RXC | \
  83. INT_MASK_BUSY \
  84. )
  85. /* packet length register */
  86. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  87. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  88. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  89. PACKETLEN_MAX(max))
  90. /* transmit buffer number register */
  91. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  92. /* control module mode register */
  93. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  94. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  95. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  96. /* MII mode register */
  97. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  98. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  99. /* MII command register */
  100. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  101. #define MIICOMMAND_READ (1 << 1) /* read status */
  102. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  103. /* MII address register */
  104. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  105. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  106. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  107. MIIADDRESS_RGAD(reg))
  108. /* MII transmit data register */
  109. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  110. /* MII receive data register */
  111. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  112. /* MII status register */
  113. #define MIISTATUS_LINKFAIL (1 << 0)
  114. #define MIISTATUS_BUSY (1 << 1)
  115. #define MIISTATUS_INVALID (1 << 2)
  116. /* TX buffer descriptor */
  117. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  118. #define TX_BD_DF (1 << 1) /* defer indication */
  119. #define TX_BD_LC (1 << 2) /* late collision */
  120. #define TX_BD_RL (1 << 3) /* retransmission limit */
  121. #define TX_BD_RETRY_MASK (0x00f0)
  122. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  123. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  124. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  125. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  126. #define TX_BD_WRAP (1 << 13)
  127. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  128. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  129. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  130. #define TX_BD_LEN_MASK (0xffff << 16)
  131. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  132. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  133. /* RX buffer descriptor */
  134. #define RX_BD_LC (1 << 0) /* late collision */
  135. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  136. #define RX_BD_SF (1 << 2) /* short frame */
  137. #define RX_BD_TL (1 << 3) /* too long */
  138. #define RX_BD_DN (1 << 4) /* dribble nibble */
  139. #define RX_BD_IS (1 << 5) /* invalid symbol */
  140. #define RX_BD_OR (1 << 6) /* receiver overrun */
  141. #define RX_BD_MISS (1 << 7)
  142. #define RX_BD_CF (1 << 8) /* control frame */
  143. #define RX_BD_WRAP (1 << 13)
  144. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  145. #define RX_BD_EMPTY (1 << 15)
  146. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  147. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  148. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  149. #define ETHOC_BUFSIZ 1536
  150. #define ETHOC_ZLEN 64
  151. #define ETHOC_BD_BASE 0x400
  152. #define ETHOC_TIMEOUT (HZ / 2)
  153. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  154. /**
  155. * struct ethoc - driver-private device structure
  156. * @iobase: pointer to I/O memory region
  157. * @membase: pointer to buffer memory region
  158. * @big_endian: just big or little (endian)
  159. * @num_bd: number of buffer descriptors
  160. * @num_tx: number of send buffers
  161. * @cur_tx: last send buffer written
  162. * @dty_tx: last buffer actually sent
  163. * @num_rx: number of receive buffers
  164. * @cur_rx: current receive buffer
  165. * @vma: pointer to array of virtual memory addresses for buffers
  166. * @netdev: pointer to network device structure
  167. * @napi: NAPI structure
  168. * @msg_enable: device state flags
  169. * @lock: device lock
  170. * @mdio: MDIO bus for PHY access
  171. * @clk: clock
  172. * @phy_id: address of attached PHY
  173. * @old_link: previous link info
  174. * @old_duplex: previous duplex info
  175. */
  176. struct ethoc {
  177. void __iomem *iobase;
  178. void __iomem *membase;
  179. bool big_endian;
  180. unsigned int num_bd;
  181. unsigned int num_tx;
  182. unsigned int cur_tx;
  183. unsigned int dty_tx;
  184. unsigned int num_rx;
  185. unsigned int cur_rx;
  186. void **vma;
  187. struct net_device *netdev;
  188. struct napi_struct napi;
  189. u32 msg_enable;
  190. spinlock_t lock;
  191. struct mii_bus *mdio;
  192. struct clk *clk;
  193. s8 phy_id;
  194. int old_link;
  195. int old_duplex;
  196. };
  197. /**
  198. * struct ethoc_bd - buffer descriptor
  199. * @stat: buffer statistics
  200. * @addr: physical memory address
  201. */
  202. struct ethoc_bd {
  203. u32 stat;
  204. u32 addr;
  205. };
  206. static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
  207. {
  208. if (dev->big_endian)
  209. return ioread32be(dev->iobase + offset);
  210. else
  211. return ioread32(dev->iobase + offset);
  212. }
  213. static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  214. {
  215. if (dev->big_endian)
  216. iowrite32be(data, dev->iobase + offset);
  217. else
  218. iowrite32(data, dev->iobase + offset);
  219. }
  220. static inline void ethoc_read_bd(struct ethoc *dev, int index,
  221. struct ethoc_bd *bd)
  222. {
  223. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  224. bd->stat = ethoc_read(dev, offset + 0);
  225. bd->addr = ethoc_read(dev, offset + 4);
  226. }
  227. static inline void ethoc_write_bd(struct ethoc *dev, int index,
  228. const struct ethoc_bd *bd)
  229. {
  230. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  231. ethoc_write(dev, offset + 0, bd->stat);
  232. ethoc_write(dev, offset + 4, bd->addr);
  233. }
  234. static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  235. {
  236. u32 imask = ethoc_read(dev, INT_MASK);
  237. imask |= mask;
  238. ethoc_write(dev, INT_MASK, imask);
  239. }
  240. static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  241. {
  242. u32 imask = ethoc_read(dev, INT_MASK);
  243. imask &= ~mask;
  244. ethoc_write(dev, INT_MASK, imask);
  245. }
  246. static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  247. {
  248. ethoc_write(dev, INT_SOURCE, mask);
  249. }
  250. static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
  251. {
  252. u32 mode = ethoc_read(dev, MODER);
  253. mode |= MODER_RXEN | MODER_TXEN;
  254. ethoc_write(dev, MODER, mode);
  255. }
  256. static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
  257. {
  258. u32 mode = ethoc_read(dev, MODER);
  259. mode &= ~(MODER_RXEN | MODER_TXEN);
  260. ethoc_write(dev, MODER, mode);
  261. }
  262. static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
  263. {
  264. struct ethoc_bd bd;
  265. int i;
  266. void *vma;
  267. dev->cur_tx = 0;
  268. dev->dty_tx = 0;
  269. dev->cur_rx = 0;
  270. ethoc_write(dev, TX_BD_NUM, dev->num_tx);
  271. /* setup transmission buffers */
  272. bd.addr = mem_start;
  273. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  274. vma = dev->membase;
  275. for (i = 0; i < dev->num_tx; i++) {
  276. if (i == dev->num_tx - 1)
  277. bd.stat |= TX_BD_WRAP;
  278. ethoc_write_bd(dev, i, &bd);
  279. bd.addr += ETHOC_BUFSIZ;
  280. dev->vma[i] = vma;
  281. vma += ETHOC_BUFSIZ;
  282. }
  283. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  284. for (i = 0; i < dev->num_rx; i++) {
  285. if (i == dev->num_rx - 1)
  286. bd.stat |= RX_BD_WRAP;
  287. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  288. bd.addr += ETHOC_BUFSIZ;
  289. dev->vma[dev->num_tx + i] = vma;
  290. vma += ETHOC_BUFSIZ;
  291. }
  292. return 0;
  293. }
  294. static int ethoc_reset(struct ethoc *dev)
  295. {
  296. u32 mode;
  297. /* TODO: reset controller? */
  298. ethoc_disable_rx_and_tx(dev);
  299. /* TODO: setup registers */
  300. /* enable FCS generation and automatic padding */
  301. mode = ethoc_read(dev, MODER);
  302. mode |= MODER_CRC | MODER_PAD;
  303. ethoc_write(dev, MODER, mode);
  304. /* set full-duplex mode */
  305. mode = ethoc_read(dev, MODER);
  306. mode |= MODER_FULLD;
  307. ethoc_write(dev, MODER, mode);
  308. ethoc_write(dev, IPGT, 0x15);
  309. ethoc_ack_irq(dev, INT_MASK_ALL);
  310. ethoc_enable_irq(dev, INT_MASK_ALL);
  311. ethoc_enable_rx_and_tx(dev);
  312. return 0;
  313. }
  314. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  315. struct ethoc_bd *bd)
  316. {
  317. struct net_device *netdev = dev->netdev;
  318. unsigned int ret = 0;
  319. if (bd->stat & RX_BD_TL) {
  320. dev_err(&netdev->dev, "RX: frame too long\n");
  321. netdev->stats.rx_length_errors++;
  322. ret++;
  323. }
  324. if (bd->stat & RX_BD_SF) {
  325. dev_err(&netdev->dev, "RX: frame too short\n");
  326. netdev->stats.rx_length_errors++;
  327. ret++;
  328. }
  329. if (bd->stat & RX_BD_DN) {
  330. dev_err(&netdev->dev, "RX: dribble nibble\n");
  331. netdev->stats.rx_frame_errors++;
  332. }
  333. if (bd->stat & RX_BD_CRC) {
  334. dev_err(&netdev->dev, "RX: wrong CRC\n");
  335. netdev->stats.rx_crc_errors++;
  336. ret++;
  337. }
  338. if (bd->stat & RX_BD_OR) {
  339. dev_err(&netdev->dev, "RX: overrun\n");
  340. netdev->stats.rx_over_errors++;
  341. ret++;
  342. }
  343. if (bd->stat & RX_BD_MISS)
  344. netdev->stats.rx_missed_errors++;
  345. if (bd->stat & RX_BD_LC) {
  346. dev_err(&netdev->dev, "RX: late collision\n");
  347. netdev->stats.collisions++;
  348. ret++;
  349. }
  350. return ret;
  351. }
  352. static int ethoc_rx(struct net_device *dev, int limit)
  353. {
  354. struct ethoc *priv = netdev_priv(dev);
  355. int count;
  356. for (count = 0; count < limit; ++count) {
  357. unsigned int entry;
  358. struct ethoc_bd bd;
  359. entry = priv->num_tx + priv->cur_rx;
  360. ethoc_read_bd(priv, entry, &bd);
  361. if (bd.stat & RX_BD_EMPTY) {
  362. ethoc_ack_irq(priv, INT_MASK_RX);
  363. /* If packet (interrupt) came in between checking
  364. * BD_EMTPY and clearing the interrupt source, then we
  365. * risk missing the packet as the RX interrupt won't
  366. * trigger right away when we reenable it; hence, check
  367. * BD_EMTPY here again to make sure there isn't such a
  368. * packet waiting for us...
  369. */
  370. ethoc_read_bd(priv, entry, &bd);
  371. if (bd.stat & RX_BD_EMPTY)
  372. break;
  373. }
  374. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  375. int size = bd.stat >> 16;
  376. struct sk_buff *skb;
  377. size -= 4; /* strip the CRC */
  378. skb = netdev_alloc_skb_ip_align(dev, size);
  379. if (likely(skb)) {
  380. void *src = priv->vma[entry];
  381. memcpy_fromio(skb_put(skb, size), src, size);
  382. skb->protocol = eth_type_trans(skb, dev);
  383. dev->stats.rx_packets++;
  384. dev->stats.rx_bytes += size;
  385. netif_receive_skb(skb);
  386. } else {
  387. if (net_ratelimit())
  388. dev_warn(&dev->dev,
  389. "low on memory - packet dropped\n");
  390. dev->stats.rx_dropped++;
  391. break;
  392. }
  393. }
  394. /* clear the buffer descriptor so it can be reused */
  395. bd.stat &= ~RX_BD_STATS;
  396. bd.stat |= RX_BD_EMPTY;
  397. ethoc_write_bd(priv, entry, &bd);
  398. if (++priv->cur_rx == priv->num_rx)
  399. priv->cur_rx = 0;
  400. }
  401. return count;
  402. }
  403. static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  404. {
  405. struct net_device *netdev = dev->netdev;
  406. if (bd->stat & TX_BD_LC) {
  407. dev_err(&netdev->dev, "TX: late collision\n");
  408. netdev->stats.tx_window_errors++;
  409. }
  410. if (bd->stat & TX_BD_RL) {
  411. dev_err(&netdev->dev, "TX: retransmit limit\n");
  412. netdev->stats.tx_aborted_errors++;
  413. }
  414. if (bd->stat & TX_BD_UR) {
  415. dev_err(&netdev->dev, "TX: underrun\n");
  416. netdev->stats.tx_fifo_errors++;
  417. }
  418. if (bd->stat & TX_BD_CS) {
  419. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  420. netdev->stats.tx_carrier_errors++;
  421. }
  422. if (bd->stat & TX_BD_STATS)
  423. netdev->stats.tx_errors++;
  424. netdev->stats.collisions += (bd->stat >> 4) & 0xf;
  425. netdev->stats.tx_bytes += bd->stat >> 16;
  426. netdev->stats.tx_packets++;
  427. }
  428. static int ethoc_tx(struct net_device *dev, int limit)
  429. {
  430. struct ethoc *priv = netdev_priv(dev);
  431. int count;
  432. struct ethoc_bd bd;
  433. for (count = 0; count < limit; ++count) {
  434. unsigned int entry;
  435. entry = priv->dty_tx & (priv->num_tx-1);
  436. ethoc_read_bd(priv, entry, &bd);
  437. if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
  438. ethoc_ack_irq(priv, INT_MASK_TX);
  439. /* If interrupt came in between reading in the BD
  440. * and clearing the interrupt source, then we risk
  441. * missing the event as the TX interrupt won't trigger
  442. * right away when we reenable it; hence, check
  443. * BD_EMPTY here again to make sure there isn't such an
  444. * event pending...
  445. */
  446. ethoc_read_bd(priv, entry, &bd);
  447. if (bd.stat & TX_BD_READY ||
  448. (priv->dty_tx == priv->cur_tx))
  449. break;
  450. }
  451. ethoc_update_tx_stats(priv, &bd);
  452. priv->dty_tx++;
  453. }
  454. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  455. netif_wake_queue(dev);
  456. return count;
  457. }
  458. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  459. {
  460. struct net_device *dev = dev_id;
  461. struct ethoc *priv = netdev_priv(dev);
  462. u32 pending;
  463. u32 mask;
  464. /* Figure out what triggered the interrupt...
  465. * The tricky bit here is that the interrupt source bits get
  466. * set in INT_SOURCE for an event regardless of whether that
  467. * event is masked or not. Thus, in order to figure out what
  468. * triggered the interrupt, we need to remove the sources
  469. * for all events that are currently masked. This behaviour
  470. * is not particularly well documented but reasonable...
  471. */
  472. mask = ethoc_read(priv, INT_MASK);
  473. pending = ethoc_read(priv, INT_SOURCE);
  474. pending &= mask;
  475. if (unlikely(pending == 0))
  476. return IRQ_NONE;
  477. ethoc_ack_irq(priv, pending);
  478. /* We always handle the dropped packet interrupt */
  479. if (pending & INT_MASK_BUSY) {
  480. dev_dbg(&dev->dev, "packet dropped\n");
  481. dev->stats.rx_dropped++;
  482. }
  483. /* Handle receive/transmit event by switching to polling */
  484. if (pending & (INT_MASK_TX | INT_MASK_RX)) {
  485. ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  486. napi_schedule(&priv->napi);
  487. }
  488. return IRQ_HANDLED;
  489. }
  490. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  491. {
  492. struct ethoc *priv = netdev_priv(dev);
  493. u8 *mac = (u8 *)addr;
  494. u32 reg;
  495. reg = ethoc_read(priv, MAC_ADDR0);
  496. mac[2] = (reg >> 24) & 0xff;
  497. mac[3] = (reg >> 16) & 0xff;
  498. mac[4] = (reg >> 8) & 0xff;
  499. mac[5] = (reg >> 0) & 0xff;
  500. reg = ethoc_read(priv, MAC_ADDR1);
  501. mac[0] = (reg >> 8) & 0xff;
  502. mac[1] = (reg >> 0) & 0xff;
  503. return 0;
  504. }
  505. static int ethoc_poll(struct napi_struct *napi, int budget)
  506. {
  507. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  508. int rx_work_done = 0;
  509. int tx_work_done = 0;
  510. rx_work_done = ethoc_rx(priv->netdev, budget);
  511. tx_work_done = ethoc_tx(priv->netdev, budget);
  512. if (rx_work_done < budget && tx_work_done < budget) {
  513. napi_complete_done(napi, rx_work_done);
  514. ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  515. }
  516. return rx_work_done;
  517. }
  518. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  519. {
  520. struct ethoc *priv = bus->priv;
  521. int i;
  522. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  523. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  524. for (i = 0; i < 5; i++) {
  525. u32 status = ethoc_read(priv, MIISTATUS);
  526. if (!(status & MIISTATUS_BUSY)) {
  527. u32 data = ethoc_read(priv, MIIRX_DATA);
  528. /* reset MII command register */
  529. ethoc_write(priv, MIICOMMAND, 0);
  530. return data;
  531. }
  532. usleep_range(100, 200);
  533. }
  534. return -EBUSY;
  535. }
  536. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  537. {
  538. struct ethoc *priv = bus->priv;
  539. int i;
  540. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  541. ethoc_write(priv, MIITX_DATA, val);
  542. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  543. for (i = 0; i < 5; i++) {
  544. u32 stat = ethoc_read(priv, MIISTATUS);
  545. if (!(stat & MIISTATUS_BUSY)) {
  546. /* reset MII command register */
  547. ethoc_write(priv, MIICOMMAND, 0);
  548. return 0;
  549. }
  550. usleep_range(100, 200);
  551. }
  552. return -EBUSY;
  553. }
  554. static void ethoc_mdio_poll(struct net_device *dev)
  555. {
  556. struct ethoc *priv = netdev_priv(dev);
  557. struct phy_device *phydev = dev->phydev;
  558. bool changed = false;
  559. u32 mode;
  560. if (priv->old_link != phydev->link) {
  561. changed = true;
  562. priv->old_link = phydev->link;
  563. }
  564. if (priv->old_duplex != phydev->duplex) {
  565. changed = true;
  566. priv->old_duplex = phydev->duplex;
  567. }
  568. if (!changed)
  569. return;
  570. mode = ethoc_read(priv, MODER);
  571. if (phydev->duplex == DUPLEX_FULL)
  572. mode |= MODER_FULLD;
  573. else
  574. mode &= ~MODER_FULLD;
  575. ethoc_write(priv, MODER, mode);
  576. phy_print_status(phydev);
  577. }
  578. static int ethoc_mdio_probe(struct net_device *dev)
  579. {
  580. struct ethoc *priv = netdev_priv(dev);
  581. struct phy_device *phy;
  582. int err;
  583. if (priv->phy_id != -1)
  584. phy = mdiobus_get_phy(priv->mdio, priv->phy_id);
  585. else
  586. phy = phy_find_first(priv->mdio);
  587. if (!phy)
  588. return dev_err_probe(&dev->dev, -ENXIO, "no PHY found\n");
  589. priv->old_duplex = -1;
  590. priv->old_link = -1;
  591. err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
  592. PHY_INTERFACE_MODE_GMII);
  593. if (err)
  594. return dev_err_probe(&dev->dev, err, "could not attach to PHY\n");
  595. phy_set_max_speed(phy, SPEED_100);
  596. return 0;
  597. }
  598. static int ethoc_open(struct net_device *dev)
  599. {
  600. struct ethoc *priv = netdev_priv(dev);
  601. int ret;
  602. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  603. dev->name, dev);
  604. if (ret)
  605. return ret;
  606. napi_enable(&priv->napi);
  607. ethoc_init_ring(priv, dev->mem_start);
  608. ethoc_reset(priv);
  609. if (netif_queue_stopped(dev)) {
  610. dev_dbg(&dev->dev, " resuming queue\n");
  611. netif_wake_queue(dev);
  612. } else {
  613. dev_dbg(&dev->dev, " starting queue\n");
  614. netif_start_queue(dev);
  615. }
  616. priv->old_link = -1;
  617. priv->old_duplex = -1;
  618. phy_start(dev->phydev);
  619. if (netif_msg_ifup(priv)) {
  620. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  621. dev->base_addr, dev->mem_start, dev->mem_end);
  622. }
  623. return 0;
  624. }
  625. static int ethoc_stop(struct net_device *dev)
  626. {
  627. struct ethoc *priv = netdev_priv(dev);
  628. napi_disable(&priv->napi);
  629. if (dev->phydev)
  630. phy_stop(dev->phydev);
  631. ethoc_disable_rx_and_tx(priv);
  632. free_irq(dev->irq, dev);
  633. if (!netif_queue_stopped(dev))
  634. netif_stop_queue(dev);
  635. return 0;
  636. }
  637. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  638. {
  639. struct ethoc *priv = netdev_priv(dev);
  640. struct mii_ioctl_data *mdio = if_mii(ifr);
  641. struct phy_device *phy = NULL;
  642. if (!netif_running(dev))
  643. return -EINVAL;
  644. if (cmd != SIOCGMIIPHY) {
  645. if (mdio->phy_id >= PHY_MAX_ADDR)
  646. return -ERANGE;
  647. phy = mdiobus_get_phy(priv->mdio, mdio->phy_id);
  648. if (!phy)
  649. return -ENODEV;
  650. } else {
  651. phy = dev->phydev;
  652. }
  653. return phy_mii_ioctl(phy, ifr, cmd);
  654. }
  655. static void ethoc_do_set_mac_address(struct net_device *dev)
  656. {
  657. const unsigned char *mac = dev->dev_addr;
  658. struct ethoc *priv = netdev_priv(dev);
  659. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  660. (mac[4] << 8) | (mac[5] << 0));
  661. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  662. }
  663. static int ethoc_set_mac_address(struct net_device *dev, void *p)
  664. {
  665. const struct sockaddr *addr = p;
  666. if (!is_valid_ether_addr(addr->sa_data))
  667. return -EADDRNOTAVAIL;
  668. eth_hw_addr_set(dev, addr->sa_data);
  669. ethoc_do_set_mac_address(dev);
  670. return 0;
  671. }
  672. static void ethoc_set_multicast_list(struct net_device *dev)
  673. {
  674. struct ethoc *priv = netdev_priv(dev);
  675. u32 mode = ethoc_read(priv, MODER);
  676. struct netdev_hw_addr *ha;
  677. u32 hash[2] = { 0, 0 };
  678. /* set loopback mode if requested */
  679. if (dev->flags & IFF_LOOPBACK)
  680. mode |= MODER_LOOP;
  681. else
  682. mode &= ~MODER_LOOP;
  683. /* receive broadcast frames if requested */
  684. if (dev->flags & IFF_BROADCAST)
  685. mode &= ~MODER_BRO;
  686. else
  687. mode |= MODER_BRO;
  688. /* enable promiscuous mode if requested */
  689. if (dev->flags & IFF_PROMISC)
  690. mode |= MODER_PRO;
  691. else
  692. mode &= ~MODER_PRO;
  693. ethoc_write(priv, MODER, mode);
  694. /* receive multicast frames */
  695. if (dev->flags & IFF_ALLMULTI) {
  696. hash[0] = 0xffffffff;
  697. hash[1] = 0xffffffff;
  698. } else {
  699. netdev_for_each_mc_addr(ha, dev) {
  700. u32 crc = ether_crc(ETH_ALEN, ha->addr);
  701. int bit = (crc >> 26) & 0x3f;
  702. hash[bit >> 5] |= 1 << (bit & 0x1f);
  703. }
  704. }
  705. ethoc_write(priv, ETH_HASH0, hash[0]);
  706. ethoc_write(priv, ETH_HASH1, hash[1]);
  707. }
  708. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  709. {
  710. return -ENOSYS;
  711. }
  712. static void ethoc_tx_timeout(struct net_device *dev, unsigned int txqueue)
  713. {
  714. struct ethoc *priv = netdev_priv(dev);
  715. u32 pending = ethoc_read(priv, INT_SOURCE);
  716. if (likely(pending))
  717. ethoc_interrupt(dev->irq, dev);
  718. }
  719. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  720. {
  721. struct ethoc *priv = netdev_priv(dev);
  722. struct ethoc_bd bd;
  723. unsigned int entry;
  724. void *dest;
  725. if (skb_put_padto(skb, ETHOC_ZLEN)) {
  726. dev->stats.tx_errors++;
  727. goto out_no_free;
  728. }
  729. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  730. dev->stats.tx_errors++;
  731. goto out;
  732. }
  733. entry = priv->cur_tx % priv->num_tx;
  734. spin_lock_irq(&priv->lock);
  735. priv->cur_tx++;
  736. ethoc_read_bd(priv, entry, &bd);
  737. if (unlikely(skb->len < ETHOC_ZLEN))
  738. bd.stat |= TX_BD_PAD;
  739. else
  740. bd.stat &= ~TX_BD_PAD;
  741. dest = priv->vma[entry];
  742. memcpy_toio(dest, skb->data, skb->len);
  743. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  744. bd.stat |= TX_BD_LEN(skb->len);
  745. ethoc_write_bd(priv, entry, &bd);
  746. bd.stat |= TX_BD_READY;
  747. ethoc_write_bd(priv, entry, &bd);
  748. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  749. dev_dbg(&dev->dev, "stopping queue\n");
  750. netif_stop_queue(dev);
  751. }
  752. spin_unlock_irq(&priv->lock);
  753. skb_tx_timestamp(skb);
  754. out:
  755. dev_kfree_skb(skb);
  756. out_no_free:
  757. return NETDEV_TX_OK;
  758. }
  759. static int ethoc_get_regs_len(struct net_device *netdev)
  760. {
  761. return ETH_END;
  762. }
  763. static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  764. void *p)
  765. {
  766. struct ethoc *priv = netdev_priv(dev);
  767. u32 *regs_buff = p;
  768. unsigned i;
  769. regs->version = 0;
  770. for (i = 0; i < ETH_END / sizeof(u32); ++i)
  771. regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
  772. }
  773. static void ethoc_get_ringparam(struct net_device *dev,
  774. struct ethtool_ringparam *ring,
  775. struct kernel_ethtool_ringparam *kernel_ring,
  776. struct netlink_ext_ack *extack)
  777. {
  778. struct ethoc *priv = netdev_priv(dev);
  779. ring->rx_max_pending = priv->num_bd - 1;
  780. ring->rx_mini_max_pending = 0;
  781. ring->rx_jumbo_max_pending = 0;
  782. ring->tx_max_pending = priv->num_bd - 1;
  783. ring->rx_pending = priv->num_rx;
  784. ring->rx_mini_pending = 0;
  785. ring->rx_jumbo_pending = 0;
  786. ring->tx_pending = priv->num_tx;
  787. }
  788. static int ethoc_set_ringparam(struct net_device *dev,
  789. struct ethtool_ringparam *ring,
  790. struct kernel_ethtool_ringparam *kernel_ring,
  791. struct netlink_ext_ack *extack)
  792. {
  793. struct ethoc *priv = netdev_priv(dev);
  794. if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
  795. ring->tx_pending + ring->rx_pending > priv->num_bd)
  796. return -EINVAL;
  797. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  798. return -EINVAL;
  799. if (netif_running(dev)) {
  800. netif_tx_disable(dev);
  801. ethoc_disable_rx_and_tx(priv);
  802. ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  803. synchronize_irq(dev->irq);
  804. }
  805. priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
  806. priv->num_rx = ring->rx_pending;
  807. ethoc_init_ring(priv, dev->mem_start);
  808. if (netif_running(dev)) {
  809. ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  810. ethoc_enable_rx_and_tx(priv);
  811. netif_wake_queue(dev);
  812. }
  813. return 0;
  814. }
  815. static const struct ethtool_ops ethoc_ethtool_ops = {
  816. .get_regs_len = ethoc_get_regs_len,
  817. .get_regs = ethoc_get_regs,
  818. .nway_reset = phy_ethtool_nway_reset,
  819. .get_link = ethtool_op_get_link,
  820. .get_ringparam = ethoc_get_ringparam,
  821. .set_ringparam = ethoc_set_ringparam,
  822. .get_ts_info = ethtool_op_get_ts_info,
  823. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  824. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  825. };
  826. static const struct net_device_ops ethoc_netdev_ops = {
  827. .ndo_open = ethoc_open,
  828. .ndo_stop = ethoc_stop,
  829. .ndo_eth_ioctl = ethoc_ioctl,
  830. .ndo_set_mac_address = ethoc_set_mac_address,
  831. .ndo_set_rx_mode = ethoc_set_multicast_list,
  832. .ndo_change_mtu = ethoc_change_mtu,
  833. .ndo_tx_timeout = ethoc_tx_timeout,
  834. .ndo_start_xmit = ethoc_start_xmit,
  835. };
  836. /**
  837. * ethoc_probe - initialize OpenCores ethernet MAC
  838. * @pdev: platform device
  839. */
  840. static int ethoc_probe(struct platform_device *pdev)
  841. {
  842. struct net_device *netdev = NULL;
  843. struct resource *res = NULL;
  844. struct resource *mmio = NULL;
  845. struct resource *mem = NULL;
  846. struct ethoc *priv = NULL;
  847. int num_bd;
  848. int ret = 0;
  849. struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
  850. u32 eth_clkfreq = pdata ? pdata->eth_clkfreq : 0;
  851. /* allocate networking device */
  852. netdev = alloc_etherdev(sizeof(struct ethoc));
  853. if (!netdev) {
  854. ret = -ENOMEM;
  855. goto out;
  856. }
  857. SET_NETDEV_DEV(netdev, &pdev->dev);
  858. platform_set_drvdata(pdev, netdev);
  859. /* obtain I/O memory space */
  860. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  861. if (!res) {
  862. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  863. ret = -ENXIO;
  864. goto free;
  865. }
  866. mmio = devm_request_mem_region(&pdev->dev, res->start,
  867. resource_size(res), res->name);
  868. if (!mmio) {
  869. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  870. ret = -ENXIO;
  871. goto free;
  872. }
  873. netdev->base_addr = mmio->start;
  874. /* obtain buffer memory space */
  875. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  876. if (res) {
  877. mem = devm_request_mem_region(&pdev->dev, res->start,
  878. resource_size(res), res->name);
  879. if (!mem) {
  880. dev_err(&pdev->dev, "cannot request memory space\n");
  881. ret = -ENXIO;
  882. goto free;
  883. }
  884. netdev->mem_start = mem->start;
  885. netdev->mem_end = mem->end;
  886. }
  887. /* obtain device IRQ number */
  888. ret = platform_get_irq(pdev, 0);
  889. if (ret < 0)
  890. goto free;
  891. netdev->irq = ret;
  892. /* setup driver-private data */
  893. priv = netdev_priv(netdev);
  894. priv->netdev = netdev;
  895. priv->iobase = devm_ioremap(&pdev->dev, netdev->base_addr,
  896. resource_size(mmio));
  897. if (!priv->iobase) {
  898. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  899. ret = -ENXIO;
  900. goto free;
  901. }
  902. if (netdev->mem_end) {
  903. priv->membase = devm_ioremap(&pdev->dev,
  904. netdev->mem_start, resource_size(mem));
  905. if (!priv->membase) {
  906. dev_err(&pdev->dev, "cannot remap memory space\n");
  907. ret = -ENXIO;
  908. goto free;
  909. }
  910. } else {
  911. /* Allocate buffer memory */
  912. priv->membase = dmam_alloc_coherent(&pdev->dev,
  913. buffer_size, (void *)&netdev->mem_start,
  914. GFP_KERNEL);
  915. if (!priv->membase) {
  916. dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
  917. buffer_size);
  918. ret = -ENOMEM;
  919. goto free;
  920. }
  921. netdev->mem_end = netdev->mem_start + buffer_size;
  922. }
  923. priv->big_endian = pdata ? pdata->big_endian :
  924. of_device_is_big_endian(pdev->dev.of_node);
  925. /* calculate the number of TX/RX buffers, maximum 128 supported */
  926. num_bd = min_t(unsigned int,
  927. 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
  928. if (num_bd < 4) {
  929. ret = -ENODEV;
  930. goto free;
  931. }
  932. priv->num_bd = num_bd;
  933. /* num_tx must be a power of two */
  934. priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
  935. priv->num_rx = num_bd - priv->num_tx;
  936. dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
  937. priv->num_tx, priv->num_rx);
  938. priv->vma = devm_kcalloc(&pdev->dev, num_bd, sizeof(void *),
  939. GFP_KERNEL);
  940. if (!priv->vma) {
  941. ret = -ENOMEM;
  942. goto free;
  943. }
  944. /* Allow the platform setup code to pass in a MAC address. */
  945. if (pdata) {
  946. eth_hw_addr_set(netdev, pdata->hwaddr);
  947. priv->phy_id = pdata->phy_id;
  948. } else {
  949. of_get_ethdev_address(pdev->dev.of_node, netdev);
  950. priv->phy_id = -1;
  951. }
  952. /* Check that the given MAC address is valid. If it isn't, read the
  953. * current MAC from the controller.
  954. */
  955. if (!is_valid_ether_addr(netdev->dev_addr)) {
  956. u8 addr[ETH_ALEN];
  957. ethoc_get_mac_address(netdev, addr);
  958. eth_hw_addr_set(netdev, addr);
  959. }
  960. /* Check the MAC again for validity, if it still isn't choose and
  961. * program a random one.
  962. */
  963. if (!is_valid_ether_addr(netdev->dev_addr))
  964. eth_hw_addr_random(netdev);
  965. ethoc_do_set_mac_address(netdev);
  966. /* Allow the platform setup code to adjust MII management bus clock. */
  967. if (!eth_clkfreq) {
  968. struct clk *clk = devm_clk_get(&pdev->dev, NULL);
  969. if (!IS_ERR(clk)) {
  970. priv->clk = clk;
  971. clk_prepare_enable(clk);
  972. eth_clkfreq = clk_get_rate(clk);
  973. }
  974. }
  975. if (eth_clkfreq) {
  976. u32 clkdiv = MIIMODER_CLKDIV(eth_clkfreq / 2500000 + 1);
  977. if (!clkdiv)
  978. clkdiv = 2;
  979. dev_dbg(&pdev->dev, "setting MII clkdiv to %u\n", clkdiv);
  980. ethoc_write(priv, MIIMODER,
  981. (ethoc_read(priv, MIIMODER) & MIIMODER_NOPRE) |
  982. clkdiv);
  983. }
  984. /* register MII bus */
  985. priv->mdio = mdiobus_alloc();
  986. if (!priv->mdio) {
  987. ret = -ENOMEM;
  988. goto free2;
  989. }
  990. priv->mdio->name = "ethoc-mdio";
  991. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  992. priv->mdio->name, pdev->id);
  993. priv->mdio->read = ethoc_mdio_read;
  994. priv->mdio->write = ethoc_mdio_write;
  995. priv->mdio->priv = priv;
  996. ret = mdiobus_register(priv->mdio);
  997. if (ret) {
  998. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  999. goto free3;
  1000. }
  1001. ret = ethoc_mdio_probe(netdev);
  1002. if (ret) {
  1003. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  1004. goto error;
  1005. }
  1006. /* setup the net_device structure */
  1007. netdev->netdev_ops = &ethoc_netdev_ops;
  1008. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  1009. netdev->features |= 0;
  1010. netdev->ethtool_ops = &ethoc_ethtool_ops;
  1011. /* setup NAPI */
  1012. netif_napi_add(netdev, &priv->napi, ethoc_poll);
  1013. spin_lock_init(&priv->lock);
  1014. ret = register_netdev(netdev);
  1015. if (ret < 0) {
  1016. dev_err(&netdev->dev, "failed to register interface\n");
  1017. goto error2;
  1018. }
  1019. goto out;
  1020. error2:
  1021. netif_napi_del(&priv->napi);
  1022. error:
  1023. mdiobus_unregister(priv->mdio);
  1024. free3:
  1025. mdiobus_free(priv->mdio);
  1026. free2:
  1027. clk_disable_unprepare(priv->clk);
  1028. free:
  1029. free_netdev(netdev);
  1030. out:
  1031. return ret;
  1032. }
  1033. /**
  1034. * ethoc_remove - shutdown OpenCores ethernet MAC
  1035. * @pdev: platform device
  1036. */
  1037. static int ethoc_remove(struct platform_device *pdev)
  1038. {
  1039. struct net_device *netdev = platform_get_drvdata(pdev);
  1040. struct ethoc *priv = netdev_priv(netdev);
  1041. if (netdev) {
  1042. netif_napi_del(&priv->napi);
  1043. phy_disconnect(netdev->phydev);
  1044. if (priv->mdio) {
  1045. mdiobus_unregister(priv->mdio);
  1046. mdiobus_free(priv->mdio);
  1047. }
  1048. clk_disable_unprepare(priv->clk);
  1049. unregister_netdev(netdev);
  1050. free_netdev(netdev);
  1051. }
  1052. return 0;
  1053. }
  1054. #ifdef CONFIG_PM
  1055. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  1056. {
  1057. return -ENOSYS;
  1058. }
  1059. static int ethoc_resume(struct platform_device *pdev)
  1060. {
  1061. return -ENOSYS;
  1062. }
  1063. #else
  1064. # define ethoc_suspend NULL
  1065. # define ethoc_resume NULL
  1066. #endif
  1067. static const struct of_device_id ethoc_match[] = {
  1068. { .compatible = "opencores,ethoc", },
  1069. {},
  1070. };
  1071. MODULE_DEVICE_TABLE(of, ethoc_match);
  1072. static struct platform_driver ethoc_driver = {
  1073. .probe = ethoc_probe,
  1074. .remove = ethoc_remove,
  1075. .suspend = ethoc_suspend,
  1076. .resume = ethoc_resume,
  1077. .driver = {
  1078. .name = "ethoc",
  1079. .of_match_table = ethoc_match,
  1080. },
  1081. };
  1082. module_platform_driver(ethoc_driver);
  1083. MODULE_AUTHOR("Thierry Reding <[email protected]>");
  1084. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  1085. MODULE_LICENSE("GPL v2");