uli526x.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. */
  4. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  5. #define DRV_NAME "uli526x"
  6. #include <linux/module.h>
  7. #include <linux/kernel.h>
  8. #include <linux/string.h>
  9. #include <linux/timer.h>
  10. #include <linux/errno.h>
  11. #include <linux/ioport.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/pci.h>
  14. #include <linux/init.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/ethtool.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/delay.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/bitops.h>
  23. #include <asm/processor.h>
  24. #include <asm/io.h>
  25. #include <asm/dma.h>
  26. #include <linux/uaccess.h>
  27. #define uw32(reg, val) iowrite32(val, ioaddr + (reg))
  28. #define ur32(reg) ioread32(ioaddr + (reg))
  29. /* Board/System/Debug information/definition ---------------- */
  30. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  31. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  32. #define ULI526X_IO_SIZE 0x100
  33. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  34. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  35. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  36. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  37. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  38. #define TX_BUF_ALLOC 0x600
  39. #define RX_ALLOC_SIZE 0x620
  40. #define ULI526X_RESET 1
  41. #define CR0_DEFAULT 0
  42. #define CR6_DEFAULT 0x22200000
  43. #define CR7_DEFAULT 0x180c1
  44. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  45. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  46. #define MAX_PACKET_SIZE 1514
  47. #define ULI5261_MAX_MULTICAST 14
  48. #define RX_COPY_SIZE 100
  49. #define MAX_CHECK_PACKET 0x8000
  50. #define ULI526X_10MHF 0
  51. #define ULI526X_100MHF 1
  52. #define ULI526X_10MFD 4
  53. #define ULI526X_100MFD 5
  54. #define ULI526X_AUTO 8
  55. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  56. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  57. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  58. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  59. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  60. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  61. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  62. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  63. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  64. #define ULI526X_DBUG(dbug_now, msg, value) \
  65. do { \
  66. if (uli526x_debug || (dbug_now)) \
  67. pr_err("%s %lx\n", (msg), (long) (value)); \
  68. } while (0)
  69. #define SHOW_MEDIA_TYPE(mode) \
  70. pr_err("Change Speed to %sMhz %s duplex\n", \
  71. mode & 1 ? "100" : "10", \
  72. mode & 4 ? "full" : "half");
  73. /* CR9 definition: SROM/MII */
  74. #define CR9_SROM_READ 0x4800
  75. #define CR9_SRCS 0x1
  76. #define CR9_SRCLK 0x2
  77. #define CR9_CRDOUT 0x8
  78. #define SROM_DATA_0 0x0
  79. #define SROM_DATA_1 0x4
  80. #define PHY_DATA_1 0x20000
  81. #define PHY_DATA_0 0x00000
  82. #define MDCLKH 0x10000
  83. #define PHY_POWER_DOWN 0x800
  84. #define SROM_V41_CODE 0x14
  85. /* Structure/enum declaration ------------------------------- */
  86. struct tx_desc {
  87. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  88. char *tx_buf_ptr; /* Data for us */
  89. struct tx_desc *next_tx_desc;
  90. } __attribute__(( aligned(32) ));
  91. struct rx_desc {
  92. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  93. struct sk_buff *rx_skb_ptr; /* Data for us */
  94. struct rx_desc *next_rx_desc;
  95. } __attribute__(( aligned(32) ));
  96. struct uli526x_board_info {
  97. struct uli_phy_ops {
  98. void (*write)(struct uli526x_board_info *, u8, u8, u16);
  99. u16 (*read)(struct uli526x_board_info *, u8, u8);
  100. } phy;
  101. struct net_device *next_dev; /* next device */
  102. struct pci_dev *pdev; /* PCI device */
  103. spinlock_t lock;
  104. void __iomem *ioaddr; /* I/O base address */
  105. u32 cr0_data;
  106. u32 cr5_data;
  107. u32 cr6_data;
  108. u32 cr7_data;
  109. u32 cr15_data;
  110. /* pointer for memory physical address */
  111. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  112. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  113. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  114. dma_addr_t first_tx_desc_dma;
  115. dma_addr_t first_rx_desc_dma;
  116. /* descriptor pointer */
  117. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  118. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  119. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  120. struct tx_desc *first_tx_desc;
  121. struct tx_desc *tx_insert_ptr;
  122. struct tx_desc *tx_remove_ptr;
  123. struct rx_desc *first_rx_desc;
  124. struct rx_desc *rx_insert_ptr;
  125. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  126. unsigned long tx_packet_cnt; /* transmitted packet count */
  127. unsigned long rx_avail_cnt; /* available rx descriptor count */
  128. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  129. u16 dbug_cnt;
  130. u16 NIC_capability; /* NIC media capability */
  131. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  132. u8 media_mode; /* user specify media mode */
  133. u8 op_mode; /* real work media mode */
  134. u8 phy_addr;
  135. u8 link_failed; /* Ever link failed */
  136. u8 wait_reset; /* Hardware failed, need to reset */
  137. struct timer_list timer;
  138. /* Driver defined statistic counter */
  139. unsigned long tx_fifo_underrun;
  140. unsigned long tx_loss_carrier;
  141. unsigned long tx_no_carrier;
  142. unsigned long tx_late_collision;
  143. unsigned long tx_excessive_collision;
  144. unsigned long tx_jabber_timeout;
  145. unsigned long reset_count;
  146. unsigned long reset_cr8;
  147. unsigned long reset_fatal;
  148. unsigned long reset_TXtimeout;
  149. /* NIC SROM data */
  150. unsigned char srom[128];
  151. u8 init;
  152. };
  153. enum uli526x_offsets {
  154. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  155. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  156. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  157. DCR15 = 0x78
  158. };
  159. enum uli526x_CR6_bits {
  160. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  161. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  162. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  163. };
  164. /* Global variable declaration ----------------------------- */
  165. static int uli526x_debug;
  166. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  167. static u32 uli526x_cr6_user_set;
  168. /* For module input parameter */
  169. static int debug;
  170. static u32 cr6set;
  171. static int mode = 8;
  172. /* function declaration ------------------------------------- */
  173. static int uli526x_open(struct net_device *);
  174. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  175. struct net_device *);
  176. static int uli526x_stop(struct net_device *);
  177. static void uli526x_set_filter_mode(struct net_device *);
  178. static const struct ethtool_ops netdev_ethtool_ops;
  179. static u16 read_srom_word(struct uli526x_board_info *, int);
  180. static irqreturn_t uli526x_interrupt(int, void *);
  181. #ifdef CONFIG_NET_POLL_CONTROLLER
  182. static void uli526x_poll(struct net_device *dev);
  183. #endif
  184. static void uli526x_descriptor_init(struct net_device *, void __iomem *);
  185. static void allocate_rx_buffer(struct net_device *);
  186. static void update_cr6(u32, void __iomem *);
  187. static void send_filter_frame(struct net_device *, int);
  188. static u16 phy_readby_cr9(struct uli526x_board_info *, u8, u8);
  189. static u16 phy_readby_cr10(struct uli526x_board_info *, u8, u8);
  190. static void phy_writeby_cr9(struct uli526x_board_info *, u8, u8, u16);
  191. static void phy_writeby_cr10(struct uli526x_board_info *, u8, u8, u16);
  192. static void phy_write_1bit(struct uli526x_board_info *db, u32);
  193. static u16 phy_read_1bit(struct uli526x_board_info *db);
  194. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  195. static void uli526x_process_mode(struct uli526x_board_info *);
  196. static void uli526x_timer(struct timer_list *t);
  197. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  198. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  199. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  200. static void uli526x_dynamic_reset(struct net_device *);
  201. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  202. static void uli526x_init(struct net_device *);
  203. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  204. static void srom_clk_write(struct uli526x_board_info *db, u32 data)
  205. {
  206. void __iomem *ioaddr = db->ioaddr;
  207. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  208. udelay(5);
  209. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  210. udelay(5);
  211. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  212. udelay(5);
  213. }
  214. /* ULI526X network board routine ---------------------------- */
  215. static const struct net_device_ops netdev_ops = {
  216. .ndo_open = uli526x_open,
  217. .ndo_stop = uli526x_stop,
  218. .ndo_start_xmit = uli526x_start_xmit,
  219. .ndo_set_rx_mode = uli526x_set_filter_mode,
  220. .ndo_set_mac_address = eth_mac_addr,
  221. .ndo_validate_addr = eth_validate_addr,
  222. #ifdef CONFIG_NET_POLL_CONTROLLER
  223. .ndo_poll_controller = uli526x_poll,
  224. #endif
  225. };
  226. /*
  227. * Search ULI526X board, allocate space and register it
  228. */
  229. static int uli526x_init_one(struct pci_dev *pdev,
  230. const struct pci_device_id *ent)
  231. {
  232. struct uli526x_board_info *db; /* board information structure */
  233. struct net_device *dev;
  234. void __iomem *ioaddr;
  235. u8 addr[ETH_ALEN];
  236. int i, err;
  237. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  238. /* Init network device */
  239. dev = alloc_etherdev(sizeof(*db));
  240. if (dev == NULL)
  241. return -ENOMEM;
  242. SET_NETDEV_DEV(dev, &pdev->dev);
  243. if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32))) {
  244. pr_warn("32-bit PCI DMA not available\n");
  245. err = -ENODEV;
  246. goto err_out_free;
  247. }
  248. /* Enable Master/IO access, Disable memory access */
  249. err = pci_enable_device(pdev);
  250. if (err)
  251. goto err_out_free;
  252. if (!pci_resource_start(pdev, 0)) {
  253. pr_err("I/O base is zero\n");
  254. err = -ENODEV;
  255. goto err_out_disable;
  256. }
  257. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  258. pr_err("Allocated I/O size too small\n");
  259. err = -ENODEV;
  260. goto err_out_disable;
  261. }
  262. err = pci_request_regions(pdev, DRV_NAME);
  263. if (err < 0) {
  264. pr_err("Failed to request PCI regions\n");
  265. goto err_out_disable;
  266. }
  267. /* Init system & device */
  268. db = netdev_priv(dev);
  269. /* Allocate Tx/Rx descriptor memory */
  270. err = -ENOMEM;
  271. db->desc_pool_ptr = dma_alloc_coherent(&pdev->dev,
  272. sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  273. &db->desc_pool_dma_ptr, GFP_KERNEL);
  274. if (!db->desc_pool_ptr)
  275. goto err_out_release;
  276. db->buf_pool_ptr = dma_alloc_coherent(&pdev->dev,
  277. TX_BUF_ALLOC * TX_DESC_CNT + 4,
  278. &db->buf_pool_dma_ptr, GFP_KERNEL);
  279. if (!db->buf_pool_ptr)
  280. goto err_out_free_tx_desc;
  281. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  282. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  283. db->buf_pool_start = db->buf_pool_ptr;
  284. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  285. switch (ent->driver_data) {
  286. case PCI_ULI5263_ID:
  287. db->phy.write = phy_writeby_cr10;
  288. db->phy.read = phy_readby_cr10;
  289. break;
  290. default:
  291. db->phy.write = phy_writeby_cr9;
  292. db->phy.read = phy_readby_cr9;
  293. break;
  294. }
  295. /* IO region. */
  296. ioaddr = pci_iomap(pdev, 0, 0);
  297. if (!ioaddr)
  298. goto err_out_free_tx_buf;
  299. db->ioaddr = ioaddr;
  300. db->pdev = pdev;
  301. db->init = 1;
  302. pci_set_drvdata(pdev, dev);
  303. /* Register some necessary functions */
  304. dev->netdev_ops = &netdev_ops;
  305. dev->ethtool_ops = &netdev_ethtool_ops;
  306. spin_lock_init(&db->lock);
  307. /* read 64 word srom data */
  308. for (i = 0; i < 64; i++)
  309. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db, i));
  310. /* Set Node address */
  311. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  312. {
  313. uw32(DCR0, 0x10000); //Diagnosis mode
  314. uw32(DCR13, 0x1c0); //Reset dianostic pointer port
  315. uw32(DCR14, 0); //Clear reset port
  316. uw32(DCR14, 0x10); //Reset ID Table pointer
  317. uw32(DCR14, 0); //Clear reset port
  318. uw32(DCR13, 0); //Clear CR13
  319. uw32(DCR13, 0x1b0); //Select ID Table access port
  320. //Read MAC address from CR14
  321. for (i = 0; i < 6; i++)
  322. addr[i] = ur32(DCR14);
  323. //Read end
  324. uw32(DCR13, 0); //Clear CR13
  325. uw32(DCR0, 0); //Clear CR0
  326. udelay(10);
  327. }
  328. else /*Exist SROM*/
  329. {
  330. for (i = 0; i < 6; i++)
  331. addr[i] = db->srom[20 + i];
  332. }
  333. eth_hw_addr_set(dev, addr);
  334. err = register_netdev (dev);
  335. if (err)
  336. goto err_out_unmap;
  337. netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
  338. ent->driver_data >> 16, pci_name(pdev),
  339. dev->dev_addr, pdev->irq);
  340. pci_set_master(pdev);
  341. return 0;
  342. err_out_unmap:
  343. pci_iounmap(pdev, db->ioaddr);
  344. err_out_free_tx_buf:
  345. dma_free_coherent(&pdev->dev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  346. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  347. err_out_free_tx_desc:
  348. dma_free_coherent(&pdev->dev,
  349. sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  350. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  351. err_out_release:
  352. pci_release_regions(pdev);
  353. err_out_disable:
  354. pci_disable_device(pdev);
  355. err_out_free:
  356. free_netdev(dev);
  357. return err;
  358. }
  359. static void uli526x_remove_one(struct pci_dev *pdev)
  360. {
  361. struct net_device *dev = pci_get_drvdata(pdev);
  362. struct uli526x_board_info *db = netdev_priv(dev);
  363. unregister_netdev(dev);
  364. pci_iounmap(pdev, db->ioaddr);
  365. dma_free_coherent(&db->pdev->dev,
  366. sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  367. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  368. dma_free_coherent(&db->pdev->dev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  369. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  370. pci_release_regions(pdev);
  371. pci_disable_device(pdev);
  372. free_netdev(dev);
  373. }
  374. /*
  375. * Open the interface.
  376. * The interface is opened whenever "ifconfig" activates it.
  377. */
  378. static int uli526x_open(struct net_device *dev)
  379. {
  380. int ret;
  381. struct uli526x_board_info *db = netdev_priv(dev);
  382. ULI526X_DBUG(0, "uli526x_open", 0);
  383. /* system variable init */
  384. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  385. db->tx_packet_cnt = 0;
  386. db->rx_avail_cnt = 0;
  387. db->link_failed = 1;
  388. netif_carrier_off(dev);
  389. db->wait_reset = 0;
  390. db->NIC_capability = 0xf; /* All capability*/
  391. db->PHY_reg4 = 0x1e0;
  392. /* CR6 operation mode decision */
  393. db->cr6_data |= ULI526X_TXTH_256;
  394. db->cr0_data = CR0_DEFAULT;
  395. /* Initialize ULI526X board */
  396. uli526x_init(dev);
  397. ret = request_irq(db->pdev->irq, uli526x_interrupt, IRQF_SHARED,
  398. dev->name, dev);
  399. if (ret)
  400. return ret;
  401. /* Active System Interface */
  402. netif_wake_queue(dev);
  403. /* set and active a timer process */
  404. timer_setup(&db->timer, uli526x_timer, 0);
  405. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  406. add_timer(&db->timer);
  407. return 0;
  408. }
  409. /* Initialize ULI526X board
  410. * Reset ULI526X board
  411. * Initialize TX/Rx descriptor chain structure
  412. * Send the set-up frame
  413. * Enable Tx/Rx machine
  414. */
  415. static void uli526x_init(struct net_device *dev)
  416. {
  417. struct uli526x_board_info *db = netdev_priv(dev);
  418. struct uli_phy_ops *phy = &db->phy;
  419. void __iomem *ioaddr = db->ioaddr;
  420. u8 phy_tmp;
  421. u8 timeout;
  422. u16 phy_reg_reset;
  423. ULI526X_DBUG(0, "uli526x_init()", 0);
  424. /* Reset M526x MAC controller */
  425. uw32(DCR0, ULI526X_RESET); /* RESET MAC */
  426. udelay(100);
  427. uw32(DCR0, db->cr0_data);
  428. udelay(5);
  429. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  430. db->phy_addr = 1;
  431. for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
  432. u16 phy_value;
  433. phy_value = phy->read(db, phy_tmp, 3); //peer add
  434. if (phy_value != 0xffff && phy_value != 0) {
  435. db->phy_addr = phy_tmp;
  436. break;
  437. }
  438. }
  439. if (phy_tmp == 32)
  440. pr_warn("Can not find the phy address!!!\n");
  441. /* Parser SROM and media mode */
  442. db->media_mode = uli526x_media_mode;
  443. /* phyxcer capability setting */
  444. phy_reg_reset = phy->read(db, db->phy_addr, 0);
  445. phy_reg_reset = (phy_reg_reset | 0x8000);
  446. phy->write(db, db->phy_addr, 0, phy_reg_reset);
  447. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  448. * functions") or phy data sheet for details on phy reset
  449. */
  450. udelay(500);
  451. timeout = 10;
  452. while (timeout-- && phy->read(db, db->phy_addr, 0) & 0x8000)
  453. udelay(100);
  454. /* Process Phyxcer Media Mode */
  455. uli526x_set_phyxcer(db);
  456. /* Media Mode Process */
  457. if ( !(db->media_mode & ULI526X_AUTO) )
  458. db->op_mode = db->media_mode; /* Force Mode */
  459. /* Initialize Transmit/Receive descriptor and CR3/4 */
  460. uli526x_descriptor_init(dev, ioaddr);
  461. /* Init CR6 to program M526X operation */
  462. update_cr6(db->cr6_data, ioaddr);
  463. /* Send setup frame */
  464. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  465. /* Init CR7, interrupt active bit */
  466. db->cr7_data = CR7_DEFAULT;
  467. uw32(DCR7, db->cr7_data);
  468. /* Init CR15, Tx jabber and Rx watchdog timer */
  469. uw32(DCR15, db->cr15_data);
  470. /* Enable ULI526X Tx/Rx function */
  471. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  472. update_cr6(db->cr6_data, ioaddr);
  473. }
  474. /*
  475. * Hardware start transmission.
  476. * Send a packet to media from the upper layer.
  477. */
  478. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  479. struct net_device *dev)
  480. {
  481. struct uli526x_board_info *db = netdev_priv(dev);
  482. void __iomem *ioaddr = db->ioaddr;
  483. struct tx_desc *txptr;
  484. unsigned long flags;
  485. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  486. /* Resource flag check */
  487. netif_stop_queue(dev);
  488. /* Too large packet check */
  489. if (skb->len > MAX_PACKET_SIZE) {
  490. netdev_err(dev, "big packet = %d\n", (u16)skb->len);
  491. dev_kfree_skb_any(skb);
  492. return NETDEV_TX_OK;
  493. }
  494. spin_lock_irqsave(&db->lock, flags);
  495. /* No Tx resource check, it never happen nromally */
  496. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  497. spin_unlock_irqrestore(&db->lock, flags);
  498. netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
  499. return NETDEV_TX_BUSY;
  500. }
  501. /* Disable NIC interrupt */
  502. uw32(DCR7, 0);
  503. /* transmit this packet */
  504. txptr = db->tx_insert_ptr;
  505. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  506. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  507. /* Point to next transmit free descriptor */
  508. db->tx_insert_ptr = txptr->next_tx_desc;
  509. /* Transmit Packet Process */
  510. if (db->tx_packet_cnt < TX_DESC_CNT) {
  511. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  512. db->tx_packet_cnt++; /* Ready to send */
  513. uw32(DCR1, 0x1); /* Issue Tx polling */
  514. netif_trans_update(dev); /* saved time stamp */
  515. }
  516. /* Tx resource check */
  517. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  518. netif_wake_queue(dev);
  519. /* Restore CR7 to enable interrupt */
  520. spin_unlock_irqrestore(&db->lock, flags);
  521. uw32(DCR7, db->cr7_data);
  522. /* free this SKB */
  523. dev_consume_skb_any(skb);
  524. return NETDEV_TX_OK;
  525. }
  526. /*
  527. * Stop the interface.
  528. * The interface is stopped when it is brought.
  529. */
  530. static int uli526x_stop(struct net_device *dev)
  531. {
  532. struct uli526x_board_info *db = netdev_priv(dev);
  533. void __iomem *ioaddr = db->ioaddr;
  534. /* disable system */
  535. netif_stop_queue(dev);
  536. /* deleted timer */
  537. del_timer_sync(&db->timer);
  538. /* Reset & stop ULI526X board */
  539. uw32(DCR0, ULI526X_RESET);
  540. udelay(5);
  541. db->phy.write(db, db->phy_addr, 0, 0x8000);
  542. /* free interrupt */
  543. free_irq(db->pdev->irq, dev);
  544. /* free allocated rx buffer */
  545. uli526x_free_rxbuffer(db);
  546. return 0;
  547. }
  548. /*
  549. * M5261/M5263 insterrupt handler
  550. * receive the packet to upper layer, free the transmitted packet
  551. */
  552. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  553. {
  554. struct net_device *dev = dev_id;
  555. struct uli526x_board_info *db = netdev_priv(dev);
  556. void __iomem *ioaddr = db->ioaddr;
  557. unsigned long flags;
  558. spin_lock_irqsave(&db->lock, flags);
  559. uw32(DCR7, 0);
  560. /* Got ULI526X status */
  561. db->cr5_data = ur32(DCR5);
  562. uw32(DCR5, db->cr5_data);
  563. if ( !(db->cr5_data & 0x180c1) ) {
  564. /* Restore CR7 to enable interrupt mask */
  565. uw32(DCR7, db->cr7_data);
  566. spin_unlock_irqrestore(&db->lock, flags);
  567. return IRQ_HANDLED;
  568. }
  569. /* Check system status */
  570. if (db->cr5_data & 0x2000) {
  571. /* system bus error happen */
  572. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  573. db->reset_fatal++;
  574. db->wait_reset = 1; /* Need to RESET */
  575. spin_unlock_irqrestore(&db->lock, flags);
  576. return IRQ_HANDLED;
  577. }
  578. /* Received the coming packet */
  579. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  580. uli526x_rx_packet(dev, db);
  581. /* reallocate rx descriptor buffer */
  582. if (db->rx_avail_cnt<RX_DESC_CNT)
  583. allocate_rx_buffer(dev);
  584. /* Free the transmitted descriptor */
  585. if ( db->cr5_data & 0x01)
  586. uli526x_free_tx_pkt(dev, db);
  587. /* Restore CR7 to enable interrupt mask */
  588. uw32(DCR7, db->cr7_data);
  589. spin_unlock_irqrestore(&db->lock, flags);
  590. return IRQ_HANDLED;
  591. }
  592. #ifdef CONFIG_NET_POLL_CONTROLLER
  593. static void uli526x_poll(struct net_device *dev)
  594. {
  595. struct uli526x_board_info *db = netdev_priv(dev);
  596. /* ISR grabs the irqsave lock, so this should be safe */
  597. uli526x_interrupt(db->pdev->irq, dev);
  598. }
  599. #endif
  600. /*
  601. * Free TX resource after TX complete
  602. */
  603. static void uli526x_free_tx_pkt(struct net_device *dev,
  604. struct uli526x_board_info * db)
  605. {
  606. struct tx_desc *txptr;
  607. u32 tdes0;
  608. txptr = db->tx_remove_ptr;
  609. while(db->tx_packet_cnt) {
  610. tdes0 = le32_to_cpu(txptr->tdes0);
  611. if (tdes0 & 0x80000000)
  612. break;
  613. /* A packet sent completed */
  614. db->tx_packet_cnt--;
  615. dev->stats.tx_packets++;
  616. /* Transmit statistic counter */
  617. if ( tdes0 != 0x7fffffff ) {
  618. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  619. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  620. if (tdes0 & TDES0_ERR_MASK) {
  621. dev->stats.tx_errors++;
  622. if (tdes0 & 0x0002) { /* UnderRun */
  623. db->tx_fifo_underrun++;
  624. if ( !(db->cr6_data & CR6_SFT) ) {
  625. db->cr6_data = db->cr6_data | CR6_SFT;
  626. update_cr6(db->cr6_data, db->ioaddr);
  627. }
  628. }
  629. if (tdes0 & 0x0100)
  630. db->tx_excessive_collision++;
  631. if (tdes0 & 0x0200)
  632. db->tx_late_collision++;
  633. if (tdes0 & 0x0400)
  634. db->tx_no_carrier++;
  635. if (tdes0 & 0x0800)
  636. db->tx_loss_carrier++;
  637. if (tdes0 & 0x4000)
  638. db->tx_jabber_timeout++;
  639. }
  640. }
  641. txptr = txptr->next_tx_desc;
  642. }/* End of while */
  643. /* Update TX remove pointer to next */
  644. db->tx_remove_ptr = txptr;
  645. /* Resource available check */
  646. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  647. netif_wake_queue(dev); /* Active upper layer, send again */
  648. }
  649. /*
  650. * Receive the come packet and pass to upper layer
  651. */
  652. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  653. {
  654. struct rx_desc *rxptr;
  655. struct sk_buff *skb;
  656. int rxlen;
  657. u32 rdes0;
  658. rxptr = db->rx_ready_ptr;
  659. while(db->rx_avail_cnt) {
  660. rdes0 = le32_to_cpu(rxptr->rdes0);
  661. if (rdes0 & 0x80000000) /* packet owner check */
  662. {
  663. break;
  664. }
  665. db->rx_avail_cnt--;
  666. db->interval_rx_cnt++;
  667. dma_unmap_single(&db->pdev->dev, le32_to_cpu(rxptr->rdes2),
  668. RX_ALLOC_SIZE, DMA_FROM_DEVICE);
  669. if ( (rdes0 & 0x300) != 0x300) {
  670. /* A packet without First/Last flag */
  671. /* reuse this SKB */
  672. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  673. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  674. } else {
  675. /* A packet with First/Last flag */
  676. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  677. /* error summary bit check */
  678. if (rdes0 & 0x8000) {
  679. /* This is a error packet */
  680. dev->stats.rx_errors++;
  681. if (rdes0 & 1)
  682. dev->stats.rx_fifo_errors++;
  683. if (rdes0 & 2)
  684. dev->stats.rx_crc_errors++;
  685. if (rdes0 & 0x80)
  686. dev->stats.rx_length_errors++;
  687. }
  688. if ( !(rdes0 & 0x8000) ||
  689. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  690. struct sk_buff *new_skb = NULL;
  691. skb = rxptr->rx_skb_ptr;
  692. /* Good packet, send to upper layer */
  693. /* Shorst packet used new SKB */
  694. if ((rxlen < RX_COPY_SIZE) &&
  695. (((new_skb = netdev_alloc_skb(dev, rxlen + 2)) != NULL))) {
  696. skb = new_skb;
  697. /* size less than COPY_SIZE, allocate a rxlen SKB */
  698. skb_reserve(skb, 2); /* 16byte align */
  699. skb_put_data(skb,
  700. skb_tail_pointer(rxptr->rx_skb_ptr),
  701. rxlen);
  702. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  703. } else
  704. skb_put(skb, rxlen);
  705. skb->protocol = eth_type_trans(skb, dev);
  706. netif_rx(skb);
  707. dev->stats.rx_packets++;
  708. dev->stats.rx_bytes += rxlen;
  709. } else {
  710. /* Reuse SKB buffer when the packet is error */
  711. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  712. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  713. }
  714. }
  715. rxptr = rxptr->next_rx_desc;
  716. }
  717. db->rx_ready_ptr = rxptr;
  718. }
  719. /*
  720. * Set ULI526X multicast address
  721. */
  722. static void uli526x_set_filter_mode(struct net_device * dev)
  723. {
  724. struct uli526x_board_info *db = netdev_priv(dev);
  725. unsigned long flags;
  726. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  727. spin_lock_irqsave(&db->lock, flags);
  728. if (dev->flags & IFF_PROMISC) {
  729. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  730. db->cr6_data |= CR6_PM | CR6_PBF;
  731. update_cr6(db->cr6_data, db->ioaddr);
  732. spin_unlock_irqrestore(&db->lock, flags);
  733. return;
  734. }
  735. if (dev->flags & IFF_ALLMULTI ||
  736. netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
  737. ULI526X_DBUG(0, "Pass all multicast address",
  738. netdev_mc_count(dev));
  739. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  740. db->cr6_data |= CR6_PAM;
  741. spin_unlock_irqrestore(&db->lock, flags);
  742. return;
  743. }
  744. ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
  745. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  746. spin_unlock_irqrestore(&db->lock, flags);
  747. }
  748. static void
  749. ULi_ethtool_get_link_ksettings(struct uli526x_board_info *db,
  750. struct ethtool_link_ksettings *cmd)
  751. {
  752. u32 supported, advertising;
  753. supported = (SUPPORTED_10baseT_Half |
  754. SUPPORTED_10baseT_Full |
  755. SUPPORTED_100baseT_Half |
  756. SUPPORTED_100baseT_Full |
  757. SUPPORTED_Autoneg |
  758. SUPPORTED_MII);
  759. advertising = (ADVERTISED_10baseT_Half |
  760. ADVERTISED_10baseT_Full |
  761. ADVERTISED_100baseT_Half |
  762. ADVERTISED_100baseT_Full |
  763. ADVERTISED_Autoneg |
  764. ADVERTISED_MII);
  765. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  766. supported);
  767. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  768. advertising);
  769. cmd->base.port = PORT_MII;
  770. cmd->base.phy_address = db->phy_addr;
  771. cmd->base.speed = SPEED_10;
  772. cmd->base.duplex = DUPLEX_HALF;
  773. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  774. {
  775. cmd->base.speed = SPEED_100;
  776. }
  777. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  778. {
  779. cmd->base.duplex = DUPLEX_FULL;
  780. }
  781. if(db->link_failed)
  782. {
  783. cmd->base.speed = SPEED_UNKNOWN;
  784. cmd->base.duplex = DUPLEX_UNKNOWN;
  785. }
  786. if (db->media_mode & ULI526X_AUTO)
  787. {
  788. cmd->base.autoneg = AUTONEG_ENABLE;
  789. }
  790. }
  791. static void netdev_get_drvinfo(struct net_device *dev,
  792. struct ethtool_drvinfo *info)
  793. {
  794. struct uli526x_board_info *np = netdev_priv(dev);
  795. strscpy(info->driver, DRV_NAME, sizeof(info->driver));
  796. strscpy(info->bus_info, pci_name(np->pdev), sizeof(info->bus_info));
  797. }
  798. static int netdev_get_link_ksettings(struct net_device *dev,
  799. struct ethtool_link_ksettings *cmd)
  800. {
  801. struct uli526x_board_info *np = netdev_priv(dev);
  802. ULi_ethtool_get_link_ksettings(np, cmd);
  803. return 0;
  804. }
  805. static u32 netdev_get_link(struct net_device *dev) {
  806. struct uli526x_board_info *np = netdev_priv(dev);
  807. if(np->link_failed)
  808. return 0;
  809. else
  810. return 1;
  811. }
  812. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  813. {
  814. wol->supported = WAKE_PHY | WAKE_MAGIC;
  815. wol->wolopts = 0;
  816. }
  817. static const struct ethtool_ops netdev_ethtool_ops = {
  818. .get_drvinfo = netdev_get_drvinfo,
  819. .get_link = netdev_get_link,
  820. .get_wol = uli526x_get_wol,
  821. .get_link_ksettings = netdev_get_link_ksettings,
  822. };
  823. /*
  824. * A periodic timer routine
  825. * Dynamic media sense, allocate Rx buffer...
  826. */
  827. static void uli526x_timer(struct timer_list *t)
  828. {
  829. struct uli526x_board_info *db = from_timer(db, t, timer);
  830. struct net_device *dev = pci_get_drvdata(db->pdev);
  831. struct uli_phy_ops *phy = &db->phy;
  832. void __iomem *ioaddr = db->ioaddr;
  833. unsigned long flags;
  834. u8 tmp_cr12 = 0;
  835. u32 tmp_cr8;
  836. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  837. spin_lock_irqsave(&db->lock, flags);
  838. /* Dynamic reset ULI526X : system error or transmit time-out */
  839. tmp_cr8 = ur32(DCR8);
  840. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  841. db->reset_cr8++;
  842. db->wait_reset = 1;
  843. }
  844. db->interval_rx_cnt = 0;
  845. /* TX polling kick monitor */
  846. if ( db->tx_packet_cnt &&
  847. time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
  848. uw32(DCR1, 0x1); // Tx polling again
  849. // TX Timeout
  850. if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
  851. db->reset_TXtimeout++;
  852. db->wait_reset = 1;
  853. netdev_err(dev, " Tx timeout - resetting\n");
  854. }
  855. }
  856. if (db->wait_reset) {
  857. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  858. db->reset_count++;
  859. uli526x_dynamic_reset(dev);
  860. db->timer.expires = ULI526X_TIMER_WUT;
  861. add_timer(&db->timer);
  862. spin_unlock_irqrestore(&db->lock, flags);
  863. return;
  864. }
  865. /* Link status check, Dynamic media type change */
  866. if ((phy->read(db, db->phy_addr, 5) & 0x01e0)!=0)
  867. tmp_cr12 = 3;
  868. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  869. /* Link Failed */
  870. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  871. netif_carrier_off(dev);
  872. netdev_info(dev, "NIC Link is Down\n");
  873. db->link_failed = 1;
  874. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  875. /* AUTO don't need */
  876. if ( !(db->media_mode & 0x8) )
  877. phy->write(db, db->phy_addr, 0, 0x1000);
  878. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  879. if (db->media_mode & ULI526X_AUTO) {
  880. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  881. update_cr6(db->cr6_data, db->ioaddr);
  882. }
  883. } else
  884. if ((tmp_cr12 & 0x3) && db->link_failed) {
  885. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  886. db->link_failed = 0;
  887. /* Auto Sense Speed */
  888. if ( (db->media_mode & ULI526X_AUTO) &&
  889. uli526x_sense_speed(db) )
  890. db->link_failed = 1;
  891. uli526x_process_mode(db);
  892. if(db->link_failed==0)
  893. {
  894. netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
  895. (db->op_mode == ULI526X_100MHF ||
  896. db->op_mode == ULI526X_100MFD)
  897. ? 100 : 10,
  898. (db->op_mode == ULI526X_10MFD ||
  899. db->op_mode == ULI526X_100MFD)
  900. ? "Full" : "Half");
  901. netif_carrier_on(dev);
  902. }
  903. /* SHOW_MEDIA_TYPE(db->op_mode); */
  904. }
  905. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  906. {
  907. if(db->init==1)
  908. {
  909. netdev_info(dev, "NIC Link is Down\n");
  910. netif_carrier_off(dev);
  911. }
  912. }
  913. db->init = 0;
  914. /* Timer active again */
  915. db->timer.expires = ULI526X_TIMER_WUT;
  916. add_timer(&db->timer);
  917. spin_unlock_irqrestore(&db->lock, flags);
  918. }
  919. /*
  920. * Stop ULI526X board
  921. * Free Tx/Rx allocated memory
  922. * Init system variable
  923. */
  924. static void uli526x_reset_prepare(struct net_device *dev)
  925. {
  926. struct uli526x_board_info *db = netdev_priv(dev);
  927. void __iomem *ioaddr = db->ioaddr;
  928. /* Sopt MAC controller */
  929. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  930. update_cr6(db->cr6_data, ioaddr);
  931. uw32(DCR7, 0); /* Disable Interrupt */
  932. uw32(DCR5, ur32(DCR5));
  933. /* Disable upper layer interface */
  934. netif_stop_queue(dev);
  935. /* Free Rx Allocate buffer */
  936. uli526x_free_rxbuffer(db);
  937. /* system variable init */
  938. db->tx_packet_cnt = 0;
  939. db->rx_avail_cnt = 0;
  940. db->link_failed = 1;
  941. db->init=1;
  942. db->wait_reset = 0;
  943. }
  944. /*
  945. * Dynamic reset the ULI526X board
  946. * Stop ULI526X board
  947. * Free Tx/Rx allocated memory
  948. * Reset ULI526X board
  949. * Re-initialize ULI526X board
  950. */
  951. static void uli526x_dynamic_reset(struct net_device *dev)
  952. {
  953. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  954. uli526x_reset_prepare(dev);
  955. /* Re-initialize ULI526X board */
  956. uli526x_init(dev);
  957. /* Restart upper layer interface */
  958. netif_wake_queue(dev);
  959. }
  960. /*
  961. * Suspend the interface.
  962. */
  963. static int __maybe_unused uli526x_suspend(struct device *dev_d)
  964. {
  965. struct net_device *dev = dev_get_drvdata(dev_d);
  966. ULI526X_DBUG(0, "uli526x_suspend", 0);
  967. if (!netif_running(dev))
  968. return 0;
  969. netif_device_detach(dev);
  970. uli526x_reset_prepare(dev);
  971. device_set_wakeup_enable(dev_d, 0);
  972. return 0;
  973. }
  974. /*
  975. * Resume the interface.
  976. */
  977. static int __maybe_unused uli526x_resume(struct device *dev_d)
  978. {
  979. struct net_device *dev = dev_get_drvdata(dev_d);
  980. ULI526X_DBUG(0, "uli526x_resume", 0);
  981. if (!netif_running(dev))
  982. return 0;
  983. netif_device_attach(dev);
  984. /* Re-initialize ULI526X board */
  985. uli526x_init(dev);
  986. /* Restart upper layer interface */
  987. netif_wake_queue(dev);
  988. return 0;
  989. }
  990. /*
  991. * free all allocated rx buffer
  992. */
  993. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  994. {
  995. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  996. /* free allocated rx buffer */
  997. while (db->rx_avail_cnt) {
  998. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  999. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1000. db->rx_avail_cnt--;
  1001. }
  1002. }
  1003. /*
  1004. * Reuse the SK buffer
  1005. */
  1006. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1007. {
  1008. struct rx_desc *rxptr = db->rx_insert_ptr;
  1009. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1010. rxptr->rx_skb_ptr = skb;
  1011. rxptr->rdes2 = cpu_to_le32(dma_map_single(&db->pdev->dev, skb_tail_pointer(skb),
  1012. RX_ALLOC_SIZE, DMA_FROM_DEVICE));
  1013. wmb();
  1014. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1015. db->rx_avail_cnt++;
  1016. db->rx_insert_ptr = rxptr->next_rx_desc;
  1017. } else
  1018. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1019. }
  1020. /*
  1021. * Initialize transmit/Receive descriptor
  1022. * Using Chain structure, and allocate Tx/Rx buffer
  1023. */
  1024. static void uli526x_descriptor_init(struct net_device *dev, void __iomem *ioaddr)
  1025. {
  1026. struct uli526x_board_info *db = netdev_priv(dev);
  1027. struct tx_desc *tmp_tx;
  1028. struct rx_desc *tmp_rx;
  1029. unsigned char *tmp_buf;
  1030. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1031. dma_addr_t tmp_buf_dma;
  1032. int i;
  1033. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1034. /* tx descriptor start pointer */
  1035. db->tx_insert_ptr = db->first_tx_desc;
  1036. db->tx_remove_ptr = db->first_tx_desc;
  1037. uw32(DCR4, db->first_tx_desc_dma); /* TX DESC address */
  1038. /* rx descriptor start pointer */
  1039. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1040. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1041. db->rx_insert_ptr = db->first_rx_desc;
  1042. db->rx_ready_ptr = db->first_rx_desc;
  1043. uw32(DCR3, db->first_rx_desc_dma); /* RX DESC address */
  1044. /* Init Transmit chain */
  1045. tmp_buf = db->buf_pool_start;
  1046. tmp_buf_dma = db->buf_pool_dma_start;
  1047. tmp_tx_dma = db->first_tx_desc_dma;
  1048. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1049. tmp_tx->tx_buf_ptr = tmp_buf;
  1050. tmp_tx->tdes0 = cpu_to_le32(0);
  1051. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1052. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1053. tmp_tx_dma += sizeof(struct tx_desc);
  1054. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1055. tmp_tx->next_tx_desc = tmp_tx + 1;
  1056. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1057. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1058. }
  1059. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1060. tmp_tx->next_tx_desc = db->first_tx_desc;
  1061. /* Init Receive descriptor chain */
  1062. tmp_rx_dma=db->first_rx_desc_dma;
  1063. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1064. tmp_rx->rdes0 = cpu_to_le32(0);
  1065. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1066. tmp_rx_dma += sizeof(struct rx_desc);
  1067. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1068. tmp_rx->next_rx_desc = tmp_rx + 1;
  1069. }
  1070. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1071. tmp_rx->next_rx_desc = db->first_rx_desc;
  1072. /* pre-allocate Rx buffer */
  1073. allocate_rx_buffer(dev);
  1074. }
  1075. /*
  1076. * Update CR6 value
  1077. * Firstly stop ULI526X, then written value and start
  1078. */
  1079. static void update_cr6(u32 cr6_data, void __iomem *ioaddr)
  1080. {
  1081. uw32(DCR6, cr6_data);
  1082. udelay(5);
  1083. }
  1084. /*
  1085. * Send a setup frame for M5261/M5263
  1086. * This setup frame initialize ULI526X address filter mode
  1087. */
  1088. #ifdef __BIG_ENDIAN
  1089. #define FLT_SHIFT 16
  1090. #else
  1091. #define FLT_SHIFT 0
  1092. #endif
  1093. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1094. {
  1095. struct uli526x_board_info *db = netdev_priv(dev);
  1096. void __iomem *ioaddr = db->ioaddr;
  1097. struct netdev_hw_addr *ha;
  1098. struct tx_desc *txptr;
  1099. const u16 * addrptr;
  1100. u32 * suptr;
  1101. int i;
  1102. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1103. txptr = db->tx_insert_ptr;
  1104. suptr = (u32 *) txptr->tx_buf_ptr;
  1105. /* Node address */
  1106. addrptr = (const u16 *) dev->dev_addr;
  1107. *suptr++ = addrptr[0] << FLT_SHIFT;
  1108. *suptr++ = addrptr[1] << FLT_SHIFT;
  1109. *suptr++ = addrptr[2] << FLT_SHIFT;
  1110. /* broadcast address */
  1111. *suptr++ = 0xffff << FLT_SHIFT;
  1112. *suptr++ = 0xffff << FLT_SHIFT;
  1113. *suptr++ = 0xffff << FLT_SHIFT;
  1114. /* fit the multicast address */
  1115. netdev_for_each_mc_addr(ha, dev) {
  1116. addrptr = (u16 *) ha->addr;
  1117. *suptr++ = addrptr[0] << FLT_SHIFT;
  1118. *suptr++ = addrptr[1] << FLT_SHIFT;
  1119. *suptr++ = addrptr[2] << FLT_SHIFT;
  1120. }
  1121. for (i = netdev_mc_count(dev); i < 14; i++) {
  1122. *suptr++ = 0xffff << FLT_SHIFT;
  1123. *suptr++ = 0xffff << FLT_SHIFT;
  1124. *suptr++ = 0xffff << FLT_SHIFT;
  1125. }
  1126. /* prepare the setup frame */
  1127. db->tx_insert_ptr = txptr->next_tx_desc;
  1128. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1129. /* Resource Check and Send the setup packet */
  1130. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1131. /* Resource Empty */
  1132. db->tx_packet_cnt++;
  1133. txptr->tdes0 = cpu_to_le32(0x80000000);
  1134. update_cr6(db->cr6_data | 0x2000, ioaddr);
  1135. uw32(DCR1, 0x1); /* Issue Tx polling */
  1136. update_cr6(db->cr6_data, ioaddr);
  1137. netif_trans_update(dev);
  1138. } else
  1139. netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
  1140. }
  1141. /*
  1142. * Allocate rx buffer,
  1143. * As possible as allocate maxiumn Rx buffer
  1144. */
  1145. static void allocate_rx_buffer(struct net_device *dev)
  1146. {
  1147. struct uli526x_board_info *db = netdev_priv(dev);
  1148. struct rx_desc *rxptr;
  1149. struct sk_buff *skb;
  1150. rxptr = db->rx_insert_ptr;
  1151. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1152. skb = netdev_alloc_skb(dev, RX_ALLOC_SIZE);
  1153. if (skb == NULL)
  1154. break;
  1155. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1156. rxptr->rdes2 = cpu_to_le32(dma_map_single(&db->pdev->dev, skb_tail_pointer(skb),
  1157. RX_ALLOC_SIZE, DMA_FROM_DEVICE));
  1158. wmb();
  1159. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1160. rxptr = rxptr->next_rx_desc;
  1161. db->rx_avail_cnt++;
  1162. }
  1163. db->rx_insert_ptr = rxptr;
  1164. }
  1165. /*
  1166. * Read one word data from the serial ROM
  1167. */
  1168. static u16 read_srom_word(struct uli526x_board_info *db, int offset)
  1169. {
  1170. void __iomem *ioaddr = db->ioaddr;
  1171. u16 srom_data = 0;
  1172. int i;
  1173. uw32(DCR9, CR9_SROM_READ);
  1174. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1175. /* Send the Read Command 110b */
  1176. srom_clk_write(db, SROM_DATA_1);
  1177. srom_clk_write(db, SROM_DATA_1);
  1178. srom_clk_write(db, SROM_DATA_0);
  1179. /* Send the offset */
  1180. for (i = 5; i >= 0; i--) {
  1181. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1182. srom_clk_write(db, srom_data);
  1183. }
  1184. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1185. for (i = 16; i > 0; i--) {
  1186. uw32(DCR9, CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  1187. udelay(5);
  1188. srom_data = (srom_data << 1) |
  1189. ((ur32(DCR9) & CR9_CRDOUT) ? 1 : 0);
  1190. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1191. udelay(5);
  1192. }
  1193. uw32(DCR9, CR9_SROM_READ);
  1194. return srom_data;
  1195. }
  1196. /*
  1197. * Auto sense the media mode
  1198. */
  1199. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1200. {
  1201. struct uli_phy_ops *phy = &db->phy;
  1202. u8 ErrFlag = 0;
  1203. u16 phy_mode;
  1204. phy_mode = phy->read(db, db->phy_addr, 1);
  1205. phy_mode = phy->read(db, db->phy_addr, 1);
  1206. if ( (phy_mode & 0x24) == 0x24 ) {
  1207. phy_mode = ((phy->read(db, db->phy_addr, 5) & 0x01e0)<<7);
  1208. if(phy_mode&0x8000)
  1209. phy_mode = 0x8000;
  1210. else if(phy_mode&0x4000)
  1211. phy_mode = 0x4000;
  1212. else if(phy_mode&0x2000)
  1213. phy_mode = 0x2000;
  1214. else
  1215. phy_mode = 0x1000;
  1216. switch (phy_mode) {
  1217. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1218. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1219. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1220. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1221. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1222. }
  1223. } else {
  1224. db->op_mode = ULI526X_10MHF;
  1225. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1226. ErrFlag = 1;
  1227. }
  1228. return ErrFlag;
  1229. }
  1230. /*
  1231. * Set 10/100 phyxcer capability
  1232. * AUTO mode : phyxcer register4 is NIC capability
  1233. * Force mode: phyxcer register4 is the force media
  1234. */
  1235. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1236. {
  1237. struct uli_phy_ops *phy = &db->phy;
  1238. u16 phy_reg;
  1239. /* Phyxcer capability setting */
  1240. phy_reg = phy->read(db, db->phy_addr, 4) & ~0x01e0;
  1241. if (db->media_mode & ULI526X_AUTO) {
  1242. /* AUTO Mode */
  1243. phy_reg |= db->PHY_reg4;
  1244. } else {
  1245. /* Force Mode */
  1246. switch(db->media_mode) {
  1247. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1248. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1249. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1250. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1251. }
  1252. }
  1253. /* Write new capability to Phyxcer Reg4 */
  1254. if ( !(phy_reg & 0x01e0)) {
  1255. phy_reg|=db->PHY_reg4;
  1256. db->media_mode|=ULI526X_AUTO;
  1257. }
  1258. phy->write(db, db->phy_addr, 4, phy_reg);
  1259. /* Restart Auto-Negotiation */
  1260. phy->write(db, db->phy_addr, 0, 0x1200);
  1261. udelay(50);
  1262. }
  1263. /*
  1264. * Process op-mode
  1265. AUTO mode : PHY controller in Auto-negotiation Mode
  1266. * Force mode: PHY controller in force mode with HUB
  1267. * N-way force capability with SWITCH
  1268. */
  1269. static void uli526x_process_mode(struct uli526x_board_info *db)
  1270. {
  1271. struct uli_phy_ops *phy = &db->phy;
  1272. u16 phy_reg;
  1273. /* Full Duplex Mode Check */
  1274. if (db->op_mode & 0x4)
  1275. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1276. else
  1277. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1278. update_cr6(db->cr6_data, db->ioaddr);
  1279. /* 10/100M phyxcer force mode need */
  1280. if (!(db->media_mode & 0x8)) {
  1281. /* Forece Mode */
  1282. phy_reg = phy->read(db, db->phy_addr, 6);
  1283. if (!(phy_reg & 0x1)) {
  1284. /* parter without N-Way capability */
  1285. phy_reg = 0x0;
  1286. switch(db->op_mode) {
  1287. case ULI526X_10MHF: phy_reg = 0x0; break;
  1288. case ULI526X_10MFD: phy_reg = 0x100; break;
  1289. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1290. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1291. }
  1292. phy->write(db, db->phy_addr, 0, phy_reg);
  1293. }
  1294. }
  1295. }
  1296. /* M5261/M5263 Chip */
  1297. static void phy_writeby_cr9(struct uli526x_board_info *db, u8 phy_addr,
  1298. u8 offset, u16 phy_data)
  1299. {
  1300. u16 i;
  1301. /* Send 33 synchronization clock to Phy controller */
  1302. for (i = 0; i < 35; i++)
  1303. phy_write_1bit(db, PHY_DATA_1);
  1304. /* Send start command(01) to Phy */
  1305. phy_write_1bit(db, PHY_DATA_0);
  1306. phy_write_1bit(db, PHY_DATA_1);
  1307. /* Send write command(01) to Phy */
  1308. phy_write_1bit(db, PHY_DATA_0);
  1309. phy_write_1bit(db, PHY_DATA_1);
  1310. /* Send Phy address */
  1311. for (i = 0x10; i > 0; i = i >> 1)
  1312. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1313. /* Send register address */
  1314. for (i = 0x10; i > 0; i = i >> 1)
  1315. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1316. /* written trasnition */
  1317. phy_write_1bit(db, PHY_DATA_1);
  1318. phy_write_1bit(db, PHY_DATA_0);
  1319. /* Write a word data to PHY controller */
  1320. for (i = 0x8000; i > 0; i >>= 1)
  1321. phy_write_1bit(db, phy_data & i ? PHY_DATA_1 : PHY_DATA_0);
  1322. }
  1323. static u16 phy_readby_cr9(struct uli526x_board_info *db, u8 phy_addr, u8 offset)
  1324. {
  1325. u16 phy_data;
  1326. int i;
  1327. /* Send 33 synchronization clock to Phy controller */
  1328. for (i = 0; i < 35; i++)
  1329. phy_write_1bit(db, PHY_DATA_1);
  1330. /* Send start command(01) to Phy */
  1331. phy_write_1bit(db, PHY_DATA_0);
  1332. phy_write_1bit(db, PHY_DATA_1);
  1333. /* Send read command(10) to Phy */
  1334. phy_write_1bit(db, PHY_DATA_1);
  1335. phy_write_1bit(db, PHY_DATA_0);
  1336. /* Send Phy address */
  1337. for (i = 0x10; i > 0; i = i >> 1)
  1338. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1339. /* Send register address */
  1340. for (i = 0x10; i > 0; i = i >> 1)
  1341. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1342. /* Skip transition state */
  1343. phy_read_1bit(db);
  1344. /* read 16bit data */
  1345. for (phy_data = 0, i = 0; i < 16; i++) {
  1346. phy_data <<= 1;
  1347. phy_data |= phy_read_1bit(db);
  1348. }
  1349. return phy_data;
  1350. }
  1351. static u16 phy_readby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1352. u8 offset)
  1353. {
  1354. void __iomem *ioaddr = db->ioaddr;
  1355. u32 cr10_value = phy_addr;
  1356. cr10_value = (cr10_value << 5) + offset;
  1357. cr10_value = (cr10_value << 16) + 0x08000000;
  1358. uw32(DCR10, cr10_value);
  1359. udelay(1);
  1360. while (1) {
  1361. cr10_value = ur32(DCR10);
  1362. if (cr10_value & 0x10000000)
  1363. break;
  1364. }
  1365. return cr10_value & 0x0ffff;
  1366. }
  1367. static void phy_writeby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1368. u8 offset, u16 phy_data)
  1369. {
  1370. void __iomem *ioaddr = db->ioaddr;
  1371. u32 cr10_value = phy_addr;
  1372. cr10_value = (cr10_value << 5) + offset;
  1373. cr10_value = (cr10_value << 16) + 0x04000000 + phy_data;
  1374. uw32(DCR10, cr10_value);
  1375. udelay(1);
  1376. }
  1377. /*
  1378. * Write one bit data to Phy Controller
  1379. */
  1380. static void phy_write_1bit(struct uli526x_board_info *db, u32 data)
  1381. {
  1382. void __iomem *ioaddr = db->ioaddr;
  1383. uw32(DCR9, data); /* MII Clock Low */
  1384. udelay(1);
  1385. uw32(DCR9, data | MDCLKH); /* MII Clock High */
  1386. udelay(1);
  1387. uw32(DCR9, data); /* MII Clock Low */
  1388. udelay(1);
  1389. }
  1390. /*
  1391. * Read one bit phy data from PHY controller
  1392. */
  1393. static u16 phy_read_1bit(struct uli526x_board_info *db)
  1394. {
  1395. void __iomem *ioaddr = db->ioaddr;
  1396. u16 phy_data;
  1397. uw32(DCR9, 0x50000);
  1398. udelay(1);
  1399. phy_data = (ur32(DCR9) >> 19) & 0x1;
  1400. uw32(DCR9, 0x40000);
  1401. udelay(1);
  1402. return phy_data;
  1403. }
  1404. static const struct pci_device_id uli526x_pci_tbl[] = {
  1405. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1406. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1407. { 0, }
  1408. };
  1409. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1410. static SIMPLE_DEV_PM_OPS(uli526x_pm_ops, uli526x_suspend, uli526x_resume);
  1411. static struct pci_driver uli526x_driver = {
  1412. .name = "uli526x",
  1413. .id_table = uli526x_pci_tbl,
  1414. .probe = uli526x_init_one,
  1415. .remove = uli526x_remove_one,
  1416. .driver.pm = &uli526x_pm_ops,
  1417. };
  1418. MODULE_AUTHOR("Peer Chen, [email protected]");
  1419. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1420. MODULE_LICENSE("GPL");
  1421. module_param(debug, int, 0644);
  1422. module_param(mode, int, 0);
  1423. module_param(cr6set, int, 0);
  1424. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1425. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1426. /* Description:
  1427. * when user used insmod to add module, system invoked init_module()
  1428. * to register the services.
  1429. */
  1430. static int __init uli526x_init_module(void)
  1431. {
  1432. ULI526X_DBUG(0, "init_module() ", debug);
  1433. if (debug)
  1434. uli526x_debug = debug; /* set debug flag */
  1435. if (cr6set)
  1436. uli526x_cr6_user_set = cr6set;
  1437. switch (mode) {
  1438. case ULI526X_10MHF:
  1439. case ULI526X_100MHF:
  1440. case ULI526X_10MFD:
  1441. case ULI526X_100MFD:
  1442. uli526x_media_mode = mode;
  1443. break;
  1444. default:
  1445. uli526x_media_mode = ULI526X_AUTO;
  1446. break;
  1447. }
  1448. return pci_register_driver(&uli526x_driver);
  1449. }
  1450. /*
  1451. * Description:
  1452. * when user used rmmod to delete module, system invoked clean_module()
  1453. * to un-register all registered services.
  1454. */
  1455. static void __exit uli526x_cleanup_module(void)
  1456. {
  1457. ULI526X_DBUG(0, "uli526x_cleanup_module() ", debug);
  1458. pci_unregister_driver(&uli526x_driver);
  1459. }
  1460. module_init(uli526x_init_module);
  1461. module_exit(uli526x_cleanup_module);