dm9051.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022 Davicom Semiconductor,Inc.
  4. * Davicom DM9051 SPI Fast Ethernet Linux driver
  5. */
  6. #include <linux/etherdevice.h>
  7. #include <linux/ethtool.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/iopoll.h>
  10. #include <linux/irq.h>
  11. #include <linux/mii.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/phy.h>
  15. #include <linux/regmap.h>
  16. #include <linux/skbuff.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/types.h>
  20. #include "dm9051.h"
  21. #define DRVNAME_9051 "dm9051"
  22. /**
  23. * struct rx_ctl_mach - rx activities record
  24. * @status_err_counter: rx status error counter
  25. * @large_err_counter: rx get large packet length error counter
  26. * @rx_err_counter: receive packet error counter
  27. * @tx_err_counter: transmit packet error counter
  28. * @fifo_rst_counter: reset operation counter
  29. *
  30. * To keep track for the driver operation statistics
  31. */
  32. struct rx_ctl_mach {
  33. u16 status_err_counter;
  34. u16 large_err_counter;
  35. u16 rx_err_counter;
  36. u16 tx_err_counter;
  37. u16 fifo_rst_counter;
  38. };
  39. /**
  40. * struct dm9051_rxctrl - dm9051 driver rx control
  41. * @hash_table: Multicast hash-table data
  42. * @rcr_all: KS_RXCR1 register setting
  43. *
  44. * The settings needs to control the receive filtering
  45. * such as the multicast hash-filter and the receive register settings
  46. */
  47. struct dm9051_rxctrl {
  48. u16 hash_table[4];
  49. u8 rcr_all;
  50. };
  51. /**
  52. * struct dm9051_rxhdr - rx packet data header
  53. * @headbyte: lead byte equal to 0x01 notifies a valid packet
  54. * @status: status bits for the received packet
  55. * @rxlen: packet length
  56. *
  57. * The Rx packed, entered into the FIFO memory, start with these
  58. * four bytes which is the Rx header, followed by the ethernet
  59. * packet data and ends with an appended 4-byte CRC data.
  60. * Both Rx packet and CRC data are for check purpose and finally
  61. * are dropped by this driver
  62. */
  63. struct dm9051_rxhdr {
  64. u8 headbyte;
  65. u8 status;
  66. __le16 rxlen;
  67. };
  68. /**
  69. * struct board_info - maintain the saved data
  70. * @spidev: spi device structure
  71. * @ndev: net device structure
  72. * @mdiobus: mii bus structure
  73. * @phydev: phy device structure
  74. * @txq: tx queue structure
  75. * @regmap_dm: regmap for register read/write
  76. * @regmap_dmbulk: extra regmap for bulk read/write
  77. * @rxctrl_work: Work queue for updating RX mode and multicast lists
  78. * @tx_work: Work queue for tx packets
  79. * @pause: ethtool pause parameter structure
  80. * @spi_lockm: between threads lock structure
  81. * @reg_mutex: regmap access lock structure
  82. * @bc: rx control statistics structure
  83. * @rxhdr: rx header structure
  84. * @rctl: rx control setting structure
  85. * @msg_enable: message level value
  86. * @imr_all: to store operating imr value for register DM9051_IMR
  87. * @lcr_all: to store operating rcr value for register DM9051_LMCR
  88. *
  89. * The saved data variables, keep up to date for retrieval back to use
  90. */
  91. struct board_info {
  92. u32 msg_enable;
  93. struct spi_device *spidev;
  94. struct net_device *ndev;
  95. struct mii_bus *mdiobus;
  96. struct phy_device *phydev;
  97. struct sk_buff_head txq;
  98. struct regmap *regmap_dm;
  99. struct regmap *regmap_dmbulk;
  100. struct work_struct rxctrl_work;
  101. struct work_struct tx_work;
  102. struct ethtool_pauseparam pause;
  103. struct mutex spi_lockm;
  104. struct mutex reg_mutex;
  105. struct rx_ctl_mach bc;
  106. struct dm9051_rxhdr rxhdr;
  107. struct dm9051_rxctrl rctl;
  108. u8 imr_all;
  109. u8 lcr_all;
  110. };
  111. static int dm9051_set_reg(struct board_info *db, unsigned int reg, unsigned int val)
  112. {
  113. int ret;
  114. ret = regmap_write(db->regmap_dm, reg, val);
  115. if (ret < 0)
  116. netif_err(db, drv, db->ndev, "%s: error %d set reg %02x\n",
  117. __func__, ret, reg);
  118. return ret;
  119. }
  120. static int dm9051_update_bits(struct board_info *db, unsigned int reg, unsigned int mask,
  121. unsigned int val)
  122. {
  123. int ret;
  124. ret = regmap_update_bits(db->regmap_dm, reg, mask, val);
  125. if (ret < 0)
  126. netif_err(db, drv, db->ndev, "%s: error %d update bits reg %02x\n",
  127. __func__, ret, reg);
  128. return ret;
  129. }
  130. /* skb buffer exhausted, just discard the received data
  131. */
  132. static int dm9051_dumpblk(struct board_info *db, u8 reg, size_t count)
  133. {
  134. struct net_device *ndev = db->ndev;
  135. unsigned int rb;
  136. int ret;
  137. /* no skb buffer,
  138. * both reg and &rb must be noinc,
  139. * read once one byte via regmap_read
  140. */
  141. do {
  142. ret = regmap_read(db->regmap_dm, reg, &rb);
  143. if (ret < 0) {
  144. netif_err(db, drv, ndev, "%s: error %d dumping read reg %02x\n",
  145. __func__, ret, reg);
  146. break;
  147. }
  148. } while (--count);
  149. return ret;
  150. }
  151. static int dm9051_set_regs(struct board_info *db, unsigned int reg, const void *val,
  152. size_t val_count)
  153. {
  154. int ret;
  155. ret = regmap_bulk_write(db->regmap_dmbulk, reg, val, val_count);
  156. if (ret < 0)
  157. netif_err(db, drv, db->ndev, "%s: error %d bulk writing regs %02x\n",
  158. __func__, ret, reg);
  159. return ret;
  160. }
  161. static int dm9051_get_regs(struct board_info *db, unsigned int reg, void *val,
  162. size_t val_count)
  163. {
  164. int ret;
  165. ret = regmap_bulk_read(db->regmap_dmbulk, reg, val, val_count);
  166. if (ret < 0)
  167. netif_err(db, drv, db->ndev, "%s: error %d bulk reading regs %02x\n",
  168. __func__, ret, reg);
  169. return ret;
  170. }
  171. static int dm9051_write_mem(struct board_info *db, unsigned int reg, const void *buff,
  172. size_t len)
  173. {
  174. int ret;
  175. ret = regmap_noinc_write(db->regmap_dm, reg, buff, len);
  176. if (ret < 0)
  177. netif_err(db, drv, db->ndev, "%s: error %d noinc writing regs %02x\n",
  178. __func__, ret, reg);
  179. return ret;
  180. }
  181. static int dm9051_read_mem(struct board_info *db, unsigned int reg, void *buff,
  182. size_t len)
  183. {
  184. int ret;
  185. ret = regmap_noinc_read(db->regmap_dm, reg, buff, len);
  186. if (ret < 0)
  187. netif_err(db, drv, db->ndev, "%s: error %d noinc reading regs %02x\n",
  188. __func__, ret, reg);
  189. return ret;
  190. }
  191. /* waiting tx-end rather than tx-req
  192. * got faster
  193. */
  194. static int dm9051_nsr_poll(struct board_info *db)
  195. {
  196. unsigned int mval;
  197. int ret;
  198. ret = regmap_read_poll_timeout(db->regmap_dm, DM9051_NSR, mval,
  199. mval & (NSR_TX2END | NSR_TX1END), 1, 20);
  200. if (ret == -ETIMEDOUT)
  201. netdev_err(db->ndev, "timeout in checking for tx end\n");
  202. return ret;
  203. }
  204. static int dm9051_epcr_poll(struct board_info *db)
  205. {
  206. unsigned int mval;
  207. int ret;
  208. ret = regmap_read_poll_timeout(db->regmap_dm, DM9051_EPCR, mval,
  209. !(mval & EPCR_ERRE), 100, 10000);
  210. if (ret == -ETIMEDOUT)
  211. netdev_err(db->ndev, "eeprom/phy in processing get timeout\n");
  212. return ret;
  213. }
  214. static int dm9051_irq_flag(struct board_info *db)
  215. {
  216. struct spi_device *spi = db->spidev;
  217. int irq_type = irq_get_trigger_type(spi->irq);
  218. if (irq_type)
  219. return irq_type;
  220. return IRQF_TRIGGER_LOW;
  221. }
  222. static unsigned int dm9051_intcr_value(struct board_info *db)
  223. {
  224. return (dm9051_irq_flag(db) == IRQF_TRIGGER_LOW) ?
  225. INTCR_POL_LOW : INTCR_POL_HIGH;
  226. }
  227. static int dm9051_set_fcr(struct board_info *db)
  228. {
  229. u8 fcr = 0;
  230. if (db->pause.rx_pause)
  231. fcr |= FCR_BKPM | FCR_FLCE;
  232. if (db->pause.tx_pause)
  233. fcr |= FCR_TXPEN;
  234. return dm9051_set_reg(db, DM9051_FCR, fcr);
  235. }
  236. static int dm9051_set_recv(struct board_info *db)
  237. {
  238. int ret;
  239. ret = dm9051_set_regs(db, DM9051_MAR, db->rctl.hash_table, sizeof(db->rctl.hash_table));
  240. if (ret)
  241. return ret;
  242. return dm9051_set_reg(db, DM9051_RCR, db->rctl.rcr_all); /* enable rx */
  243. }
  244. static int dm9051_core_reset(struct board_info *db)
  245. {
  246. int ret;
  247. db->bc.fifo_rst_counter++;
  248. ret = regmap_write(db->regmap_dm, DM9051_NCR, NCR_RST); /* NCR reset */
  249. if (ret)
  250. return ret;
  251. ret = regmap_write(db->regmap_dm, DM9051_MBNDRY, MBNDRY_BYTE); /* MemBound */
  252. if (ret)
  253. return ret;
  254. ret = regmap_write(db->regmap_dm, DM9051_PPCR, PPCR_PAUSE_COUNT); /* Pause Count */
  255. if (ret)
  256. return ret;
  257. ret = regmap_write(db->regmap_dm, DM9051_LMCR, db->lcr_all); /* LEDMode1 */
  258. if (ret)
  259. return ret;
  260. return dm9051_set_reg(db, DM9051_INTCR, dm9051_intcr_value(db));
  261. }
  262. static int dm9051_update_fcr(struct board_info *db)
  263. {
  264. u8 fcr = 0;
  265. if (db->pause.rx_pause)
  266. fcr |= FCR_BKPM | FCR_FLCE;
  267. if (db->pause.tx_pause)
  268. fcr |= FCR_TXPEN;
  269. return dm9051_update_bits(db, DM9051_FCR, FCR_RXTX_BITS, fcr);
  270. }
  271. static int dm9051_disable_interrupt(struct board_info *db)
  272. {
  273. return dm9051_set_reg(db, DM9051_IMR, IMR_PAR); /* disable int */
  274. }
  275. static int dm9051_enable_interrupt(struct board_info *db)
  276. {
  277. return dm9051_set_reg(db, DM9051_IMR, db->imr_all); /* enable int */
  278. }
  279. static int dm9051_stop_mrcmd(struct board_info *db)
  280. {
  281. return dm9051_set_reg(db, DM9051_ISR, ISR_STOP_MRCMD); /* to stop mrcmd */
  282. }
  283. static int dm9051_clear_interrupt(struct board_info *db)
  284. {
  285. return dm9051_update_bits(db, DM9051_ISR, ISR_CLR_INT, ISR_CLR_INT);
  286. }
  287. static int dm9051_eeprom_read(struct board_info *db, int offset, u8 *to)
  288. {
  289. int ret;
  290. ret = regmap_write(db->regmap_dm, DM9051_EPAR, offset);
  291. if (ret)
  292. return ret;
  293. ret = regmap_write(db->regmap_dm, DM9051_EPCR, EPCR_ERPRR);
  294. if (ret)
  295. return ret;
  296. ret = dm9051_epcr_poll(db);
  297. if (ret)
  298. return ret;
  299. ret = regmap_write(db->regmap_dm, DM9051_EPCR, 0);
  300. if (ret)
  301. return ret;
  302. return regmap_bulk_read(db->regmap_dmbulk, DM9051_EPDRL, to, 2);
  303. }
  304. static int dm9051_eeprom_write(struct board_info *db, int offset, u8 *data)
  305. {
  306. int ret;
  307. ret = regmap_write(db->regmap_dm, DM9051_EPAR, offset);
  308. if (ret)
  309. return ret;
  310. ret = regmap_bulk_write(db->regmap_dmbulk, DM9051_EPDRL, data, 2);
  311. if (ret < 0)
  312. return ret;
  313. ret = regmap_write(db->regmap_dm, DM9051_EPCR, EPCR_WEP | EPCR_ERPRW);
  314. if (ret)
  315. return ret;
  316. ret = dm9051_epcr_poll(db);
  317. if (ret)
  318. return ret;
  319. return regmap_write(db->regmap_dm, DM9051_EPCR, 0);
  320. }
  321. static int dm9051_phyread(void *context, unsigned int reg, unsigned int *val)
  322. {
  323. struct board_info *db = context;
  324. int ret;
  325. ret = regmap_write(db->regmap_dm, DM9051_EPAR, DM9051_PHY | reg);
  326. if (ret)
  327. return ret;
  328. ret = regmap_write(db->regmap_dm, DM9051_EPCR, EPCR_ERPRR | EPCR_EPOS);
  329. if (ret)
  330. return ret;
  331. ret = dm9051_epcr_poll(db);
  332. if (ret)
  333. return ret;
  334. ret = regmap_write(db->regmap_dm, DM9051_EPCR, 0);
  335. if (ret)
  336. return ret;
  337. /* this is a 4 bytes data, clear to zero since following regmap_bulk_read
  338. * only fill lower 2 bytes
  339. */
  340. *val = 0;
  341. return regmap_bulk_read(db->regmap_dmbulk, DM9051_EPDRL, val, 2);
  342. }
  343. static int dm9051_phywrite(void *context, unsigned int reg, unsigned int val)
  344. {
  345. struct board_info *db = context;
  346. int ret;
  347. ret = regmap_write(db->regmap_dm, DM9051_EPAR, DM9051_PHY | reg);
  348. if (ret)
  349. return ret;
  350. ret = regmap_bulk_write(db->regmap_dmbulk, DM9051_EPDRL, &val, 2);
  351. if (ret < 0)
  352. return ret;
  353. ret = regmap_write(db->regmap_dm, DM9051_EPCR, EPCR_EPOS | EPCR_ERPRW);
  354. if (ret)
  355. return ret;
  356. ret = dm9051_epcr_poll(db);
  357. if (ret)
  358. return ret;
  359. return regmap_write(db->regmap_dm, DM9051_EPCR, 0);
  360. }
  361. static int dm9051_mdio_read(struct mii_bus *bus, int addr, int regnum)
  362. {
  363. struct board_info *db = bus->priv;
  364. unsigned int val = 0xffff;
  365. int ret;
  366. if (addr == DM9051_PHY_ADDR) {
  367. ret = dm9051_phyread(db, regnum, &val);
  368. if (ret)
  369. return ret;
  370. }
  371. return val;
  372. }
  373. static int dm9051_mdio_write(struct mii_bus *bus, int addr, int regnum, u16 val)
  374. {
  375. struct board_info *db = bus->priv;
  376. if (addr == DM9051_PHY_ADDR)
  377. return dm9051_phywrite(db, regnum, val);
  378. return -ENODEV;
  379. }
  380. static void dm9051_reg_lock_mutex(void *dbcontext)
  381. {
  382. struct board_info *db = dbcontext;
  383. mutex_lock(&db->reg_mutex);
  384. }
  385. static void dm9051_reg_unlock_mutex(void *dbcontext)
  386. {
  387. struct board_info *db = dbcontext;
  388. mutex_unlock(&db->reg_mutex);
  389. }
  390. static struct regmap_config regconfigdm = {
  391. .reg_bits = 8,
  392. .val_bits = 8,
  393. .max_register = 0xff,
  394. .reg_stride = 1,
  395. .cache_type = REGCACHE_NONE,
  396. .read_flag_mask = 0,
  397. .write_flag_mask = DM_SPI_WR,
  398. .val_format_endian = REGMAP_ENDIAN_LITTLE,
  399. .lock = dm9051_reg_lock_mutex,
  400. .unlock = dm9051_reg_unlock_mutex,
  401. };
  402. static struct regmap_config regconfigdmbulk = {
  403. .reg_bits = 8,
  404. .val_bits = 8,
  405. .max_register = 0xff,
  406. .reg_stride = 1,
  407. .cache_type = REGCACHE_NONE,
  408. .read_flag_mask = 0,
  409. .write_flag_mask = DM_SPI_WR,
  410. .val_format_endian = REGMAP_ENDIAN_LITTLE,
  411. .lock = dm9051_reg_lock_mutex,
  412. .unlock = dm9051_reg_unlock_mutex,
  413. .use_single_read = true,
  414. .use_single_write = true,
  415. };
  416. static int dm9051_map_init(struct spi_device *spi, struct board_info *db)
  417. {
  418. /* create two regmap instances,
  419. * split read/write and bulk_read/bulk_write to individual regmap
  420. * to resolve regmap execution confliction problem
  421. */
  422. regconfigdm.lock_arg = db;
  423. db->regmap_dm = devm_regmap_init_spi(db->spidev, &regconfigdm);
  424. if (IS_ERR(db->regmap_dm))
  425. return PTR_ERR(db->regmap_dm);
  426. regconfigdmbulk.lock_arg = db;
  427. db->regmap_dmbulk = devm_regmap_init_spi(db->spidev, &regconfigdmbulk);
  428. if (IS_ERR(db->regmap_dmbulk))
  429. return PTR_ERR(db->regmap_dmbulk);
  430. return 0;
  431. }
  432. static int dm9051_map_chipid(struct board_info *db)
  433. {
  434. struct device *dev = &db->spidev->dev;
  435. unsigned short wid;
  436. u8 buff[6];
  437. int ret;
  438. ret = dm9051_get_regs(db, DM9051_VIDL, buff, sizeof(buff));
  439. if (ret < 0)
  440. return ret;
  441. wid = get_unaligned_le16(buff + 2);
  442. if (wid != DM9051_ID) {
  443. dev_err(dev, "chipid error as %04x !\n", wid);
  444. return -ENODEV;
  445. }
  446. dev_info(dev, "chip %04x found\n", wid);
  447. return 0;
  448. }
  449. /* Read DM9051_PAR registers which is the mac address loaded from EEPROM while power-on
  450. */
  451. static int dm9051_map_etherdev_par(struct net_device *ndev, struct board_info *db)
  452. {
  453. u8 addr[ETH_ALEN];
  454. int ret;
  455. ret = dm9051_get_regs(db, DM9051_PAR, addr, sizeof(addr));
  456. if (ret < 0)
  457. return ret;
  458. if (!is_valid_ether_addr(addr)) {
  459. eth_hw_addr_random(ndev);
  460. ret = dm9051_set_regs(db, DM9051_PAR, ndev->dev_addr, sizeof(ndev->dev_addr));
  461. if (ret < 0)
  462. return ret;
  463. dev_dbg(&db->spidev->dev, "Use random MAC address\n");
  464. return 0;
  465. }
  466. eth_hw_addr_set(ndev, addr);
  467. return 0;
  468. }
  469. /* ethtool-ops
  470. */
  471. static void dm9051_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  472. {
  473. strscpy(info->driver, DRVNAME_9051, sizeof(info->driver));
  474. }
  475. static void dm9051_set_msglevel(struct net_device *ndev, u32 value)
  476. {
  477. struct board_info *db = to_dm9051_board(ndev);
  478. db->msg_enable = value;
  479. }
  480. static u32 dm9051_get_msglevel(struct net_device *ndev)
  481. {
  482. struct board_info *db = to_dm9051_board(ndev);
  483. return db->msg_enable;
  484. }
  485. static int dm9051_get_eeprom_len(struct net_device *dev)
  486. {
  487. return 128;
  488. }
  489. static int dm9051_get_eeprom(struct net_device *ndev,
  490. struct ethtool_eeprom *ee, u8 *data)
  491. {
  492. struct board_info *db = to_dm9051_board(ndev);
  493. int offset = ee->offset;
  494. int len = ee->len;
  495. int i, ret;
  496. if ((len | offset) & 1)
  497. return -EINVAL;
  498. ee->magic = DM_EEPROM_MAGIC;
  499. for (i = 0; i < len; i += 2) {
  500. ret = dm9051_eeprom_read(db, (offset + i) / 2, data + i);
  501. if (ret)
  502. break;
  503. }
  504. return ret;
  505. }
  506. static int dm9051_set_eeprom(struct net_device *ndev,
  507. struct ethtool_eeprom *ee, u8 *data)
  508. {
  509. struct board_info *db = to_dm9051_board(ndev);
  510. int offset = ee->offset;
  511. int len = ee->len;
  512. int i, ret;
  513. if ((len | offset) & 1)
  514. return -EINVAL;
  515. if (ee->magic != DM_EEPROM_MAGIC)
  516. return -EINVAL;
  517. for (i = 0; i < len; i += 2) {
  518. ret = dm9051_eeprom_write(db, (offset + i) / 2, data + i);
  519. if (ret)
  520. break;
  521. }
  522. return ret;
  523. }
  524. static void dm9051_get_pauseparam(struct net_device *ndev,
  525. struct ethtool_pauseparam *pause)
  526. {
  527. struct board_info *db = to_dm9051_board(ndev);
  528. *pause = db->pause;
  529. }
  530. static int dm9051_set_pauseparam(struct net_device *ndev,
  531. struct ethtool_pauseparam *pause)
  532. {
  533. struct board_info *db = to_dm9051_board(ndev);
  534. db->pause = *pause;
  535. if (pause->autoneg == AUTONEG_DISABLE)
  536. return dm9051_update_fcr(db);
  537. phy_set_sym_pause(db->phydev, pause->rx_pause, pause->tx_pause,
  538. pause->autoneg);
  539. phy_start_aneg(db->phydev);
  540. return 0;
  541. }
  542. static const struct ethtool_ops dm9051_ethtool_ops = {
  543. .get_drvinfo = dm9051_get_drvinfo,
  544. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  545. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  546. .get_msglevel = dm9051_get_msglevel,
  547. .set_msglevel = dm9051_set_msglevel,
  548. .nway_reset = phy_ethtool_nway_reset,
  549. .get_link = ethtool_op_get_link,
  550. .get_eeprom_len = dm9051_get_eeprom_len,
  551. .get_eeprom = dm9051_get_eeprom,
  552. .set_eeprom = dm9051_set_eeprom,
  553. .get_pauseparam = dm9051_get_pauseparam,
  554. .set_pauseparam = dm9051_set_pauseparam,
  555. };
  556. static int dm9051_all_start(struct board_info *db)
  557. {
  558. int ret;
  559. /* GPR power on of the internal phy
  560. */
  561. ret = dm9051_set_reg(db, DM9051_GPR, 0);
  562. if (ret)
  563. return ret;
  564. /* dm9051 chip registers could not be accessed within 1 ms
  565. * after GPR power on, delay 1 ms is essential
  566. */
  567. msleep(1);
  568. ret = dm9051_core_reset(db);
  569. if (ret)
  570. return ret;
  571. return dm9051_enable_interrupt(db);
  572. }
  573. static int dm9051_all_stop(struct board_info *db)
  574. {
  575. int ret;
  576. /* GPR power off of the internal phy,
  577. * The internal phy still could be accessed after this GPR power off control
  578. */
  579. ret = dm9051_set_reg(db, DM9051_GPR, GPR_PHY_OFF);
  580. if (ret)
  581. return ret;
  582. return dm9051_set_reg(db, DM9051_RCR, RCR_RX_DISABLE);
  583. }
  584. /* fifo reset while rx error found
  585. */
  586. static int dm9051_all_restart(struct board_info *db)
  587. {
  588. struct net_device *ndev = db->ndev;
  589. int ret;
  590. ret = dm9051_core_reset(db);
  591. if (ret)
  592. return ret;
  593. ret = dm9051_enable_interrupt(db);
  594. if (ret)
  595. return ret;
  596. netdev_dbg(ndev, " rxstatus_Er & rxlen_Er %d, RST_c %d\n",
  597. db->bc.status_err_counter + db->bc.large_err_counter,
  598. db->bc.fifo_rst_counter);
  599. ret = dm9051_set_recv(db);
  600. if (ret)
  601. return ret;
  602. return dm9051_set_fcr(db);
  603. }
  604. /* read packets from the fifo memory
  605. * return value,
  606. * > 0 - read packet number, caller can repeat the rx operation
  607. * 0 - no error, caller need stop further rx operation
  608. * -EBUSY - read data error, caller escape from rx operation
  609. */
  610. static int dm9051_loop_rx(struct board_info *db)
  611. {
  612. struct net_device *ndev = db->ndev;
  613. unsigned int rxbyte;
  614. int ret, rxlen;
  615. struct sk_buff *skb;
  616. u8 *rdptr;
  617. int scanrr = 0;
  618. do {
  619. ret = dm9051_read_mem(db, DM_SPI_MRCMDX, &rxbyte, 2);
  620. if (ret)
  621. return ret;
  622. if ((rxbyte & GENMASK(7, 0)) != DM9051_PKT_RDY)
  623. break; /* exhaust-empty */
  624. ret = dm9051_read_mem(db, DM_SPI_MRCMD, &db->rxhdr, DM_RXHDR_SIZE);
  625. if (ret)
  626. return ret;
  627. ret = dm9051_stop_mrcmd(db);
  628. if (ret)
  629. return ret;
  630. rxlen = le16_to_cpu(db->rxhdr.rxlen);
  631. if (db->rxhdr.status & RSR_ERR_BITS || rxlen > DM9051_PKT_MAX) {
  632. netdev_dbg(ndev, "rxhdr-byte (%02x)\n",
  633. db->rxhdr.headbyte);
  634. if (db->rxhdr.status & RSR_ERR_BITS) {
  635. db->bc.status_err_counter++;
  636. netdev_dbg(ndev, "check rxstatus-error (%02x)\n",
  637. db->rxhdr.status);
  638. } else {
  639. db->bc.large_err_counter++;
  640. netdev_dbg(ndev, "check rxlen large-error (%d > %d)\n",
  641. rxlen, DM9051_PKT_MAX);
  642. }
  643. return dm9051_all_restart(db);
  644. }
  645. skb = dev_alloc_skb(rxlen);
  646. if (!skb) {
  647. ret = dm9051_dumpblk(db, DM_SPI_MRCMD, rxlen);
  648. if (ret)
  649. return ret;
  650. return scanrr;
  651. }
  652. rdptr = skb_put(skb, rxlen - 4);
  653. ret = dm9051_read_mem(db, DM_SPI_MRCMD, rdptr, rxlen);
  654. if (ret) {
  655. db->bc.rx_err_counter++;
  656. dev_kfree_skb(skb);
  657. return ret;
  658. }
  659. ret = dm9051_stop_mrcmd(db);
  660. if (ret) {
  661. dev_kfree_skb(skb);
  662. return ret;
  663. }
  664. skb->protocol = eth_type_trans(skb, db->ndev);
  665. if (db->ndev->features & NETIF_F_RXCSUM)
  666. skb_checksum_none_assert(skb);
  667. netif_rx(skb);
  668. db->ndev->stats.rx_bytes += rxlen;
  669. db->ndev->stats.rx_packets++;
  670. scanrr++;
  671. } while (!ret);
  672. return scanrr;
  673. }
  674. /* transmit a packet,
  675. * return value,
  676. * 0 - succeed
  677. * -ETIMEDOUT - timeout error
  678. */
  679. static int dm9051_single_tx(struct board_info *db, u8 *buff, unsigned int len)
  680. {
  681. int ret;
  682. ret = dm9051_nsr_poll(db);
  683. if (ret)
  684. return ret;
  685. ret = dm9051_write_mem(db, DM_SPI_MWCMD, buff, len);
  686. if (ret)
  687. return ret;
  688. ret = dm9051_set_regs(db, DM9051_TXPLL, &len, 2);
  689. if (ret < 0)
  690. return ret;
  691. return dm9051_set_reg(db, DM9051_TCR, TCR_TXREQ);
  692. }
  693. static int dm9051_loop_tx(struct board_info *db)
  694. {
  695. struct net_device *ndev = db->ndev;
  696. int ntx = 0;
  697. int ret;
  698. while (!skb_queue_empty(&db->txq)) {
  699. struct sk_buff *skb;
  700. unsigned int len;
  701. skb = skb_dequeue(&db->txq);
  702. if (skb) {
  703. ntx++;
  704. ret = dm9051_single_tx(db, skb->data, skb->len);
  705. len = skb->len;
  706. dev_kfree_skb(skb);
  707. if (ret < 0) {
  708. db->bc.tx_err_counter++;
  709. return 0;
  710. }
  711. ndev->stats.tx_bytes += len;
  712. ndev->stats.tx_packets++;
  713. }
  714. if (netif_queue_stopped(ndev) &&
  715. (skb_queue_len(&db->txq) < DM9051_TX_QUE_LO_WATER))
  716. netif_wake_queue(ndev);
  717. }
  718. return ntx;
  719. }
  720. static irqreturn_t dm9051_rx_threaded_irq(int irq, void *pw)
  721. {
  722. struct board_info *db = pw;
  723. int result, result_tx;
  724. mutex_lock(&db->spi_lockm);
  725. result = dm9051_disable_interrupt(db);
  726. if (result)
  727. goto out_unlock;
  728. result = dm9051_clear_interrupt(db);
  729. if (result)
  730. goto out_unlock;
  731. do {
  732. result = dm9051_loop_rx(db); /* threaded irq rx */
  733. if (result < 0)
  734. goto out_unlock;
  735. result_tx = dm9051_loop_tx(db); /* more tx better performance */
  736. if (result_tx < 0)
  737. goto out_unlock;
  738. } while (result > 0);
  739. dm9051_enable_interrupt(db);
  740. /* To exit and has mutex unlock while rx or tx error
  741. */
  742. out_unlock:
  743. mutex_unlock(&db->spi_lockm);
  744. return IRQ_HANDLED;
  745. }
  746. static void dm9051_tx_delay(struct work_struct *work)
  747. {
  748. struct board_info *db = container_of(work, struct board_info, tx_work);
  749. int result;
  750. mutex_lock(&db->spi_lockm);
  751. result = dm9051_loop_tx(db);
  752. if (result < 0)
  753. netdev_err(db->ndev, "transmit packet error\n");
  754. mutex_unlock(&db->spi_lockm);
  755. }
  756. static void dm9051_rxctl_delay(struct work_struct *work)
  757. {
  758. struct board_info *db = container_of(work, struct board_info, rxctrl_work);
  759. struct net_device *ndev = db->ndev;
  760. int result;
  761. mutex_lock(&db->spi_lockm);
  762. result = dm9051_set_regs(db, DM9051_PAR, ndev->dev_addr, sizeof(ndev->dev_addr));
  763. if (result < 0)
  764. goto out_unlock;
  765. dm9051_set_recv(db);
  766. /* To has mutex unlock and return from this function if regmap function fail
  767. */
  768. out_unlock:
  769. mutex_unlock(&db->spi_lockm);
  770. }
  771. /* Open network device
  772. * Called when the network device is marked active, such as a user executing
  773. * 'ifconfig up' on the device
  774. */
  775. static int dm9051_open(struct net_device *ndev)
  776. {
  777. struct board_info *db = to_dm9051_board(ndev);
  778. struct spi_device *spi = db->spidev;
  779. int ret;
  780. db->imr_all = IMR_PAR | IMR_PRM;
  781. db->lcr_all = LMCR_MODE1;
  782. db->rctl.rcr_all = RCR_DIS_LONG | RCR_DIS_CRC | RCR_RXEN;
  783. memset(db->rctl.hash_table, 0, sizeof(db->rctl.hash_table));
  784. ndev->irq = spi->irq; /* by dts */
  785. ret = request_threaded_irq(spi->irq, NULL, dm9051_rx_threaded_irq,
  786. dm9051_irq_flag(db) | IRQF_ONESHOT,
  787. ndev->name, db);
  788. if (ret < 0) {
  789. netdev_err(ndev, "failed to get irq\n");
  790. return ret;
  791. }
  792. phy_support_sym_pause(db->phydev);
  793. phy_start(db->phydev);
  794. /* flow control parameters init */
  795. db->pause.rx_pause = true;
  796. db->pause.tx_pause = true;
  797. db->pause.autoneg = AUTONEG_DISABLE;
  798. if (db->phydev->autoneg)
  799. db->pause.autoneg = AUTONEG_ENABLE;
  800. ret = dm9051_all_start(db);
  801. if (ret) {
  802. phy_stop(db->phydev);
  803. free_irq(spi->irq, db);
  804. return ret;
  805. }
  806. netif_wake_queue(ndev);
  807. return 0;
  808. }
  809. /* Close network device
  810. * Called to close down a network device which has been active. Cancel any
  811. * work, shutdown the RX and TX process and then place the chip into a low
  812. * power state while it is not being used
  813. */
  814. static int dm9051_stop(struct net_device *ndev)
  815. {
  816. struct board_info *db = to_dm9051_board(ndev);
  817. int ret;
  818. ret = dm9051_all_stop(db);
  819. if (ret)
  820. return ret;
  821. flush_work(&db->tx_work);
  822. flush_work(&db->rxctrl_work);
  823. phy_stop(db->phydev);
  824. free_irq(db->spidev->irq, db);
  825. netif_stop_queue(ndev);
  826. skb_queue_purge(&db->txq);
  827. return 0;
  828. }
  829. /* event: play a schedule starter in condition
  830. */
  831. static netdev_tx_t dm9051_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  832. {
  833. struct board_info *db = to_dm9051_board(ndev);
  834. skb_queue_tail(&db->txq, skb);
  835. if (skb_queue_len(&db->txq) > DM9051_TX_QUE_HI_WATER)
  836. netif_stop_queue(ndev); /* enforce limit queue size */
  837. schedule_work(&db->tx_work);
  838. return NETDEV_TX_OK;
  839. }
  840. /* event: play with a schedule starter
  841. */
  842. static void dm9051_set_rx_mode(struct net_device *ndev)
  843. {
  844. struct board_info *db = to_dm9051_board(ndev);
  845. struct dm9051_rxctrl rxctrl;
  846. struct netdev_hw_addr *ha;
  847. u8 rcr = RCR_DIS_LONG | RCR_DIS_CRC | RCR_RXEN;
  848. u32 hash_val;
  849. memset(&rxctrl, 0, sizeof(rxctrl));
  850. /* rx control */
  851. if (ndev->flags & IFF_PROMISC) {
  852. rcr |= RCR_PRMSC;
  853. netdev_dbg(ndev, "set_multicast rcr |= RCR_PRMSC, rcr= %02x\n", rcr);
  854. }
  855. if (ndev->flags & IFF_ALLMULTI) {
  856. rcr |= RCR_ALL;
  857. netdev_dbg(ndev, "set_multicast rcr |= RCR_ALLMULTI, rcr= %02x\n", rcr);
  858. }
  859. rxctrl.rcr_all = rcr;
  860. /* broadcast address */
  861. rxctrl.hash_table[0] = 0;
  862. rxctrl.hash_table[1] = 0;
  863. rxctrl.hash_table[2] = 0;
  864. rxctrl.hash_table[3] = 0x8000;
  865. /* the multicast address in Hash Table : 64 bits */
  866. netdev_for_each_mc_addr(ha, ndev) {
  867. hash_val = ether_crc_le(ETH_ALEN, ha->addr) & GENMASK(5, 0);
  868. rxctrl.hash_table[hash_val / 16] |= BIT(0) << (hash_val % 16);
  869. }
  870. /* schedule work to do the actual set of the data if needed */
  871. if (memcmp(&db->rctl, &rxctrl, sizeof(rxctrl))) {
  872. memcpy(&db->rctl, &rxctrl, sizeof(rxctrl));
  873. schedule_work(&db->rxctrl_work);
  874. }
  875. }
  876. /* event: write into the mac registers and eeprom directly
  877. */
  878. static int dm9051_set_mac_address(struct net_device *ndev, void *p)
  879. {
  880. struct board_info *db = to_dm9051_board(ndev);
  881. int ret;
  882. ret = eth_prepare_mac_addr_change(ndev, p);
  883. if (ret < 0)
  884. return ret;
  885. eth_commit_mac_addr_change(ndev, p);
  886. return dm9051_set_regs(db, DM9051_PAR, ndev->dev_addr, sizeof(ndev->dev_addr));
  887. }
  888. static const struct net_device_ops dm9051_netdev_ops = {
  889. .ndo_open = dm9051_open,
  890. .ndo_stop = dm9051_stop,
  891. .ndo_start_xmit = dm9051_start_xmit,
  892. .ndo_set_rx_mode = dm9051_set_rx_mode,
  893. .ndo_validate_addr = eth_validate_addr,
  894. .ndo_set_mac_address = dm9051_set_mac_address,
  895. };
  896. static void dm9051_operation_clear(struct board_info *db)
  897. {
  898. db->bc.status_err_counter = 0;
  899. db->bc.large_err_counter = 0;
  900. db->bc.rx_err_counter = 0;
  901. db->bc.tx_err_counter = 0;
  902. db->bc.fifo_rst_counter = 0;
  903. }
  904. static int dm9051_mdio_register(struct board_info *db)
  905. {
  906. struct spi_device *spi = db->spidev;
  907. int ret;
  908. db->mdiobus = devm_mdiobus_alloc(&spi->dev);
  909. if (!db->mdiobus)
  910. return -ENOMEM;
  911. db->mdiobus->priv = db;
  912. db->mdiobus->read = dm9051_mdio_read;
  913. db->mdiobus->write = dm9051_mdio_write;
  914. db->mdiobus->name = "dm9051-mdiobus";
  915. db->mdiobus->phy_mask = (u32)~BIT(1);
  916. db->mdiobus->parent = &spi->dev;
  917. snprintf(db->mdiobus->id, MII_BUS_ID_SIZE,
  918. "dm9051-%s.%u", dev_name(&spi->dev), spi->chip_select);
  919. ret = devm_mdiobus_register(&spi->dev, db->mdiobus);
  920. if (ret)
  921. dev_err(&spi->dev, "Could not register MDIO bus\n");
  922. return ret;
  923. }
  924. static void dm9051_handle_link_change(struct net_device *ndev)
  925. {
  926. struct board_info *db = to_dm9051_board(ndev);
  927. phy_print_status(db->phydev);
  928. /* only write pause settings to mac. since mac and phy are integrated
  929. * together, such as link state, speed and duplex are sync already
  930. */
  931. if (db->phydev->link) {
  932. if (db->phydev->pause) {
  933. db->pause.rx_pause = true;
  934. db->pause.tx_pause = true;
  935. }
  936. dm9051_update_fcr(db);
  937. }
  938. }
  939. /* phy connect as poll mode
  940. */
  941. static int dm9051_phy_connect(struct board_info *db)
  942. {
  943. char phy_id[MII_BUS_ID_SIZE + 3];
  944. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  945. db->mdiobus->id, DM9051_PHY_ADDR);
  946. db->phydev = phy_connect(db->ndev, phy_id, dm9051_handle_link_change,
  947. PHY_INTERFACE_MODE_MII);
  948. if (IS_ERR(db->phydev))
  949. return PTR_ERR_OR_ZERO(db->phydev);
  950. return 0;
  951. }
  952. static int dm9051_probe(struct spi_device *spi)
  953. {
  954. struct device *dev = &spi->dev;
  955. struct net_device *ndev;
  956. struct board_info *db;
  957. int ret;
  958. ndev = devm_alloc_etherdev(dev, sizeof(struct board_info));
  959. if (!ndev)
  960. return -ENOMEM;
  961. SET_NETDEV_DEV(ndev, dev);
  962. dev_set_drvdata(dev, ndev);
  963. db = netdev_priv(ndev);
  964. db->msg_enable = 0;
  965. db->spidev = spi;
  966. db->ndev = ndev;
  967. ndev->netdev_ops = &dm9051_netdev_ops;
  968. ndev->ethtool_ops = &dm9051_ethtool_ops;
  969. mutex_init(&db->spi_lockm);
  970. mutex_init(&db->reg_mutex);
  971. INIT_WORK(&db->rxctrl_work, dm9051_rxctl_delay);
  972. INIT_WORK(&db->tx_work, dm9051_tx_delay);
  973. ret = dm9051_map_init(spi, db);
  974. if (ret)
  975. return ret;
  976. ret = dm9051_map_chipid(db);
  977. if (ret)
  978. return ret;
  979. ret = dm9051_map_etherdev_par(ndev, db);
  980. if (ret < 0)
  981. return ret;
  982. ret = dm9051_mdio_register(db);
  983. if (ret)
  984. return ret;
  985. ret = dm9051_phy_connect(db);
  986. if (ret)
  987. return ret;
  988. dm9051_operation_clear(db);
  989. skb_queue_head_init(&db->txq);
  990. ret = devm_register_netdev(dev, ndev);
  991. if (ret) {
  992. phy_disconnect(db->phydev);
  993. return dev_err_probe(dev, ret, "device register failed");
  994. }
  995. return 0;
  996. }
  997. static void dm9051_drv_remove(struct spi_device *spi)
  998. {
  999. struct device *dev = &spi->dev;
  1000. struct net_device *ndev = dev_get_drvdata(dev);
  1001. struct board_info *db = to_dm9051_board(ndev);
  1002. phy_disconnect(db->phydev);
  1003. }
  1004. static const struct of_device_id dm9051_match_table[] = {
  1005. { .compatible = "davicom,dm9051" },
  1006. {}
  1007. };
  1008. static const struct spi_device_id dm9051_id_table[] = {
  1009. { "dm9051", 0 },
  1010. {}
  1011. };
  1012. static struct spi_driver dm9051_driver = {
  1013. .driver = {
  1014. .name = DRVNAME_9051,
  1015. .of_match_table = dm9051_match_table,
  1016. },
  1017. .probe = dm9051_probe,
  1018. .remove = dm9051_drv_remove,
  1019. .id_table = dm9051_id_table,
  1020. };
  1021. module_spi_driver(dm9051_driver);
  1022. MODULE_AUTHOR("Joseph CHANG <[email protected]>");
  1023. MODULE_DESCRIPTION("Davicom DM9051 network SPI driver");
  1024. MODULE_LICENSE("GPL");