cxgb4.h 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __CXGB4_H__
  35. #define __CXGB4_H__
  36. #include "t4_hw.h"
  37. #include <linux/bitops.h>
  38. #include <linux/cache.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/list.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/pci.h>
  44. #include <linux/spinlock.h>
  45. #include <linux/timer.h>
  46. #include <linux/vmalloc.h>
  47. #include <linux/rhashtable.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/net_tstamp.h>
  50. #include <linux/ptp_clock_kernel.h>
  51. #include <linux/ptp_classify.h>
  52. #include <linux/crash_dump.h>
  53. #include <linux/thermal.h>
  54. #include <asm/io.h>
  55. #include "t4_chip_type.h"
  56. #include "cxgb4_uld.h"
  57. #include "t4fw_api.h"
  58. #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
  59. extern struct list_head adapter_list;
  60. extern struct list_head uld_list;
  61. extern struct mutex uld_mutex;
  62. /* Suspend an Ethernet Tx queue with fewer available descriptors than this.
  63. * This is the same as calc_tx_descs() for a TSO packet with
  64. * nr_frags == MAX_SKB_FRAGS.
  65. */
  66. #define ETHTXQ_STOP_THRES \
  67. (1 + DIV_ROUND_UP((3 * MAX_SKB_FRAGS) / 2 + (MAX_SKB_FRAGS & 1), 8))
  68. #define FW_PARAM_DEV(param) \
  69. (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) | \
  70. FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_##param))
  71. #define FW_PARAM_PFVF(param) \
  72. (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) | \
  73. FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_##param) | \
  74. FW_PARAMS_PARAM_Y_V(0) | \
  75. FW_PARAMS_PARAM_Z_V(0))
  76. enum {
  77. MAX_NPORTS = 4, /* max # of ports */
  78. SERNUM_LEN = 24, /* Serial # length */
  79. ID_LEN = 16, /* ID length */
  80. PN_LEN = 16, /* Part Number length */
  81. MACADDR_LEN = 12, /* MAC Address length */
  82. };
  83. enum {
  84. T4_REGMAP_SIZE = (160 * 1024),
  85. T5_REGMAP_SIZE = (332 * 1024),
  86. };
  87. enum {
  88. MEM_EDC0,
  89. MEM_EDC1,
  90. MEM_MC,
  91. MEM_MC0 = MEM_MC,
  92. MEM_MC1,
  93. MEM_HMA,
  94. };
  95. enum {
  96. MEMWIN0_APERTURE = 2048,
  97. MEMWIN0_BASE = 0x1b800,
  98. MEMWIN1_APERTURE = 32768,
  99. MEMWIN1_BASE = 0x28000,
  100. MEMWIN1_BASE_T5 = 0x52000,
  101. MEMWIN2_APERTURE = 65536,
  102. MEMWIN2_BASE = 0x30000,
  103. MEMWIN2_APERTURE_T5 = 131072,
  104. MEMWIN2_BASE_T5 = 0x60000,
  105. };
  106. enum dev_master {
  107. MASTER_CANT,
  108. MASTER_MAY,
  109. MASTER_MUST
  110. };
  111. enum dev_state {
  112. DEV_STATE_UNINIT,
  113. DEV_STATE_INIT,
  114. DEV_STATE_ERR
  115. };
  116. enum cc_pause {
  117. PAUSE_RX = 1 << 0,
  118. PAUSE_TX = 1 << 1,
  119. PAUSE_AUTONEG = 1 << 2
  120. };
  121. enum cc_fec {
  122. FEC_AUTO = 1 << 0, /* IEEE 802.3 "automatic" */
  123. FEC_RS = 1 << 1, /* Reed-Solomon */
  124. FEC_BASER_RS = 1 << 2 /* BaseR/Reed-Solomon */
  125. };
  126. enum {
  127. CXGB4_ETHTOOL_FLASH_FW = 1,
  128. CXGB4_ETHTOOL_FLASH_PHY = 2,
  129. CXGB4_ETHTOOL_FLASH_BOOT = 3,
  130. CXGB4_ETHTOOL_FLASH_BOOTCFG = 4
  131. };
  132. enum cxgb4_netdev_tls_ops {
  133. CXGB4_TLSDEV_OPS = 1,
  134. CXGB4_XFRMDEV_OPS
  135. };
  136. struct cxgb4_bootcfg_data {
  137. __le16 signature;
  138. __u8 reserved[2];
  139. };
  140. struct cxgb4_pcir_data {
  141. __le32 signature; /* Signature. The string "PCIR" */
  142. __le16 vendor_id; /* Vendor Identification */
  143. __le16 device_id; /* Device Identification */
  144. __u8 vital_product[2]; /* Pointer to Vital Product Data */
  145. __u8 length[2]; /* PCIR Data Structure Length */
  146. __u8 revision; /* PCIR Data Structure Revision */
  147. __u8 class_code[3]; /* Class Code */
  148. __u8 image_length[2]; /* Image Length. Multiple of 512B */
  149. __u8 code_revision[2]; /* Revision Level of Code/Data */
  150. __u8 code_type;
  151. __u8 indicator;
  152. __u8 reserved[2];
  153. };
  154. /* BIOS boot headers */
  155. struct cxgb4_pci_exp_rom_header {
  156. __le16 signature; /* ROM Signature. Should be 0xaa55 */
  157. __u8 reserved[22]; /* Reserved per processor Architecture data */
  158. __le16 pcir_offset; /* Offset to PCI Data Structure */
  159. };
  160. /* Legacy PCI Expansion ROM Header */
  161. struct legacy_pci_rom_hdr {
  162. __u8 signature[2]; /* ROM Signature. Should be 0xaa55 */
  163. __u8 size512; /* Current Image Size in units of 512 bytes */
  164. __u8 initentry_point[4];
  165. __u8 cksum; /* Checksum computed on the entire Image */
  166. __u8 reserved[16]; /* Reserved */
  167. __le16 pcir_offset; /* Offset to PCI Data Struture */
  168. };
  169. #define CXGB4_HDR_CODE1 0x00
  170. #define CXGB4_HDR_CODE2 0x03
  171. #define CXGB4_HDR_INDI 0x80
  172. /* BOOT constants */
  173. enum {
  174. BOOT_CFG_SIG = 0x4243,
  175. BOOT_SIZE_INC = 512,
  176. BOOT_SIGNATURE = 0xaa55,
  177. BOOT_MIN_SIZE = sizeof(struct cxgb4_pci_exp_rom_header),
  178. BOOT_MAX_SIZE = 1024 * BOOT_SIZE_INC,
  179. PCIR_SIGNATURE = 0x52494350
  180. };
  181. struct port_stats {
  182. u64 tx_octets; /* total # of octets in good frames */
  183. u64 tx_frames; /* all good frames */
  184. u64 tx_bcast_frames; /* all broadcast frames */
  185. u64 tx_mcast_frames; /* all multicast frames */
  186. u64 tx_ucast_frames; /* all unicast frames */
  187. u64 tx_error_frames; /* all error frames */
  188. u64 tx_frames_64; /* # of Tx frames in a particular range */
  189. u64 tx_frames_65_127;
  190. u64 tx_frames_128_255;
  191. u64 tx_frames_256_511;
  192. u64 tx_frames_512_1023;
  193. u64 tx_frames_1024_1518;
  194. u64 tx_frames_1519_max;
  195. u64 tx_drop; /* # of dropped Tx frames */
  196. u64 tx_pause; /* # of transmitted pause frames */
  197. u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
  198. u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
  199. u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
  200. u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
  201. u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
  202. u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
  203. u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
  204. u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
  205. u64 rx_octets; /* total # of octets in good frames */
  206. u64 rx_frames; /* all good frames */
  207. u64 rx_bcast_frames; /* all broadcast frames */
  208. u64 rx_mcast_frames; /* all multicast frames */
  209. u64 rx_ucast_frames; /* all unicast frames */
  210. u64 rx_too_long; /* # of frames exceeding MTU */
  211. u64 rx_jabber; /* # of jabber frames */
  212. u64 rx_fcs_err; /* # of received frames with bad FCS */
  213. u64 rx_len_err; /* # of received frames with length error */
  214. u64 rx_symbol_err; /* symbol errors */
  215. u64 rx_runt; /* # of short frames */
  216. u64 rx_frames_64; /* # of Rx frames in a particular range */
  217. u64 rx_frames_65_127;
  218. u64 rx_frames_128_255;
  219. u64 rx_frames_256_511;
  220. u64 rx_frames_512_1023;
  221. u64 rx_frames_1024_1518;
  222. u64 rx_frames_1519_max;
  223. u64 rx_pause; /* # of received pause frames */
  224. u64 rx_ppp0; /* # of received PPP prio 0 frames */
  225. u64 rx_ppp1; /* # of received PPP prio 1 frames */
  226. u64 rx_ppp2; /* # of received PPP prio 2 frames */
  227. u64 rx_ppp3; /* # of received PPP prio 3 frames */
  228. u64 rx_ppp4; /* # of received PPP prio 4 frames */
  229. u64 rx_ppp5; /* # of received PPP prio 5 frames */
  230. u64 rx_ppp6; /* # of received PPP prio 6 frames */
  231. u64 rx_ppp7; /* # of received PPP prio 7 frames */
  232. u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
  233. u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
  234. u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
  235. u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
  236. u64 rx_trunc0; /* buffer-group 0 truncated packets */
  237. u64 rx_trunc1; /* buffer-group 1 truncated packets */
  238. u64 rx_trunc2; /* buffer-group 2 truncated packets */
  239. u64 rx_trunc3; /* buffer-group 3 truncated packets */
  240. };
  241. struct lb_port_stats {
  242. u64 octets;
  243. u64 frames;
  244. u64 bcast_frames;
  245. u64 mcast_frames;
  246. u64 ucast_frames;
  247. u64 error_frames;
  248. u64 frames_64;
  249. u64 frames_65_127;
  250. u64 frames_128_255;
  251. u64 frames_256_511;
  252. u64 frames_512_1023;
  253. u64 frames_1024_1518;
  254. u64 frames_1519_max;
  255. u64 drop;
  256. u64 ovflow0;
  257. u64 ovflow1;
  258. u64 ovflow2;
  259. u64 ovflow3;
  260. u64 trunc0;
  261. u64 trunc1;
  262. u64 trunc2;
  263. u64 trunc3;
  264. };
  265. struct tp_tcp_stats {
  266. u32 tcp_out_rsts;
  267. u64 tcp_in_segs;
  268. u64 tcp_out_segs;
  269. u64 tcp_retrans_segs;
  270. };
  271. struct tp_usm_stats {
  272. u32 frames;
  273. u32 drops;
  274. u64 octets;
  275. };
  276. struct tp_fcoe_stats {
  277. u32 frames_ddp;
  278. u32 frames_drop;
  279. u64 octets_ddp;
  280. };
  281. struct tp_err_stats {
  282. u32 mac_in_errs[4];
  283. u32 hdr_in_errs[4];
  284. u32 tcp_in_errs[4];
  285. u32 tnl_cong_drops[4];
  286. u32 ofld_chan_drops[4];
  287. u32 tnl_tx_drops[4];
  288. u32 ofld_vlan_drops[4];
  289. u32 tcp6_in_errs[4];
  290. u32 ofld_no_neigh;
  291. u32 ofld_cong_defer;
  292. };
  293. struct tp_cpl_stats {
  294. u32 req[4];
  295. u32 rsp[4];
  296. };
  297. struct tp_rdma_stats {
  298. u32 rqe_dfr_pkt;
  299. u32 rqe_dfr_mod;
  300. };
  301. struct sge_params {
  302. u32 hps; /* host page size for our PF/VF */
  303. u32 eq_qpp; /* egress queues/page for our PF/VF */
  304. u32 iq_qpp; /* egress queues/page for our PF/VF */
  305. };
  306. struct tp_params {
  307. unsigned int tre; /* log2 of core clocks per TP tick */
  308. unsigned int la_mask; /* what events are recorded by TP LA */
  309. unsigned short tx_modq_map; /* TX modulation scheduler queue to */
  310. /* channel map */
  311. uint32_t dack_re; /* DACK timer resolution */
  312. unsigned short tx_modq[NCHAN]; /* channel to modulation queue map */
  313. u32 vlan_pri_map; /* cached TP_VLAN_PRI_MAP */
  314. u32 filter_mask;
  315. u32 ingress_config; /* cached TP_INGRESS_CONFIG */
  316. /* cached TP_OUT_CONFIG compressed error vector
  317. * and passing outer header info for encapsulated packets.
  318. */
  319. int rx_pkt_encap;
  320. /* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets. This is a
  321. * subset of the set of fields which may be present in the Compressed
  322. * Filter Tuple portion of filters and TCP TCB connections. The
  323. * fields which are present are controlled by the TP_VLAN_PRI_MAP.
  324. * Since a variable number of fields may or may not be present, their
  325. * shifted field positions within the Compressed Filter Tuple may
  326. * vary, or not even be present if the field isn't selected in
  327. * TP_VLAN_PRI_MAP. Since some of these fields are needed in various
  328. * places we store their offsets here, or a -1 if the field isn't
  329. * present.
  330. */
  331. int fcoe_shift;
  332. int port_shift;
  333. int vnic_shift;
  334. int vlan_shift;
  335. int tos_shift;
  336. int protocol_shift;
  337. int ethertype_shift;
  338. int macmatch_shift;
  339. int matchtype_shift;
  340. int frag_shift;
  341. u64 hash_filter_mask;
  342. };
  343. struct vpd_params {
  344. unsigned int cclk;
  345. u8 sn[SERNUM_LEN + 1];
  346. u8 id[ID_LEN + 1];
  347. u8 pn[PN_LEN + 1];
  348. u8 na[MACADDR_LEN + 1];
  349. };
  350. /* Maximum resources provisioned for a PCI PF.
  351. */
  352. struct pf_resources {
  353. unsigned int nvi; /* N virtual interfaces */
  354. unsigned int neq; /* N egress Qs */
  355. unsigned int nethctrl; /* N egress ETH or CTRL Qs */
  356. unsigned int niqflint; /* N ingress Qs/w free list(s) & intr */
  357. unsigned int niq; /* N ingress Qs */
  358. unsigned int tc; /* PCI-E traffic class */
  359. unsigned int pmask; /* port access rights mask */
  360. unsigned int nexactf; /* N exact MPS filters */
  361. unsigned int r_caps; /* read capabilities */
  362. unsigned int wx_caps; /* write/execute capabilities */
  363. };
  364. struct pci_params {
  365. unsigned char speed;
  366. unsigned char width;
  367. };
  368. struct devlog_params {
  369. u32 memtype; /* which memory (EDC0, EDC1, MC) */
  370. u32 start; /* start of log in firmware memory */
  371. u32 size; /* size of log */
  372. };
  373. /* Stores chip specific parameters */
  374. struct arch_specific_params {
  375. u8 nchan;
  376. u8 pm_stats_cnt;
  377. u8 cng_ch_bits_log; /* congestion channel map bits width */
  378. u16 mps_rplc_size;
  379. u16 vfcount;
  380. u32 sge_fl_db;
  381. u16 mps_tcam_size;
  382. };
  383. struct adapter_params {
  384. struct sge_params sge;
  385. struct tp_params tp;
  386. struct vpd_params vpd;
  387. struct pf_resources pfres;
  388. struct pci_params pci;
  389. struct devlog_params devlog;
  390. enum pcie_memwin drv_memwin;
  391. unsigned int cim_la_size;
  392. unsigned int sf_size; /* serial flash size in bytes */
  393. unsigned int sf_nsec; /* # of flash sectors */
  394. unsigned int fw_vers; /* firmware version */
  395. unsigned int bs_vers; /* bootstrap version */
  396. unsigned int tp_vers; /* TP microcode version */
  397. unsigned int er_vers; /* expansion ROM version */
  398. unsigned int scfg_vers; /* Serial Configuration version */
  399. unsigned int vpd_vers; /* VPD Version */
  400. u8 api_vers[7];
  401. unsigned short mtus[NMTUS];
  402. unsigned short a_wnd[NCCTRL_WIN];
  403. unsigned short b_wnd[NCCTRL_WIN];
  404. unsigned char nports; /* # of ethernet ports */
  405. unsigned char portvec;
  406. enum chip_type chip; /* chip code */
  407. struct arch_specific_params arch; /* chip specific params */
  408. unsigned char offload;
  409. unsigned char crypto; /* HW capability for crypto */
  410. unsigned char ethofld; /* QoS support */
  411. unsigned char bypass;
  412. unsigned char hash_filter;
  413. unsigned int ofldq_wr_cred;
  414. bool ulptx_memwrite_dsgl; /* use of T5 DSGL allowed */
  415. unsigned int nsched_cls; /* number of traffic classes */
  416. unsigned int max_ordird_qp; /* Max read depth per RDMA QP */
  417. unsigned int max_ird_adapter; /* Max read depth per adapter */
  418. bool fr_nsmr_tpte_wr_support; /* FW support for FR_NSMR_TPTE_WR */
  419. u8 fw_caps_support; /* 32-bit Port Capabilities */
  420. bool filter2_wr_support; /* FW support for FILTER2_WR */
  421. unsigned int viid_smt_extn_support:1; /* FW returns vin and smt index */
  422. /* MPS Buffer Group Map[per Port]. Bit i is set if buffer group i is
  423. * used by the Port
  424. */
  425. u8 mps_bg_map[MAX_NPORTS]; /* MPS Buffer Group Map */
  426. bool write_w_imm_support; /* FW supports WRITE_WITH_IMMEDIATE */
  427. bool write_cmpl_support; /* FW supports WRITE_CMPL */
  428. };
  429. /* State needed to monitor the forward progress of SGE Ingress DMA activities
  430. * and possible hangs.
  431. */
  432. struct sge_idma_monitor_state {
  433. unsigned int idma_1s_thresh; /* 1s threshold in Core Clock ticks */
  434. unsigned int idma_stalled[2]; /* synthesized stalled timers in HZ */
  435. unsigned int idma_state[2]; /* IDMA Hang detect state */
  436. unsigned int idma_qid[2]; /* IDMA Hung Ingress Queue ID */
  437. unsigned int idma_warn[2]; /* time to warning in HZ */
  438. };
  439. /* Firmware Mailbox Command/Reply log. All values are in Host-Endian format.
  440. * The access and execute times are signed in order to accommodate negative
  441. * error returns.
  442. */
  443. struct mbox_cmd {
  444. u64 cmd[MBOX_LEN / 8]; /* a Firmware Mailbox Command/Reply */
  445. u64 timestamp; /* OS-dependent timestamp */
  446. u32 seqno; /* sequence number */
  447. s16 access; /* time (ms) to access mailbox */
  448. s16 execute; /* time (ms) to execute */
  449. };
  450. struct mbox_cmd_log {
  451. unsigned int size; /* number of entries in the log */
  452. unsigned int cursor; /* next position in the log to write */
  453. u32 seqno; /* next sequence number */
  454. /* variable length mailbox command log starts here */
  455. };
  456. /* Given a pointer to a Firmware Mailbox Command Log and a log entry index,
  457. * return a pointer to the specified entry.
  458. */
  459. static inline struct mbox_cmd *mbox_cmd_log_entry(struct mbox_cmd_log *log,
  460. unsigned int entry_idx)
  461. {
  462. return &((struct mbox_cmd *)&(log)[1])[entry_idx];
  463. }
  464. #define FW_VERSION(chip) ( \
  465. FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
  466. FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
  467. FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
  468. FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
  469. #define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
  470. struct cxgb4_ethtool_lb_test {
  471. struct completion completion;
  472. int result;
  473. int loopback;
  474. };
  475. struct fw_info {
  476. u8 chip;
  477. char *fs_name;
  478. char *fw_mod_name;
  479. struct fw_hdr fw_hdr;
  480. };
  481. struct trace_params {
  482. u32 data[TRACE_LEN / 4];
  483. u32 mask[TRACE_LEN / 4];
  484. unsigned short snap_len;
  485. unsigned short min_len;
  486. unsigned char skip_ofst;
  487. unsigned char skip_len;
  488. unsigned char invert;
  489. unsigned char port;
  490. };
  491. struct cxgb4_fw_data {
  492. __be32 signature;
  493. __u8 reserved[4];
  494. };
  495. /* Firmware Port Capabilities types. */
  496. typedef u16 fw_port_cap16_t; /* 16-bit Port Capabilities integral value */
  497. typedef u32 fw_port_cap32_t; /* 32-bit Port Capabilities integral value */
  498. enum fw_caps {
  499. FW_CAPS_UNKNOWN = 0, /* 0'ed out initial state */
  500. FW_CAPS16 = 1, /* old Firmware: 16-bit Port Capabilities */
  501. FW_CAPS32 = 2, /* new Firmware: 32-bit Port Capabilities */
  502. };
  503. struct link_config {
  504. fw_port_cap32_t pcaps; /* link capabilities */
  505. fw_port_cap32_t def_acaps; /* default advertised capabilities */
  506. fw_port_cap32_t acaps; /* advertised capabilities */
  507. fw_port_cap32_t lpacaps; /* peer advertised capabilities */
  508. fw_port_cap32_t speed_caps; /* speed(s) user has requested */
  509. unsigned int speed; /* actual link speed (Mb/s) */
  510. enum cc_pause requested_fc; /* flow control user has requested */
  511. enum cc_pause fc; /* actual link flow control */
  512. enum cc_pause advertised_fc; /* actual advertised flow control */
  513. enum cc_fec requested_fec; /* Forward Error Correction: */
  514. enum cc_fec fec; /* requested and actual in use */
  515. unsigned char autoneg; /* autonegotiating? */
  516. unsigned char link_ok; /* link up? */
  517. unsigned char link_down_rc; /* link down reason */
  518. bool new_module; /* ->OS Transceiver Module inserted */
  519. bool redo_l1cfg; /* ->CC redo current "sticky" L1 CFG */
  520. };
  521. #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
  522. enum {
  523. MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */
  524. MAX_OFLD_QSETS = 16, /* # of offload Tx, iscsi Rx queue sets */
  525. MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */
  526. };
  527. enum {
  528. MAX_TXQ_ENTRIES = 16384,
  529. MAX_CTRL_TXQ_ENTRIES = 1024,
  530. MAX_RSPQ_ENTRIES = 16384,
  531. MAX_RX_BUFFERS = 16384,
  532. MIN_TXQ_ENTRIES = 32,
  533. MIN_CTRL_TXQ_ENTRIES = 32,
  534. MIN_RSPQ_ENTRIES = 128,
  535. MIN_FL_ENTRIES = 16
  536. };
  537. enum {
  538. MAX_TXQ_DESC_SIZE = 64,
  539. MAX_RXQ_DESC_SIZE = 128,
  540. MAX_FL_DESC_SIZE = 8,
  541. MAX_CTRL_TXQ_DESC_SIZE = 64,
  542. };
  543. enum {
  544. INGQ_EXTRAS = 2, /* firmware event queue and */
  545. /* forwarded interrupts */
  546. MAX_INGQ = MAX_ETH_QSETS + INGQ_EXTRAS,
  547. };
  548. enum {
  549. PRIV_FLAG_PORT_TX_VM_BIT,
  550. };
  551. #define PRIV_FLAG_PORT_TX_VM BIT(PRIV_FLAG_PORT_TX_VM_BIT)
  552. #define PRIV_FLAGS_ADAP 0
  553. #define PRIV_FLAGS_PORT PRIV_FLAG_PORT_TX_VM
  554. struct adapter;
  555. struct sge_rspq;
  556. #include "cxgb4_dcb.h"
  557. #ifdef CONFIG_CHELSIO_T4_FCOE
  558. #include "cxgb4_fcoe.h"
  559. #endif /* CONFIG_CHELSIO_T4_FCOE */
  560. struct port_info {
  561. struct adapter *adapter;
  562. u16 viid;
  563. int xact_addr_filt; /* index of exact MAC address filter */
  564. u16 rss_size; /* size of VI's RSS table slice */
  565. s8 mdio_addr;
  566. enum fw_port_type port_type;
  567. u8 mod_type;
  568. u8 port_id;
  569. u8 tx_chan;
  570. u8 lport; /* associated offload logical port */
  571. u8 nqsets; /* # of qsets */
  572. u8 first_qset; /* index of first qset */
  573. u8 rss_mode;
  574. struct link_config link_cfg;
  575. u16 *rss;
  576. struct port_stats stats_base;
  577. #ifdef CONFIG_CHELSIO_T4_DCB
  578. struct port_dcb_info dcb; /* Data Center Bridging support */
  579. #endif
  580. #ifdef CONFIG_CHELSIO_T4_FCOE
  581. struct cxgb_fcoe fcoe;
  582. #endif /* CONFIG_CHELSIO_T4_FCOE */
  583. bool rxtstamp; /* Enable TS */
  584. struct hwtstamp_config tstamp_config;
  585. bool ptp_enable;
  586. struct sched_table *sched_tbl;
  587. u32 eth_flags;
  588. /* viid and smt fields either returned by fw
  589. * or decoded by parsing viid by driver.
  590. */
  591. u8 vin;
  592. u8 vivld;
  593. u8 smt_idx;
  594. u8 rx_cchan;
  595. bool tc_block_shared;
  596. /* Mirror VI information */
  597. u16 viid_mirror;
  598. u16 nmirrorqsets;
  599. u32 vi_mirror_count;
  600. struct mutex vi_mirror_mutex; /* Sync access to Mirror VI info */
  601. struct cxgb4_ethtool_lb_test ethtool_lb;
  602. };
  603. struct dentry;
  604. struct work_struct;
  605. enum { /* adapter flags */
  606. CXGB4_FULL_INIT_DONE = (1 << 0),
  607. CXGB4_DEV_ENABLED = (1 << 1),
  608. CXGB4_USING_MSI = (1 << 2),
  609. CXGB4_USING_MSIX = (1 << 3),
  610. CXGB4_FW_OK = (1 << 4),
  611. CXGB4_RSS_TNLALLLOOKUP = (1 << 5),
  612. CXGB4_USING_SOFT_PARAMS = (1 << 6),
  613. CXGB4_MASTER_PF = (1 << 7),
  614. CXGB4_FW_OFLD_CONN = (1 << 9),
  615. CXGB4_ROOT_NO_RELAXED_ORDERING = (1 << 10),
  616. CXGB4_SHUTTING_DOWN = (1 << 11),
  617. CXGB4_SGE_DBQ_TIMER = (1 << 12),
  618. };
  619. enum {
  620. ULP_CRYPTO_LOOKASIDE = 1 << 0,
  621. ULP_CRYPTO_IPSEC_INLINE = 1 << 1,
  622. ULP_CRYPTO_KTLS_INLINE = 1 << 3,
  623. };
  624. #define CXGB4_MIRROR_RXQ_DEFAULT_DESC_NUM 1024
  625. #define CXGB4_MIRROR_RXQ_DEFAULT_DESC_SIZE 64
  626. #define CXGB4_MIRROR_RXQ_DEFAULT_INTR_USEC 5
  627. #define CXGB4_MIRROR_RXQ_DEFAULT_PKT_CNT 8
  628. #define CXGB4_MIRROR_FLQ_DEFAULT_DESC_NUM 72
  629. struct rx_sw_desc;
  630. struct sge_fl { /* SGE free-buffer queue state */
  631. unsigned int avail; /* # of available Rx buffers */
  632. unsigned int pend_cred; /* new buffers since last FL DB ring */
  633. unsigned int cidx; /* consumer index */
  634. unsigned int pidx; /* producer index */
  635. unsigned long alloc_failed; /* # of times buffer allocation failed */
  636. unsigned long large_alloc_failed;
  637. unsigned long mapping_err; /* # of RX Buffer DMA Mapping failures */
  638. unsigned long low; /* # of times momentarily starving */
  639. unsigned long starving;
  640. /* RO fields */
  641. unsigned int cntxt_id; /* SGE context id for the free list */
  642. unsigned int size; /* capacity of free list */
  643. struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
  644. __be64 *desc; /* address of HW Rx descriptor ring */
  645. dma_addr_t addr; /* bus address of HW ring start */
  646. void __iomem *bar2_addr; /* address of BAR2 Queue registers */
  647. unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
  648. };
  649. /* A packet gather list */
  650. struct pkt_gl {
  651. u64 sgetstamp; /* SGE Time Stamp for Ingress Packet */
  652. struct page_frag frags[MAX_SKB_FRAGS];
  653. void *va; /* virtual address of first byte */
  654. unsigned int nfrags; /* # of fragments */
  655. unsigned int tot_len; /* total length of fragments */
  656. };
  657. typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
  658. const struct pkt_gl *gl);
  659. typedef void (*rspq_flush_handler_t)(struct sge_rspq *q);
  660. /* LRO related declarations for ULD */
  661. struct t4_lro_mgr {
  662. #define MAX_LRO_SESSIONS 64
  663. u8 lro_session_cnt; /* # of sessions to aggregate */
  664. unsigned long lro_pkts; /* # of LRO super packets */
  665. unsigned long lro_merged; /* # of wire packets merged by LRO */
  666. struct sk_buff_head lroq; /* list of aggregated sessions */
  667. };
  668. struct sge_rspq { /* state for an SGE response queue */
  669. struct napi_struct napi;
  670. const __be64 *cur_desc; /* current descriptor in queue */
  671. unsigned int cidx; /* consumer index */
  672. u8 gen; /* current generation bit */
  673. u8 intr_params; /* interrupt holdoff parameters */
  674. u8 next_intr_params; /* holdoff params for next interrupt */
  675. u8 adaptive_rx;
  676. u8 pktcnt_idx; /* interrupt packet threshold */
  677. u8 uld; /* ULD handling this queue */
  678. u8 idx; /* queue index within its group */
  679. int offset; /* offset into current Rx buffer */
  680. u16 cntxt_id; /* SGE context id for the response q */
  681. u16 abs_id; /* absolute SGE id for the response q */
  682. __be64 *desc; /* address of HW response ring */
  683. dma_addr_t phys_addr; /* physical address of the ring */
  684. void __iomem *bar2_addr; /* address of BAR2 Queue registers */
  685. unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
  686. unsigned int iqe_len; /* entry size */
  687. unsigned int size; /* capacity of response queue */
  688. struct adapter *adap;
  689. struct net_device *netdev; /* associated net device */
  690. rspq_handler_t handler;
  691. rspq_flush_handler_t flush_handler;
  692. struct t4_lro_mgr lro_mgr;
  693. };
  694. struct sge_eth_stats { /* Ethernet queue statistics */
  695. unsigned long pkts; /* # of ethernet packets */
  696. unsigned long lro_pkts; /* # of LRO super packets */
  697. unsigned long lro_merged; /* # of wire packets merged by LRO */
  698. unsigned long rx_cso; /* # of Rx checksum offloads */
  699. unsigned long vlan_ex; /* # of Rx VLAN extractions */
  700. unsigned long rx_drops; /* # of packets dropped due to no mem */
  701. unsigned long bad_rx_pkts; /* # of packets with err_vec!=0 */
  702. };
  703. struct sge_eth_rxq { /* SW Ethernet Rx queue */
  704. struct sge_rspq rspq;
  705. struct sge_fl fl;
  706. struct sge_eth_stats stats;
  707. struct msix_info *msix;
  708. } ____cacheline_aligned_in_smp;
  709. struct sge_ofld_stats { /* offload queue statistics */
  710. unsigned long pkts; /* # of packets */
  711. unsigned long imm; /* # of immediate-data packets */
  712. unsigned long an; /* # of asynchronous notifications */
  713. unsigned long nomem; /* # of responses deferred due to no mem */
  714. };
  715. struct sge_ofld_rxq { /* SW offload Rx queue */
  716. struct sge_rspq rspq;
  717. struct sge_fl fl;
  718. struct sge_ofld_stats stats;
  719. struct msix_info *msix;
  720. } ____cacheline_aligned_in_smp;
  721. struct tx_desc {
  722. __be64 flit[8];
  723. };
  724. struct ulptx_sgl;
  725. struct tx_sw_desc {
  726. struct sk_buff *skb; /* SKB to free after getting completion */
  727. dma_addr_t addr[MAX_SKB_FRAGS + 1]; /* DMA mapped addresses */
  728. };
  729. struct sge_txq {
  730. unsigned int in_use; /* # of in-use Tx descriptors */
  731. unsigned int q_type; /* Q type Eth/Ctrl/Ofld */
  732. unsigned int size; /* # of descriptors */
  733. unsigned int cidx; /* SW consumer index */
  734. unsigned int pidx; /* producer index */
  735. unsigned long stops; /* # of times q has been stopped */
  736. unsigned long restarts; /* # of queue restarts */
  737. unsigned int cntxt_id; /* SGE context id for the Tx q */
  738. struct tx_desc *desc; /* address of HW Tx descriptor ring */
  739. struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
  740. struct sge_qstat *stat; /* queue status entry */
  741. dma_addr_t phys_addr; /* physical address of the ring */
  742. spinlock_t db_lock;
  743. int db_disabled;
  744. unsigned short db_pidx;
  745. unsigned short db_pidx_inc;
  746. void __iomem *bar2_addr; /* address of BAR2 Queue registers */
  747. unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
  748. };
  749. struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */
  750. struct sge_txq q;
  751. struct netdev_queue *txq; /* associated netdev TX queue */
  752. #ifdef CONFIG_CHELSIO_T4_DCB
  753. u8 dcb_prio; /* DCB Priority bound to queue */
  754. #endif
  755. u8 dbqt; /* SGE Doorbell Queue Timer in use */
  756. unsigned int dbqtimerix; /* SGE Doorbell Queue Timer Index */
  757. unsigned long tso; /* # of TSO requests */
  758. unsigned long uso; /* # of USO requests */
  759. unsigned long tx_cso; /* # of Tx checksum offloads */
  760. unsigned long vlan_ins; /* # of Tx VLAN insertions */
  761. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  762. } ____cacheline_aligned_in_smp;
  763. struct sge_uld_txq { /* state for an SGE offload Tx queue */
  764. struct sge_txq q;
  765. struct adapter *adap;
  766. struct sk_buff_head sendq; /* list of backpressured packets */
  767. struct tasklet_struct qresume_tsk; /* restarts the queue */
  768. bool service_ofldq_running; /* service_ofldq() is processing sendq */
  769. u8 full; /* the Tx ring is full */
  770. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  771. } ____cacheline_aligned_in_smp;
  772. struct sge_ctrl_txq { /* state for an SGE control Tx queue */
  773. struct sge_txq q;
  774. struct adapter *adap;
  775. struct sk_buff_head sendq; /* list of backpressured packets */
  776. struct tasklet_struct qresume_tsk; /* restarts the queue */
  777. u8 full; /* the Tx ring is full */
  778. } ____cacheline_aligned_in_smp;
  779. struct sge_uld_rxq_info {
  780. char name[IFNAMSIZ]; /* name of ULD driver */
  781. struct sge_ofld_rxq *uldrxq; /* Rxq's for ULD */
  782. u16 *rspq_id; /* response queue id's of rxq */
  783. u16 nrxq; /* # of ingress uld queues */
  784. u16 nciq; /* # of completion queues */
  785. u8 uld; /* uld type */
  786. };
  787. struct sge_uld_txq_info {
  788. struct sge_uld_txq *uldtxq; /* Txq's for ULD */
  789. atomic_t users; /* num users */
  790. u16 ntxq; /* # of egress uld queues */
  791. };
  792. /* struct to maintain ULD list to reallocate ULD resources on hotplug */
  793. struct cxgb4_uld_list {
  794. struct cxgb4_uld_info uld_info;
  795. struct list_head list_node;
  796. enum cxgb4_uld uld_type;
  797. };
  798. enum sge_eosw_state {
  799. CXGB4_EO_STATE_CLOSED = 0, /* Not ready to accept traffic */
  800. CXGB4_EO_STATE_FLOWC_OPEN_SEND, /* Send FLOWC open request */
  801. CXGB4_EO_STATE_FLOWC_OPEN_REPLY, /* Waiting for FLOWC open reply */
  802. CXGB4_EO_STATE_ACTIVE, /* Ready to accept traffic */
  803. CXGB4_EO_STATE_FLOWC_CLOSE_SEND, /* Send FLOWC close request */
  804. CXGB4_EO_STATE_FLOWC_CLOSE_REPLY, /* Waiting for FLOWC close reply */
  805. };
  806. struct sge_eosw_txq {
  807. spinlock_t lock; /* Per queue lock to synchronize completions */
  808. enum sge_eosw_state state; /* Current ETHOFLD State */
  809. struct tx_sw_desc *desc; /* Descriptor ring to hold packets */
  810. u32 ndesc; /* Number of descriptors */
  811. u32 pidx; /* Current Producer Index */
  812. u32 last_pidx; /* Last successfully transmitted Producer Index */
  813. u32 cidx; /* Current Consumer Index */
  814. u32 last_cidx; /* Last successfully reclaimed Consumer Index */
  815. u32 flowc_idx; /* Descriptor containing a FLOWC request */
  816. u32 inuse; /* Number of packets held in ring */
  817. u32 cred; /* Current available credits */
  818. u32 ncompl; /* # of completions posted */
  819. u32 last_compl; /* # of credits consumed since last completion req */
  820. u32 eotid; /* Index into EOTID table in software */
  821. u32 hwtid; /* Hardware EOTID index */
  822. u32 hwqid; /* Underlying hardware queue index */
  823. struct net_device *netdev; /* Pointer to netdevice */
  824. struct tasklet_struct qresume_tsk; /* Restarts the queue */
  825. struct completion completion; /* completion for FLOWC rendezvous */
  826. };
  827. struct sge_eohw_txq {
  828. spinlock_t lock; /* Per queue lock */
  829. struct sge_txq q; /* HW Txq */
  830. struct adapter *adap; /* Backpointer to adapter */
  831. unsigned long tso; /* # of TSO requests */
  832. unsigned long uso; /* # of USO requests */
  833. unsigned long tx_cso; /* # of Tx checksum offloads */
  834. unsigned long vlan_ins; /* # of Tx VLAN insertions */
  835. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  836. };
  837. struct sge {
  838. struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
  839. struct sge_eth_txq ptptxq;
  840. struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
  841. struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
  842. struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
  843. struct sge_uld_rxq_info **uld_rxq_info;
  844. struct sge_uld_txq_info **uld_txq_info;
  845. struct sge_rspq intrq ____cacheline_aligned_in_smp;
  846. spinlock_t intrq_lock;
  847. struct sge_eohw_txq *eohw_txq;
  848. struct sge_ofld_rxq *eohw_rxq;
  849. struct sge_eth_rxq *mirror_rxq[NCHAN];
  850. u16 max_ethqsets; /* # of available Ethernet queue sets */
  851. u16 ethqsets; /* # of active Ethernet queue sets */
  852. u16 ethtxq_rover; /* Tx queue to clean up next */
  853. u16 ofldqsets; /* # of active ofld queue sets */
  854. u16 nqs_per_uld; /* # of Rx queues per ULD */
  855. u16 eoqsets; /* # of ETHOFLD queues */
  856. u16 mirrorqsets; /* # of Mirror queues */
  857. u16 timer_val[SGE_NTIMERS];
  858. u8 counter_val[SGE_NCOUNTERS];
  859. u16 dbqtimer_tick;
  860. u16 dbqtimer_val[SGE_NDBQTIMERS];
  861. u32 fl_pg_order; /* large page allocation size */
  862. u32 stat_len; /* length of status page at ring end */
  863. u32 pktshift; /* padding between CPL & packet data */
  864. u32 fl_align; /* response queue message alignment */
  865. u32 fl_starve_thres; /* Free List starvation threshold */
  866. struct sge_idma_monitor_state idma_monitor;
  867. unsigned int egr_start;
  868. unsigned int egr_sz;
  869. unsigned int ingr_start;
  870. unsigned int ingr_sz;
  871. void **egr_map; /* qid->queue egress queue map */
  872. struct sge_rspq **ingr_map; /* qid->queue ingress queue map */
  873. unsigned long *starving_fl;
  874. unsigned long *txq_maperr;
  875. unsigned long *blocked_fl;
  876. struct timer_list rx_timer; /* refills starving FLs */
  877. struct timer_list tx_timer; /* checks Tx queues */
  878. int fwevtq_msix_idx; /* Index to firmware event queue MSI-X info */
  879. int nd_msix_idx; /* Index to non-data interrupts MSI-X info */
  880. };
  881. #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
  882. #define for_each_ofldtxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
  883. struct l2t_data;
  884. #ifdef CONFIG_PCI_IOV
  885. /* T4 supports SRIOV on PF0-3 and T5 on PF0-7. However, the Serial
  886. * Configuration initialization for T5 only has SR-IOV functionality enabled
  887. * on PF0-3 in order to simplify everything.
  888. */
  889. #define NUM_OF_PF_WITH_SRIOV 4
  890. #endif
  891. struct doorbell_stats {
  892. u32 db_drop;
  893. u32 db_empty;
  894. u32 db_full;
  895. };
  896. struct hash_mac_addr {
  897. struct list_head list;
  898. u8 addr[ETH_ALEN];
  899. unsigned int iface_mac;
  900. };
  901. struct msix_bmap {
  902. unsigned long *msix_bmap;
  903. unsigned int mapsize;
  904. spinlock_t lock; /* lock for acquiring bitmap */
  905. };
  906. struct msix_info {
  907. unsigned short vec;
  908. char desc[IFNAMSIZ + 10];
  909. unsigned int idx;
  910. cpumask_var_t aff_mask;
  911. };
  912. struct vf_info {
  913. unsigned char vf_mac_addr[ETH_ALEN];
  914. unsigned int tx_rate;
  915. bool pf_set_mac;
  916. u16 vlan;
  917. int link_state;
  918. };
  919. enum {
  920. HMA_DMA_MAPPED_FLAG = 1
  921. };
  922. struct hma_data {
  923. unsigned char flags;
  924. struct sg_table *sgt;
  925. dma_addr_t *phy_addr; /* physical address of the page */
  926. };
  927. struct mbox_list {
  928. struct list_head list;
  929. };
  930. #if IS_ENABLED(CONFIG_THERMAL)
  931. struct ch_thermal {
  932. struct thermal_zone_device *tzdev;
  933. int trip_temp;
  934. int trip_type;
  935. };
  936. #endif
  937. struct mps_entries_ref {
  938. struct list_head list;
  939. u8 addr[ETH_ALEN];
  940. u8 mask[ETH_ALEN];
  941. u16 idx;
  942. refcount_t refcnt;
  943. };
  944. struct cxgb4_ethtool_filter_info {
  945. u32 *loc_array; /* Array holding the actual TIDs set to filters */
  946. unsigned long *bmap; /* Bitmap for managing filters in use */
  947. u32 in_use; /* # of filters in use */
  948. };
  949. struct cxgb4_ethtool_filter {
  950. u32 nentries; /* Adapter wide number of supported filters */
  951. struct cxgb4_ethtool_filter_info *port; /* Per port entry */
  952. };
  953. struct adapter {
  954. void __iomem *regs;
  955. void __iomem *bar2;
  956. u32 t4_bar0;
  957. struct pci_dev *pdev;
  958. struct device *pdev_dev;
  959. const char *name;
  960. unsigned int mbox;
  961. unsigned int pf;
  962. unsigned int flags;
  963. unsigned int adap_idx;
  964. enum chip_type chip;
  965. u32 eth_flags;
  966. int msg_enable;
  967. __be16 vxlan_port;
  968. __be16 geneve_port;
  969. struct adapter_params params;
  970. struct cxgb4_virt_res vres;
  971. unsigned int swintr;
  972. /* MSI-X Info for NIC and OFLD queues */
  973. struct msix_info *msix_info;
  974. struct msix_bmap msix_bmap;
  975. struct doorbell_stats db_stats;
  976. struct sge sge;
  977. struct net_device *port[MAX_NPORTS];
  978. u8 chan_map[NCHAN]; /* channel -> port map */
  979. struct vf_info *vfinfo;
  980. u8 num_vfs;
  981. u32 filter_mode;
  982. unsigned int l2t_start;
  983. unsigned int l2t_end;
  984. struct l2t_data *l2t;
  985. unsigned int clipt_start;
  986. unsigned int clipt_end;
  987. struct clip_tbl *clipt;
  988. unsigned int rawf_start;
  989. unsigned int rawf_cnt;
  990. struct smt_data *smt;
  991. struct cxgb4_uld_info *uld;
  992. void *uld_handle[CXGB4_ULD_MAX];
  993. unsigned int num_uld;
  994. unsigned int num_ofld_uld;
  995. struct list_head list_node;
  996. struct list_head rcu_node;
  997. struct list_head mac_hlist; /* list of MAC addresses in MPS Hash */
  998. struct list_head mps_ref;
  999. spinlock_t mps_ref_lock; /* lock for syncing mps ref/def activities */
  1000. void *iscsi_ppm;
  1001. struct tid_info tids;
  1002. void **tid_release_head;
  1003. spinlock_t tid_release_lock;
  1004. struct workqueue_struct *workq;
  1005. struct work_struct tid_release_task;
  1006. struct work_struct db_full_task;
  1007. struct work_struct db_drop_task;
  1008. struct work_struct fatal_err_notify_task;
  1009. bool tid_release_task_busy;
  1010. /* lock for mailbox cmd list */
  1011. spinlock_t mbox_lock;
  1012. struct mbox_list mlist;
  1013. /* support for mailbox command/reply logging */
  1014. #define T4_OS_LOG_MBOX_CMDS 256
  1015. struct mbox_cmd_log *mbox_log;
  1016. struct mutex uld_mutex;
  1017. struct dentry *debugfs_root;
  1018. bool use_bd; /* Use SGE Back Door intfc for reading SGE Contexts */
  1019. bool trace_rss; /* 1 implies that different RSS flit per filter is
  1020. * used per filter else if 0 default RSS flit is
  1021. * used for all 4 filters.
  1022. */
  1023. struct ptp_clock *ptp_clock;
  1024. struct ptp_clock_info ptp_clock_info;
  1025. struct sk_buff *ptp_tx_skb;
  1026. /* ptp lock */
  1027. spinlock_t ptp_lock;
  1028. spinlock_t stats_lock;
  1029. spinlock_t win0_lock ____cacheline_aligned_in_smp;
  1030. /* TC u32 offload */
  1031. struct cxgb4_tc_u32_table *tc_u32;
  1032. struct chcr_ktls chcr_ktls;
  1033. struct chcr_stats_debug chcr_stats;
  1034. #if IS_ENABLED(CONFIG_CHELSIO_TLS_DEVICE)
  1035. struct ch_ktls_stats_debug ch_ktls_stats;
  1036. #endif
  1037. #if IS_ENABLED(CONFIG_CHELSIO_IPSEC_INLINE)
  1038. struct ch_ipsec_stats_debug ch_ipsec_stats;
  1039. #endif
  1040. /* TC flower offload */
  1041. bool tc_flower_initialized;
  1042. struct rhashtable flower_tbl;
  1043. struct rhashtable_params flower_ht_params;
  1044. struct timer_list flower_stats_timer;
  1045. struct work_struct flower_stats_work;
  1046. /* Ethtool Dump */
  1047. struct ethtool_dump eth_dump;
  1048. /* HMA */
  1049. struct hma_data hma;
  1050. struct srq_data *srq;
  1051. /* Dump buffer for collecting logs in kdump kernel */
  1052. struct vmcoredd_data vmcoredd;
  1053. #if IS_ENABLED(CONFIG_THERMAL)
  1054. struct ch_thermal ch_thermal;
  1055. #endif
  1056. /* TC MQPRIO offload */
  1057. struct cxgb4_tc_mqprio *tc_mqprio;
  1058. /* TC MATCHALL classifier offload */
  1059. struct cxgb4_tc_matchall *tc_matchall;
  1060. /* Ethtool n-tuple */
  1061. struct cxgb4_ethtool_filter *ethtool_filters;
  1062. };
  1063. /* Support for "sched-class" command to allow a TX Scheduling Class to be
  1064. * programmed with various parameters.
  1065. */
  1066. struct ch_sched_params {
  1067. u8 type; /* packet or flow */
  1068. union {
  1069. struct {
  1070. u8 level; /* scheduler hierarchy level */
  1071. u8 mode; /* per-class or per-flow */
  1072. u8 rateunit; /* bit or packet rate */
  1073. u8 ratemode; /* %port relative or kbps absolute */
  1074. u8 channel; /* scheduler channel [0..N] */
  1075. u8 class; /* scheduler class [0..N] */
  1076. u32 minrate; /* minimum rate */
  1077. u32 maxrate; /* maximum rate */
  1078. u16 weight; /* percent weight */
  1079. u16 pktsize; /* average packet size */
  1080. u16 burstsize; /* burst buffer size */
  1081. } params;
  1082. } u;
  1083. };
  1084. enum {
  1085. SCHED_CLASS_TYPE_PACKET = 0, /* class type */
  1086. };
  1087. enum {
  1088. SCHED_CLASS_LEVEL_CL_RL = 0, /* class rate limiter */
  1089. SCHED_CLASS_LEVEL_CH_RL = 2, /* channel rate limiter */
  1090. };
  1091. enum {
  1092. SCHED_CLASS_MODE_CLASS = 0, /* per-class scheduling */
  1093. SCHED_CLASS_MODE_FLOW, /* per-flow scheduling */
  1094. };
  1095. enum {
  1096. SCHED_CLASS_RATEUNIT_BITS = 0, /* bit rate scheduling */
  1097. };
  1098. enum {
  1099. SCHED_CLASS_RATEMODE_ABS = 1, /* Kb/s */
  1100. };
  1101. /* Support for "sched_queue" command to allow one or more NIC TX Queues
  1102. * to be bound to a TX Scheduling Class.
  1103. */
  1104. struct ch_sched_queue {
  1105. s8 queue; /* queue index */
  1106. s8 class; /* class index */
  1107. };
  1108. /* Support for "sched_flowc" command to allow one or more FLOWC
  1109. * to be bound to a TX Scheduling Class.
  1110. */
  1111. struct ch_sched_flowc {
  1112. s32 tid; /* TID to bind */
  1113. s8 class; /* class index */
  1114. };
  1115. /* Defined bit width of user definable filter tuples
  1116. */
  1117. #define ETHTYPE_BITWIDTH 16
  1118. #define FRAG_BITWIDTH 1
  1119. #define MACIDX_BITWIDTH 9
  1120. #define FCOE_BITWIDTH 1
  1121. #define IPORT_BITWIDTH 3
  1122. #define MATCHTYPE_BITWIDTH 3
  1123. #define PROTO_BITWIDTH 8
  1124. #define TOS_BITWIDTH 8
  1125. #define PF_BITWIDTH 8
  1126. #define VF_BITWIDTH 8
  1127. #define IVLAN_BITWIDTH 16
  1128. #define OVLAN_BITWIDTH 16
  1129. #define ENCAP_VNI_BITWIDTH 24
  1130. /* Filter matching rules. These consist of a set of ingress packet field
  1131. * (value, mask) tuples. The associated ingress packet field matches the
  1132. * tuple when ((field & mask) == value). (Thus a wildcard "don't care" field
  1133. * rule can be constructed by specifying a tuple of (0, 0).) A filter rule
  1134. * matches an ingress packet when all of the individual individual field
  1135. * matching rules are true.
  1136. *
  1137. * Partial field masks are always valid, however, while it may be easy to
  1138. * understand their meanings for some fields (e.g. IP address to match a
  1139. * subnet), for others making sensible partial masks is less intuitive (e.g.
  1140. * MPS match type) ...
  1141. *
  1142. * Most of the following data structures are modeled on T4 capabilities.
  1143. * Drivers for earlier chips use the subsets which make sense for those chips.
  1144. * We really need to come up with a hardware-independent mechanism to
  1145. * represent hardware filter capabilities ...
  1146. */
  1147. struct ch_filter_tuple {
  1148. /* Compressed header matching field rules. The TP_VLAN_PRI_MAP
  1149. * register selects which of these fields will participate in the
  1150. * filter match rules -- up to a maximum of 36 bits. Because
  1151. * TP_VLAN_PRI_MAP is a global register, all filters must use the same
  1152. * set of fields.
  1153. */
  1154. uint32_t ethtype:ETHTYPE_BITWIDTH; /* Ethernet type */
  1155. uint32_t frag:FRAG_BITWIDTH; /* IP fragmentation header */
  1156. uint32_t ivlan_vld:1; /* inner VLAN valid */
  1157. uint32_t ovlan_vld:1; /* outer VLAN valid */
  1158. uint32_t pfvf_vld:1; /* PF/VF valid */
  1159. uint32_t encap_vld:1; /* Encapsulation valid */
  1160. uint32_t macidx:MACIDX_BITWIDTH; /* exact match MAC index */
  1161. uint32_t fcoe:FCOE_BITWIDTH; /* FCoE packet */
  1162. uint32_t iport:IPORT_BITWIDTH; /* ingress port */
  1163. uint32_t matchtype:MATCHTYPE_BITWIDTH; /* MPS match type */
  1164. uint32_t proto:PROTO_BITWIDTH; /* protocol type */
  1165. uint32_t tos:TOS_BITWIDTH; /* TOS/Traffic Type */
  1166. uint32_t pf:PF_BITWIDTH; /* PCI-E PF ID */
  1167. uint32_t vf:VF_BITWIDTH; /* PCI-E VF ID */
  1168. uint32_t ivlan:IVLAN_BITWIDTH; /* inner VLAN */
  1169. uint32_t ovlan:OVLAN_BITWIDTH; /* outer VLAN */
  1170. uint32_t vni:ENCAP_VNI_BITWIDTH; /* VNI of tunnel */
  1171. /* Uncompressed header matching field rules. These are always
  1172. * available for field rules.
  1173. */
  1174. uint8_t lip[16]; /* local IP address (IPv4 in [3:0]) */
  1175. uint8_t fip[16]; /* foreign IP address (IPv4 in [3:0]) */
  1176. uint16_t lport; /* local port */
  1177. uint16_t fport; /* foreign port */
  1178. };
  1179. /* A filter ioctl command.
  1180. */
  1181. struct ch_filter_specification {
  1182. /* Administrative fields for filter.
  1183. */
  1184. uint32_t hitcnts:1; /* count filter hits in TCB */
  1185. uint32_t prio:1; /* filter has priority over active/server */
  1186. /* Fundamental filter typing. This is the one element of filter
  1187. * matching that doesn't exist as a (value, mask) tuple.
  1188. */
  1189. uint32_t type:1; /* 0 => IPv4, 1 => IPv6 */
  1190. u32 hash:1; /* 0 => wild-card, 1 => exact-match */
  1191. /* Packet dispatch information. Ingress packets which match the
  1192. * filter rules will be dropped, passed to the host or switched back
  1193. * out as egress packets.
  1194. */
  1195. uint32_t action:2; /* drop, pass, switch */
  1196. uint32_t rpttid:1; /* report TID in RSS hash field */
  1197. uint32_t dirsteer:1; /* 0 => RSS, 1 => steer to iq */
  1198. uint32_t iq:10; /* ingress queue */
  1199. uint32_t maskhash:1; /* dirsteer=0: store RSS hash in TCB */
  1200. uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
  1201. /* 1 => TCB contains IQ ID */
  1202. /* Switch proxy/rewrite fields. An ingress packet which matches a
  1203. * filter with "switch" set will be looped back out as an egress
  1204. * packet -- potentially with some Ethernet header rewriting.
  1205. */
  1206. uint32_t eport:2; /* egress port to switch packet out */
  1207. uint32_t newdmac:1; /* rewrite destination MAC address */
  1208. uint32_t newsmac:1; /* rewrite source MAC address */
  1209. uint32_t newvlan:2; /* rewrite VLAN Tag */
  1210. uint32_t nat_mode:3; /* specify NAT operation mode */
  1211. uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
  1212. uint8_t smac[ETH_ALEN]; /* new source MAC address */
  1213. uint16_t vlan; /* VLAN Tag to insert */
  1214. u8 nat_lip[16]; /* local IP to use after NAT'ing */
  1215. u8 nat_fip[16]; /* foreign IP to use after NAT'ing */
  1216. u16 nat_lport; /* local port to use after NAT'ing */
  1217. u16 nat_fport; /* foreign port to use after NAT'ing */
  1218. u32 tc_prio; /* TC's filter priority index */
  1219. u64 tc_cookie; /* Unique cookie identifying TC rules */
  1220. /* reservation for future additions */
  1221. u8 rsvd[12];
  1222. /* Filter rule value/mask pairs.
  1223. */
  1224. struct ch_filter_tuple val;
  1225. struct ch_filter_tuple mask;
  1226. };
  1227. enum {
  1228. FILTER_PASS = 0, /* default */
  1229. FILTER_DROP,
  1230. FILTER_SWITCH
  1231. };
  1232. enum {
  1233. VLAN_NOCHANGE = 0, /* default */
  1234. VLAN_REMOVE,
  1235. VLAN_INSERT,
  1236. VLAN_REWRITE
  1237. };
  1238. enum {
  1239. NAT_MODE_NONE = 0, /* No NAT performed */
  1240. NAT_MODE_DIP, /* NAT on Dst IP */
  1241. NAT_MODE_DIP_DP, /* NAT on Dst IP, Dst Port */
  1242. NAT_MODE_DIP_DP_SIP, /* NAT on Dst IP, Dst Port and Src IP */
  1243. NAT_MODE_DIP_DP_SP, /* NAT on Dst IP, Dst Port and Src Port */
  1244. NAT_MODE_SIP_SP, /* NAT on Src IP and Src Port */
  1245. NAT_MODE_DIP_SIP_SP, /* NAT on Dst IP, Src IP and Src Port */
  1246. NAT_MODE_ALL /* NAT on entire 4-tuple */
  1247. };
  1248. #define CXGB4_FILTER_TYPE_MAX 2
  1249. /* Host shadow copy of ingress filter entry. This is in host native format
  1250. * and doesn't match the ordering or bit order, etc. of the hardware of the
  1251. * firmware command. The use of bit-field structure elements is purely to
  1252. * remind ourselves of the field size limitations and save memory in the case
  1253. * where the filter table is large.
  1254. */
  1255. struct filter_entry {
  1256. /* Administrative fields for filter. */
  1257. u32 valid:1; /* filter allocated and valid */
  1258. u32 locked:1; /* filter is administratively locked */
  1259. u32 pending:1; /* filter action is pending firmware reply */
  1260. struct filter_ctx *ctx; /* Caller's completion hook */
  1261. struct l2t_entry *l2t; /* Layer Two Table entry for dmac */
  1262. struct smt_entry *smt; /* Source Mac Table entry for smac */
  1263. struct net_device *dev; /* Associated net device */
  1264. u32 tid; /* This will store the actual tid */
  1265. /* The filter itself. Most of this is a straight copy of information
  1266. * provided by the extended ioctl(). Some fields are translated to
  1267. * internal forms -- for instance the Ingress Queue ID passed in from
  1268. * the ioctl() is translated into the Absolute Ingress Queue ID.
  1269. */
  1270. struct ch_filter_specification fs;
  1271. };
  1272. static inline int is_offload(const struct adapter *adap)
  1273. {
  1274. return adap->params.offload;
  1275. }
  1276. static inline int is_hashfilter(const struct adapter *adap)
  1277. {
  1278. return adap->params.hash_filter;
  1279. }
  1280. static inline int is_pci_uld(const struct adapter *adap)
  1281. {
  1282. return adap->params.crypto;
  1283. }
  1284. static inline int is_uld(const struct adapter *adap)
  1285. {
  1286. return (adap->params.offload || adap->params.crypto);
  1287. }
  1288. static inline int is_ethofld(const struct adapter *adap)
  1289. {
  1290. return adap->params.ethofld;
  1291. }
  1292. static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
  1293. {
  1294. return readl(adap->regs + reg_addr);
  1295. }
  1296. static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
  1297. {
  1298. writel(val, adap->regs + reg_addr);
  1299. }
  1300. #ifndef readq
  1301. static inline u64 readq(const volatile void __iomem *addr)
  1302. {
  1303. return readl(addr) + ((u64)readl(addr + 4) << 32);
  1304. }
  1305. static inline void writeq(u64 val, volatile void __iomem *addr)
  1306. {
  1307. writel(val, addr);
  1308. writel(val >> 32, addr + 4);
  1309. }
  1310. #endif
  1311. static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
  1312. {
  1313. return readq(adap->regs + reg_addr);
  1314. }
  1315. static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
  1316. {
  1317. writeq(val, adap->regs + reg_addr);
  1318. }
  1319. /**
  1320. * t4_set_hw_addr - store a port's MAC address in SW
  1321. * @adapter: the adapter
  1322. * @port_idx: the port index
  1323. * @hw_addr: the Ethernet address
  1324. *
  1325. * Store the Ethernet address of the given port in SW. Called by the common
  1326. * code when it retrieves a port's Ethernet address from EEPROM.
  1327. */
  1328. static inline void t4_set_hw_addr(struct adapter *adapter, int port_idx,
  1329. u8 hw_addr[])
  1330. {
  1331. eth_hw_addr_set(adapter->port[port_idx], hw_addr);
  1332. ether_addr_copy(adapter->port[port_idx]->perm_addr, hw_addr);
  1333. }
  1334. /**
  1335. * netdev2pinfo - return the port_info structure associated with a net_device
  1336. * @dev: the netdev
  1337. *
  1338. * Return the struct port_info associated with a net_device
  1339. */
  1340. static inline struct port_info *netdev2pinfo(const struct net_device *dev)
  1341. {
  1342. return netdev_priv(dev);
  1343. }
  1344. /**
  1345. * adap2pinfo - return the port_info of a port
  1346. * @adap: the adapter
  1347. * @idx: the port index
  1348. *
  1349. * Return the port_info structure for the port of the given index.
  1350. */
  1351. static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
  1352. {
  1353. return netdev_priv(adap->port[idx]);
  1354. }
  1355. /**
  1356. * netdev2adap - return the adapter structure associated with a net_device
  1357. * @dev: the netdev
  1358. *
  1359. * Return the struct adapter associated with a net_device
  1360. */
  1361. static inline struct adapter *netdev2adap(const struct net_device *dev)
  1362. {
  1363. return netdev2pinfo(dev)->adapter;
  1364. }
  1365. /* Return a version number to identify the type of adapter. The scheme is:
  1366. * - bits 0..9: chip version
  1367. * - bits 10..15: chip revision
  1368. * - bits 16..23: register dump version
  1369. */
  1370. static inline unsigned int mk_adap_vers(struct adapter *ap)
  1371. {
  1372. return CHELSIO_CHIP_VERSION(ap->params.chip) |
  1373. (CHELSIO_CHIP_RELEASE(ap->params.chip) << 10) | (1 << 16);
  1374. }
  1375. /* Return a queue's interrupt hold-off time in us. 0 means no timer. */
  1376. static inline unsigned int qtimer_val(const struct adapter *adap,
  1377. const struct sge_rspq *q)
  1378. {
  1379. unsigned int idx = q->intr_params >> 1;
  1380. return idx < SGE_NTIMERS ? adap->sge.timer_val[idx] : 0;
  1381. }
  1382. /* driver name used for ethtool_drvinfo */
  1383. extern char cxgb4_driver_name[];
  1384. void t4_os_portmod_changed(struct adapter *adap, int port_id);
  1385. void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
  1386. void t4_free_sge_resources(struct adapter *adap);
  1387. void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q);
  1388. irq_handler_t t4_intr_handler(struct adapter *adap);
  1389. netdev_tx_t t4_start_xmit(struct sk_buff *skb, struct net_device *dev);
  1390. int cxgb4_selftest_lb_pkt(struct net_device *netdev);
  1391. int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
  1392. const struct pkt_gl *gl);
  1393. int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
  1394. int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
  1395. int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
  1396. struct net_device *dev, int intr_idx,
  1397. struct sge_fl *fl, rspq_handler_t hnd,
  1398. rspq_flush_handler_t flush_handler, int cong);
  1399. int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
  1400. struct net_device *dev, struct netdev_queue *netdevq,
  1401. unsigned int iqid, u8 dbqt);
  1402. int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
  1403. struct net_device *dev, unsigned int iqid,
  1404. unsigned int cmplqid);
  1405. int t4_sge_mod_ctrl_txq(struct adapter *adap, unsigned int eqid,
  1406. unsigned int cmplqid);
  1407. int t4_sge_alloc_uld_txq(struct adapter *adap, struct sge_uld_txq *txq,
  1408. struct net_device *dev, unsigned int iqid,
  1409. unsigned int uld_type);
  1410. int t4_sge_alloc_ethofld_txq(struct adapter *adap, struct sge_eohw_txq *txq,
  1411. struct net_device *dev, u32 iqid);
  1412. void t4_sge_free_ethofld_txq(struct adapter *adap, struct sge_eohw_txq *txq);
  1413. irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
  1414. int t4_sge_init(struct adapter *adap);
  1415. void t4_sge_start(struct adapter *adap);
  1416. void t4_sge_stop(struct adapter *adap);
  1417. int t4_sge_eth_txq_egress_update(struct adapter *adap, struct sge_eth_txq *q,
  1418. int maxreclaim);
  1419. void cxgb4_set_ethtool_ops(struct net_device *netdev);
  1420. int cxgb4_write_rss(const struct port_info *pi, const u16 *queues);
  1421. enum cpl_tx_tnl_lso_type cxgb_encap_offload_supported(struct sk_buff *skb);
  1422. extern int dbfifo_int_thresh;
  1423. #define for_each_port(adapter, iter) \
  1424. for (iter = 0; iter < (adapter)->params.nports; ++iter)
  1425. static inline int is_bypass(struct adapter *adap)
  1426. {
  1427. return adap->params.bypass;
  1428. }
  1429. static inline int is_bypass_device(int device)
  1430. {
  1431. /* this should be set based upon device capabilities */
  1432. switch (device) {
  1433. case 0x440b:
  1434. case 0x440c:
  1435. return 1;
  1436. default:
  1437. return 0;
  1438. }
  1439. }
  1440. static inline int is_10gbt_device(int device)
  1441. {
  1442. /* this should be set based upon device capabilities */
  1443. switch (device) {
  1444. case 0x4409:
  1445. case 0x4486:
  1446. return 1;
  1447. default:
  1448. return 0;
  1449. }
  1450. }
  1451. static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
  1452. {
  1453. return adap->params.vpd.cclk / 1000;
  1454. }
  1455. static inline unsigned int us_to_core_ticks(const struct adapter *adap,
  1456. unsigned int us)
  1457. {
  1458. return (us * adap->params.vpd.cclk) / 1000;
  1459. }
  1460. static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
  1461. unsigned int ticks)
  1462. {
  1463. /* add Core Clock / 2 to round ticks to nearest uS */
  1464. return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
  1465. adapter->params.vpd.cclk);
  1466. }
  1467. static inline unsigned int dack_ticks_to_usec(const struct adapter *adap,
  1468. unsigned int ticks)
  1469. {
  1470. return (ticks << adap->params.tp.dack_re) / core_ticks_per_usec(adap);
  1471. }
  1472. void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
  1473. u32 val);
  1474. int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd,
  1475. int size, void *rpl, bool sleep_ok, int timeout);
  1476. int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
  1477. void *rpl, bool sleep_ok);
  1478. static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox,
  1479. const void *cmd, int size, void *rpl,
  1480. int timeout)
  1481. {
  1482. return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true,
  1483. timeout);
  1484. }
  1485. static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
  1486. int size, void *rpl)
  1487. {
  1488. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
  1489. }
  1490. static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
  1491. int size, void *rpl)
  1492. {
  1493. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
  1494. }
  1495. /**
  1496. * hash_mac_addr - return the hash value of a MAC address
  1497. * @addr: the 48-bit Ethernet MAC address
  1498. *
  1499. * Hashes a MAC address according to the hash function used by HW inexact
  1500. * (hash) address matching.
  1501. */
  1502. static inline int hash_mac_addr(const u8 *addr)
  1503. {
  1504. u32 a = ((u32)addr[0] << 16) | ((u32)addr[1] << 8) | addr[2];
  1505. u32 b = ((u32)addr[3] << 16) | ((u32)addr[4] << 8) | addr[5];
  1506. a ^= b;
  1507. a ^= (a >> 12);
  1508. a ^= (a >> 6);
  1509. return a & 0x3f;
  1510. }
  1511. int cxgb4_set_rspq_intr_params(struct sge_rspq *q, unsigned int us,
  1512. unsigned int cnt);
  1513. static inline void init_rspq(struct adapter *adap, struct sge_rspq *q,
  1514. unsigned int us, unsigned int cnt,
  1515. unsigned int size, unsigned int iqe_size)
  1516. {
  1517. q->adap = adap;
  1518. cxgb4_set_rspq_intr_params(q, us, cnt);
  1519. q->iqe_len = iqe_size;
  1520. q->size = size;
  1521. }
  1522. /**
  1523. * t4_is_inserted_mod_type - is a plugged in Firmware Module Type
  1524. * @fw_mod_type: the Firmware Mofule Type
  1525. *
  1526. * Return whether the Firmware Module Type represents a real Transceiver
  1527. * Module/Cable Module Type which has been inserted.
  1528. */
  1529. static inline bool t4_is_inserted_mod_type(unsigned int fw_mod_type)
  1530. {
  1531. return (fw_mod_type != FW_PORT_MOD_TYPE_NONE &&
  1532. fw_mod_type != FW_PORT_MOD_TYPE_NOTSUPPORTED &&
  1533. fw_mod_type != FW_PORT_MOD_TYPE_UNKNOWN &&
  1534. fw_mod_type != FW_PORT_MOD_TYPE_ERROR);
  1535. }
  1536. void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
  1537. unsigned int data_reg, const u32 *vals,
  1538. unsigned int nregs, unsigned int start_idx);
  1539. void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
  1540. unsigned int data_reg, u32 *vals, unsigned int nregs,
  1541. unsigned int start_idx);
  1542. void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val);
  1543. struct fw_filter_wr;
  1544. void t4_intr_enable(struct adapter *adapter);
  1545. void t4_intr_disable(struct adapter *adapter);
  1546. int t4_slow_intr_handler(struct adapter *adapter);
  1547. int t4_wait_dev_ready(void __iomem *regs);
  1548. fw_port_cap32_t t4_link_acaps(struct adapter *adapter, unsigned int port,
  1549. struct link_config *lc);
  1550. int t4_link_l1cfg_core(struct adapter *adap, unsigned int mbox,
  1551. unsigned int port, struct link_config *lc,
  1552. u8 sleep_ok, int timeout);
  1553. static inline int t4_link_l1cfg(struct adapter *adapter, unsigned int mbox,
  1554. unsigned int port, struct link_config *lc)
  1555. {
  1556. return t4_link_l1cfg_core(adapter, mbox, port, lc,
  1557. true, FW_CMD_MAX_TIMEOUT);
  1558. }
  1559. static inline int t4_link_l1cfg_ns(struct adapter *adapter, unsigned int mbox,
  1560. unsigned int port, struct link_config *lc)
  1561. {
  1562. return t4_link_l1cfg_core(adapter, mbox, port, lc,
  1563. false, FW_CMD_MAX_TIMEOUT);
  1564. }
  1565. int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
  1566. u32 t4_read_pcie_cfg4(struct adapter *adap, int reg);
  1567. u32 t4_get_util_window(struct adapter *adap);
  1568. void t4_setup_memwin(struct adapter *adap, u32 memwin_base, u32 window);
  1569. int t4_memory_rw_init(struct adapter *adap, int win, int mtype, u32 *mem_off,
  1570. u32 *mem_base, u32 *mem_aperture);
  1571. void t4_memory_update_win(struct adapter *adap, int win, u32 addr);
  1572. void t4_memory_rw_residual(struct adapter *adap, u32 off, u32 addr, u8 *buf,
  1573. int dir);
  1574. #define T4_MEMORY_WRITE 0
  1575. #define T4_MEMORY_READ 1
  1576. int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len,
  1577. void *buf, int dir);
  1578. static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr,
  1579. u32 len, __be32 *buf)
  1580. {
  1581. return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0);
  1582. }
  1583. unsigned int t4_get_regs_len(struct adapter *adapter);
  1584. void t4_get_regs(struct adapter *adap, void *buf, size_t buf_size);
  1585. int t4_eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz);
  1586. int t4_seeprom_wp(struct adapter *adapter, bool enable);
  1587. int t4_get_raw_vpd_params(struct adapter *adapter, struct vpd_params *p);
  1588. int t4_get_vpd_params(struct adapter *adapter, struct vpd_params *p);
  1589. int t4_get_pfres(struct adapter *adapter);
  1590. int t4_read_flash(struct adapter *adapter, unsigned int addr,
  1591. unsigned int nwords, u32 *data, int byte_oriented);
  1592. int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
  1593. int t4_load_phy_fw(struct adapter *adap, int win,
  1594. int (*phy_fw_version)(const u8 *, size_t),
  1595. const u8 *phy_fw_data, size_t phy_fw_size);
  1596. int t4_phy_fw_ver(struct adapter *adap, int *phy_fw_ver);
  1597. int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op);
  1598. int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
  1599. const u8 *fw_data, unsigned int size, int force);
  1600. int t4_fl_pkt_align(struct adapter *adap);
  1601. unsigned int t4_flash_cfg_addr(struct adapter *adapter);
  1602. int t4_check_fw_version(struct adapter *adap);
  1603. int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
  1604. int t4_get_fw_version(struct adapter *adapter, u32 *vers);
  1605. int t4_get_bs_version(struct adapter *adapter, u32 *vers);
  1606. int t4_get_tp_version(struct adapter *adapter, u32 *vers);
  1607. int t4_get_exprom_version(struct adapter *adapter, u32 *vers);
  1608. int t4_get_scfg_version(struct adapter *adapter, u32 *vers);
  1609. int t4_get_vpd_version(struct adapter *adapter, u32 *vers);
  1610. int t4_get_version_info(struct adapter *adapter);
  1611. void t4_dump_version_info(struct adapter *adapter);
  1612. int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
  1613. const u8 *fw_data, unsigned int fw_size,
  1614. struct fw_hdr *card_fw, enum dev_state state, int *reset);
  1615. int t4_prep_adapter(struct adapter *adapter);
  1616. int t4_shutdown_adapter(struct adapter *adapter);
  1617. enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS };
  1618. int t4_bar2_sge_qregs(struct adapter *adapter,
  1619. unsigned int qid,
  1620. enum t4_bar2_qtype qtype,
  1621. int user,
  1622. u64 *pbar2_qoffset,
  1623. unsigned int *pbar2_qid);
  1624. unsigned int qtimer_val(const struct adapter *adap,
  1625. const struct sge_rspq *q);
  1626. int t4_init_devlog_params(struct adapter *adapter);
  1627. int t4_init_sge_params(struct adapter *adapter);
  1628. int t4_init_tp_params(struct adapter *adap, bool sleep_ok);
  1629. int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
  1630. int t4_init_rss_mode(struct adapter *adap, int mbox);
  1631. int t4_init_portinfo(struct port_info *pi, int mbox,
  1632. int port, int pf, int vf, u8 mac[]);
  1633. int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
  1634. int t4_init_port_mirror(struct port_info *pi, u8 mbox, u8 port, u8 pf, u8 vf,
  1635. u16 *mirror_viid);
  1636. void t4_fatal_err(struct adapter *adapter);
  1637. unsigned int t4_chip_rss_size(struct adapter *adapter);
  1638. int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
  1639. int start, int n, const u16 *rspq, unsigned int nrspq);
  1640. int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
  1641. unsigned int flags);
  1642. int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
  1643. unsigned int flags, unsigned int defq);
  1644. int t4_read_rss(struct adapter *adapter, u16 *entries);
  1645. void t4_read_rss_key(struct adapter *adapter, u32 *key, bool sleep_ok);
  1646. void t4_write_rss_key(struct adapter *adap, const u32 *key, int idx,
  1647. bool sleep_ok);
  1648. void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index,
  1649. u32 *valp, bool sleep_ok);
  1650. void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index,
  1651. u32 *vfl, u32 *vfh, bool sleep_ok);
  1652. u32 t4_read_rss_pf_map(struct adapter *adapter, bool sleep_ok);
  1653. u32 t4_read_rss_pf_mask(struct adapter *adapter, bool sleep_ok);
  1654. unsigned int t4_get_mps_bg_map(struct adapter *adapter, int pidx);
  1655. unsigned int t4_get_tp_ch_map(struct adapter *adapter, int pidx);
  1656. void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
  1657. void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
  1658. int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data,
  1659. size_t n);
  1660. int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data,
  1661. size_t n);
  1662. int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
  1663. unsigned int *valp);
  1664. int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
  1665. const unsigned int *valp);
  1666. int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
  1667. void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp,
  1668. unsigned int *pif_req_wrptr,
  1669. unsigned int *pif_rsp_wrptr);
  1670. void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp);
  1671. void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres);
  1672. const char *t4_get_port_type_description(enum fw_port_type port_type);
  1673. void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
  1674. void t4_get_port_stats_offset(struct adapter *adap, int idx,
  1675. struct port_stats *stats,
  1676. struct port_stats *offset);
  1677. void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p);
  1678. void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
  1679. void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]);
  1680. void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
  1681. unsigned int mask, unsigned int val);
  1682. void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr);
  1683. void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st,
  1684. bool sleep_ok);
  1685. void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st,
  1686. bool sleep_ok);
  1687. void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st,
  1688. bool sleep_ok);
  1689. void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st,
  1690. bool sleep_ok);
  1691. void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
  1692. struct tp_tcp_stats *v6, bool sleep_ok);
  1693. void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx,
  1694. struct tp_fcoe_stats *st, bool sleep_ok);
  1695. void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
  1696. const unsigned short *alpha, const unsigned short *beta);
  1697. void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf);
  1698. void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate);
  1699. void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
  1700. void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
  1701. const u8 *addr);
  1702. int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
  1703. u64 mask0, u64 mask1, unsigned int crc, bool enable);
  1704. int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
  1705. enum dev_master master, enum dev_state *state);
  1706. int t4_fw_bye(struct adapter *adap, unsigned int mbox);
  1707. int t4_early_init(struct adapter *adap, unsigned int mbox);
  1708. int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
  1709. int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
  1710. unsigned int cache_line_size);
  1711. int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
  1712. int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1713. unsigned int vf, unsigned int nparams, const u32 *params,
  1714. u32 *val);
  1715. int t4_query_params_ns(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1716. unsigned int vf, unsigned int nparams, const u32 *params,
  1717. u32 *val);
  1718. int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1719. unsigned int vf, unsigned int nparams, const u32 *params,
  1720. u32 *val, int rw, bool sleep_ok);
  1721. int t4_set_params_timeout(struct adapter *adap, unsigned int mbox,
  1722. unsigned int pf, unsigned int vf,
  1723. unsigned int nparams, const u32 *params,
  1724. const u32 *val, int timeout);
  1725. int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1726. unsigned int vf, unsigned int nparams, const u32 *params,
  1727. const u32 *val);
  1728. int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1729. unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
  1730. unsigned int rxqi, unsigned int rxq, unsigned int tc,
  1731. unsigned int vi, unsigned int cmask, unsigned int pmask,
  1732. unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
  1733. int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
  1734. unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
  1735. unsigned int *rss_size, u8 *vivld, u8 *vin);
  1736. int t4_free_vi(struct adapter *adap, unsigned int mbox,
  1737. unsigned int pf, unsigned int vf,
  1738. unsigned int viid);
  1739. int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
  1740. unsigned int viid_mirror, int mtu, int promisc, int all_multi,
  1741. int bcast, int vlanex, bool sleep_ok);
  1742. int t4_free_raw_mac_filt(struct adapter *adap, unsigned int viid,
  1743. const u8 *addr, const u8 *mask, unsigned int idx,
  1744. u8 lookup_type, u8 port_id, bool sleep_ok);
  1745. int t4_free_encap_mac_filt(struct adapter *adap, unsigned int viid, int idx,
  1746. bool sleep_ok);
  1747. int t4_alloc_encap_mac_filt(struct adapter *adap, unsigned int viid,
  1748. const u8 *addr, const u8 *mask, unsigned int vni,
  1749. unsigned int vni_mask, u8 dip_hit, u8 lookup_type,
  1750. bool sleep_ok);
  1751. int t4_alloc_raw_mac_filt(struct adapter *adap, unsigned int viid,
  1752. const u8 *addr, const u8 *mask, unsigned int idx,
  1753. u8 lookup_type, u8 port_id, bool sleep_ok);
  1754. int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
  1755. unsigned int viid, bool free, unsigned int naddr,
  1756. const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
  1757. int t4_free_mac_filt(struct adapter *adap, unsigned int mbox,
  1758. unsigned int viid, unsigned int naddr,
  1759. const u8 **addr, bool sleep_ok);
  1760. int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
  1761. int idx, const u8 *addr, bool persist, u8 *smt_idx);
  1762. int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
  1763. bool ucast, u64 vec, bool sleep_ok);
  1764. int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
  1765. unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
  1766. int t4_enable_pi_params(struct adapter *adap, unsigned int mbox,
  1767. struct port_info *pi,
  1768. bool rx_en, bool tx_en, bool dcb_en);
  1769. int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
  1770. bool rx_en, bool tx_en);
  1771. int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
  1772. unsigned int nblinks);
  1773. int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  1774. unsigned int mmd, unsigned int reg, u16 *valp);
  1775. int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  1776. unsigned int mmd, unsigned int reg, u16 val);
  1777. int t4_iq_stop(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1778. unsigned int vf, unsigned int iqtype, unsigned int iqid,
  1779. unsigned int fl0id, unsigned int fl1id);
  1780. int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1781. unsigned int vf, unsigned int iqtype, unsigned int iqid,
  1782. unsigned int fl0id, unsigned int fl1id);
  1783. int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1784. unsigned int vf, unsigned int eqid);
  1785. int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1786. unsigned int vf, unsigned int eqid);
  1787. int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  1788. unsigned int vf, unsigned int eqid);
  1789. int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox, int ctxt_type);
  1790. int t4_read_sge_dbqtimers(struct adapter *adap, unsigned int ndbqtimers,
  1791. u16 *dbqtimers);
  1792. void t4_handle_get_port_info(struct port_info *pi, const __be64 *rpl);
  1793. int t4_update_port_info(struct port_info *pi);
  1794. int t4_get_link_params(struct port_info *pi, unsigned int *link_okp,
  1795. unsigned int *speedp, unsigned int *mtup);
  1796. int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
  1797. void t4_db_full(struct adapter *adapter);
  1798. void t4_db_dropped(struct adapter *adapter);
  1799. int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp,
  1800. int filter_index, int enable);
  1801. void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp,
  1802. int filter_index, int *enabled);
  1803. int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
  1804. u32 addr, u32 val);
  1805. void t4_read_pace_tbl(struct adapter *adap, unsigned int pace_vals[NTX_SCHED]);
  1806. void t4_get_tx_sched(struct adapter *adap, unsigned int sched,
  1807. unsigned int *kbps, unsigned int *ipg, bool sleep_ok);
  1808. int t4_sge_ctxt_rd(struct adapter *adap, unsigned int mbox, unsigned int cid,
  1809. enum ctxt_type ctype, u32 *data);
  1810. int t4_sge_ctxt_rd_bd(struct adapter *adap, unsigned int cid,
  1811. enum ctxt_type ctype, u32 *data);
  1812. int t4_sched_params(struct adapter *adapter, u8 type, u8 level, u8 mode,
  1813. u8 rateunit, u8 ratemode, u8 channel, u8 class,
  1814. u32 minrate, u32 maxrate, u16 weight, u16 pktsize,
  1815. u16 burstsize);
  1816. void t4_sge_decode_idma_state(struct adapter *adapter, int state);
  1817. void t4_idma_monitor_init(struct adapter *adapter,
  1818. struct sge_idma_monitor_state *idma);
  1819. void t4_idma_monitor(struct adapter *adapter,
  1820. struct sge_idma_monitor_state *idma,
  1821. int hz, int ticks);
  1822. int t4_set_vf_mac_acl(struct adapter *adapter, unsigned int vf,
  1823. unsigned int naddr, u8 *addr);
  1824. void t4_tp_pio_read(struct adapter *adap, u32 *buff, u32 nregs,
  1825. u32 start_index, bool sleep_ok);
  1826. void t4_tp_tm_pio_read(struct adapter *adap, u32 *buff, u32 nregs,
  1827. u32 start_index, bool sleep_ok);
  1828. void t4_tp_mib_read(struct adapter *adap, u32 *buff, u32 nregs,
  1829. u32 start_index, bool sleep_ok);
  1830. void t4_uld_mem_free(struct adapter *adap);
  1831. int t4_uld_mem_alloc(struct adapter *adap);
  1832. void t4_uld_clean_up(struct adapter *adap);
  1833. void t4_register_netevent_notifier(void);
  1834. int t4_i2c_rd(struct adapter *adap, unsigned int mbox, int port,
  1835. unsigned int devid, unsigned int offset,
  1836. unsigned int len, u8 *buf);
  1837. int t4_load_boot(struct adapter *adap, u8 *boot_data,
  1838. unsigned int boot_addr, unsigned int size);
  1839. int t4_load_bootcfg(struct adapter *adap,
  1840. const u8 *cfg_data, unsigned int size);
  1841. void free_rspq_fl(struct adapter *adap, struct sge_rspq *rq, struct sge_fl *fl);
  1842. void free_tx_desc(struct adapter *adap, struct sge_txq *q,
  1843. unsigned int n, bool unmap);
  1844. void cxgb4_eosw_txq_free_desc(struct adapter *adap, struct sge_eosw_txq *txq,
  1845. u32 ndesc);
  1846. int cxgb4_ethofld_send_flowc(struct net_device *dev, u32 eotid, u32 tc);
  1847. void cxgb4_ethofld_restart(struct tasklet_struct *t);
  1848. int cxgb4_ethofld_rx_handler(struct sge_rspq *q, const __be64 *rsp,
  1849. const struct pkt_gl *si);
  1850. void free_txq(struct adapter *adap, struct sge_txq *q);
  1851. void cxgb4_reclaim_completed_tx(struct adapter *adap,
  1852. struct sge_txq *q, bool unmap);
  1853. int cxgb4_map_skb(struct device *dev, const struct sk_buff *skb,
  1854. dma_addr_t *addr);
  1855. void cxgb4_inline_tx_skb(const struct sk_buff *skb, const struct sge_txq *q,
  1856. void *pos);
  1857. void cxgb4_write_sgl(const struct sk_buff *skb, struct sge_txq *q,
  1858. struct ulptx_sgl *sgl, u64 *end, unsigned int start,
  1859. const dma_addr_t *addr);
  1860. void cxgb4_write_partial_sgl(const struct sk_buff *skb, struct sge_txq *q,
  1861. struct ulptx_sgl *sgl, u64 *end,
  1862. const dma_addr_t *addr, u32 start, u32 send_len);
  1863. void cxgb4_ring_tx_db(struct adapter *adap, struct sge_txq *q, int n);
  1864. int t4_set_vlan_acl(struct adapter *adap, unsigned int mbox, unsigned int vf,
  1865. u16 vlan);
  1866. int cxgb4_dcb_enabled(const struct net_device *dev);
  1867. int cxgb4_thermal_init(struct adapter *adap);
  1868. int cxgb4_thermal_remove(struct adapter *adap);
  1869. int cxgb4_set_msix_aff(struct adapter *adap, unsigned short vec,
  1870. cpumask_var_t *aff_mask, int idx);
  1871. void cxgb4_clear_msix_aff(unsigned short vec, cpumask_var_t aff_mask);
  1872. int cxgb4_change_mac(struct port_info *pi, unsigned int viid,
  1873. int *tcam_idx, const u8 *addr,
  1874. bool persistent, u8 *smt_idx);
  1875. int cxgb4_alloc_mac_filt(struct adapter *adap, unsigned int viid,
  1876. bool free, unsigned int naddr,
  1877. const u8 **addr, u16 *idx,
  1878. u64 *hash, bool sleep_ok);
  1879. int cxgb4_free_mac_filt(struct adapter *adap, unsigned int viid,
  1880. unsigned int naddr, const u8 **addr, bool sleep_ok);
  1881. int cxgb4_init_mps_ref_entries(struct adapter *adap);
  1882. void cxgb4_free_mps_ref_entries(struct adapter *adap);
  1883. int cxgb4_alloc_encap_mac_filt(struct adapter *adap, unsigned int viid,
  1884. const u8 *addr, const u8 *mask,
  1885. unsigned int vni, unsigned int vni_mask,
  1886. u8 dip_hit, u8 lookup_type, bool sleep_ok);
  1887. int cxgb4_free_encap_mac_filt(struct adapter *adap, unsigned int viid,
  1888. int idx, bool sleep_ok);
  1889. int cxgb4_free_raw_mac_filt(struct adapter *adap,
  1890. unsigned int viid,
  1891. const u8 *addr,
  1892. const u8 *mask,
  1893. unsigned int idx,
  1894. u8 lookup_type,
  1895. u8 port_id,
  1896. bool sleep_ok);
  1897. int cxgb4_alloc_raw_mac_filt(struct adapter *adap,
  1898. unsigned int viid,
  1899. const u8 *addr,
  1900. const u8 *mask,
  1901. unsigned int idx,
  1902. u8 lookup_type,
  1903. u8 port_id,
  1904. bool sleep_ok);
  1905. int cxgb4_update_mac_filt(struct port_info *pi, unsigned int viid,
  1906. int *tcam_idx, const u8 *addr,
  1907. bool persistent, u8 *smt_idx);
  1908. int cxgb4_get_msix_idx_from_bmap(struct adapter *adap);
  1909. void cxgb4_free_msix_idx_in_bmap(struct adapter *adap, u32 msix_idx);
  1910. void cxgb4_enable_rx(struct adapter *adap, struct sge_rspq *q);
  1911. void cxgb4_quiesce_rx(struct sge_rspq *q);
  1912. int cxgb4_port_mirror_alloc(struct net_device *dev);
  1913. void cxgb4_port_mirror_free(struct net_device *dev);
  1914. #if IS_ENABLED(CONFIG_CHELSIO_TLS_DEVICE)
  1915. int cxgb4_set_ktls_feature(struct adapter *adap, bool enable);
  1916. #endif
  1917. #endif /* __CXGB4_H__ */