altera_sgdmahw.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Altera TSE SGDMA and MSGDMA Linux driver
  3. * Copyright (C) 2014 Altera Corporation. All rights reserved
  4. */
  5. #ifndef __ALTERA_SGDMAHW_H__
  6. #define __ALTERA_SGDMAHW_H__
  7. /* SGDMA descriptor structure */
  8. struct sgdma_descrip {
  9. u32 raddr; /* address of data to be read */
  10. u32 pad1;
  11. u32 waddr;
  12. u32 pad2;
  13. u32 next;
  14. u32 pad3;
  15. u16 bytes;
  16. u8 rburst;
  17. u8 wburst;
  18. u16 bytes_xferred; /* 16 bits, bytes xferred */
  19. /* bit 0: error
  20. * bit 1: length error
  21. * bit 2: crc error
  22. * bit 3: truncated error
  23. * bit 4: phy error
  24. * bit 5: collision error
  25. * bit 6: reserved
  26. * bit 7: status eop for recv case
  27. */
  28. u8 status;
  29. /* bit 0: eop
  30. * bit 1: read_fixed
  31. * bit 2: write fixed
  32. * bits 3,4,5,6: Channel (always 0)
  33. * bit 7: hardware owned
  34. */
  35. u8 control;
  36. } __packed;
  37. #define SGDMA_DESC_LEN sizeof(struct sgdma_descrip)
  38. #define SGDMA_STATUS_ERR BIT(0)
  39. #define SGDMA_STATUS_LENGTH_ERR BIT(1)
  40. #define SGDMA_STATUS_CRC_ERR BIT(2)
  41. #define SGDMA_STATUS_TRUNC_ERR BIT(3)
  42. #define SGDMA_STATUS_PHY_ERR BIT(4)
  43. #define SGDMA_STATUS_COLL_ERR BIT(5)
  44. #define SGDMA_STATUS_EOP BIT(7)
  45. #define SGDMA_CONTROL_EOP BIT(0)
  46. #define SGDMA_CONTROL_RD_FIXED BIT(1)
  47. #define SGDMA_CONTROL_WR_FIXED BIT(2)
  48. /* Channel is always 0, so just zero initialize it */
  49. #define SGDMA_CONTROL_HW_OWNED BIT(7)
  50. /* SGDMA register space */
  51. struct sgdma_csr {
  52. /* bit 0: error
  53. * bit 1: eop
  54. * bit 2: descriptor completed
  55. * bit 3: chain completed
  56. * bit 4: busy
  57. * remainder reserved
  58. */
  59. u32 status;
  60. u32 pad1[3];
  61. /* bit 0: interrupt on error
  62. * bit 1: interrupt on eop
  63. * bit 2: interrupt after every descriptor
  64. * bit 3: interrupt after last descrip in a chain
  65. * bit 4: global interrupt enable
  66. * bit 5: starts descriptor processing
  67. * bit 6: stop core on dma error
  68. * bit 7: interrupt on max descriptors
  69. * bits 8-15: max descriptors to generate interrupt
  70. * bit 16: Software reset
  71. * bit 17: clears owned by hardware if 0, does not clear otherwise
  72. * bit 18: enables descriptor polling mode
  73. * bit 19-26: clocks before polling again
  74. * bit 27-30: reserved
  75. * bit 31: clear interrupt
  76. */
  77. u32 control;
  78. u32 pad2[3];
  79. u32 next_descrip;
  80. u32 pad3[3];
  81. };
  82. #define sgdma_csroffs(a) (offsetof(struct sgdma_csr, a))
  83. #define sgdma_descroffs(a) (offsetof(struct sgdma_descrip, a))
  84. #define SGDMA_STSREG_ERR BIT(0) /* Error */
  85. #define SGDMA_STSREG_EOP BIT(1) /* EOP */
  86. #define SGDMA_STSREG_DESCRIP BIT(2) /* Descriptor completed */
  87. #define SGDMA_STSREG_CHAIN BIT(3) /* Chain completed */
  88. #define SGDMA_STSREG_BUSY BIT(4) /* Controller busy */
  89. #define SGDMA_CTRLREG_IOE BIT(0) /* Interrupt on error */
  90. #define SGDMA_CTRLREG_IOEOP BIT(1) /* Interrupt on EOP */
  91. #define SGDMA_CTRLREG_IDESCRIP BIT(2) /* Interrupt after every descriptor */
  92. #define SGDMA_CTRLREG_ILASTD BIT(3) /* Interrupt after last descriptor */
  93. #define SGDMA_CTRLREG_INTEN BIT(4) /* Global Interrupt enable */
  94. #define SGDMA_CTRLREG_START BIT(5) /* starts descriptor processing */
  95. #define SGDMA_CTRLREG_STOPERR BIT(6) /* stop on dma error */
  96. #define SGDMA_CTRLREG_INTMAX BIT(7) /* Interrupt on max descriptors */
  97. #define SGDMA_CTRLREG_RESET BIT(16)/* Software reset */
  98. #define SGDMA_CTRLREG_COBHW BIT(17)/* Clears owned by hardware */
  99. #define SGDMA_CTRLREG_POLL BIT(18)/* enables descriptor polling mode */
  100. #define SGDMA_CTRLREG_CLRINT BIT(31)/* Clears interrupt */
  101. #endif /* __ALTERA_SGDMAHW_H__ */