global1_atu.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Marvell 88E6xxx Address Translation Unit (ATU) support
  4. *
  5. * Copyright (c) 2008 Marvell Semiconductor
  6. * Copyright (c) 2017 Savoir-faire Linux, Inc.
  7. */
  8. #include <linux/bitfield.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/irqdomain.h>
  11. #include "chip.h"
  12. #include "global1.h"
  13. #include "trace.h"
  14. /* Offset 0x01: ATU FID Register */
  15. static int mv88e6xxx_g1_atu_fid_write(struct mv88e6xxx_chip *chip, u16 fid)
  16. {
  17. return mv88e6xxx_g1_write(chip, MV88E6352_G1_ATU_FID, fid & 0xfff);
  18. }
  19. /* Offset 0x0A: ATU Control Register */
  20. int mv88e6xxx_g1_atu_set_learn2all(struct mv88e6xxx_chip *chip, bool learn2all)
  21. {
  22. u16 val;
  23. int err;
  24. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL, &val);
  25. if (err)
  26. return err;
  27. if (learn2all)
  28. val |= MV88E6XXX_G1_ATU_CTL_LEARN2ALL;
  29. else
  30. val &= ~MV88E6XXX_G1_ATU_CTL_LEARN2ALL;
  31. return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_CTL, val);
  32. }
  33. int mv88e6xxx_g1_atu_set_age_time(struct mv88e6xxx_chip *chip,
  34. unsigned int msecs)
  35. {
  36. const unsigned int coeff = chip->info->age_time_coeff;
  37. const unsigned int min = 0x01 * coeff;
  38. const unsigned int max = 0xff * coeff;
  39. u8 age_time;
  40. u16 val;
  41. int err;
  42. if (msecs < min || msecs > max)
  43. return -ERANGE;
  44. /* Round to nearest multiple of coeff */
  45. age_time = (msecs + coeff / 2) / coeff;
  46. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL, &val);
  47. if (err)
  48. return err;
  49. /* AgeTime is 11:4 bits */
  50. val &= ~0xff0;
  51. val |= age_time << 4;
  52. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_CTL, val);
  53. if (err)
  54. return err;
  55. dev_dbg(chip->dev, "AgeTime set to 0x%02x (%d ms)\n", age_time,
  56. age_time * coeff);
  57. return 0;
  58. }
  59. int mv88e6165_g1_atu_get_hash(struct mv88e6xxx_chip *chip, u8 *hash)
  60. {
  61. int err;
  62. u16 val;
  63. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL, &val);
  64. if (err)
  65. return err;
  66. *hash = val & MV88E6161_G1_ATU_CTL_HASH_MASK;
  67. return 0;
  68. }
  69. int mv88e6165_g1_atu_set_hash(struct mv88e6xxx_chip *chip, u8 hash)
  70. {
  71. int err;
  72. u16 val;
  73. if (hash & ~MV88E6161_G1_ATU_CTL_HASH_MASK)
  74. return -EINVAL;
  75. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL, &val);
  76. if (err)
  77. return err;
  78. val &= ~MV88E6161_G1_ATU_CTL_HASH_MASK;
  79. val |= hash;
  80. return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_CTL, val);
  81. }
  82. /* Offset 0x0B: ATU Operation Register */
  83. static int mv88e6xxx_g1_atu_op_wait(struct mv88e6xxx_chip *chip)
  84. {
  85. int bit = __bf_shf(MV88E6XXX_G1_ATU_OP_BUSY);
  86. return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_ATU_OP, bit, 0);
  87. }
  88. static int mv88e6xxx_g1_read_atu_violation(struct mv88e6xxx_chip *chip)
  89. {
  90. int err;
  91. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_OP,
  92. MV88E6XXX_G1_ATU_OP_BUSY |
  93. MV88E6XXX_G1_ATU_OP_GET_CLR_VIOLATION);
  94. if (err)
  95. return err;
  96. return mv88e6xxx_g1_atu_op_wait(chip);
  97. }
  98. static int mv88e6xxx_g1_atu_op(struct mv88e6xxx_chip *chip, u16 fid, u16 op)
  99. {
  100. u16 val;
  101. int err;
  102. /* FID bits are dispatched all around gradually as more are supported */
  103. if (mv88e6xxx_num_databases(chip) > 256) {
  104. err = mv88e6xxx_g1_atu_fid_write(chip, fid);
  105. if (err)
  106. return err;
  107. } else {
  108. if (mv88e6xxx_num_databases(chip) > 64) {
  109. /* ATU DBNum[7:4] are located in ATU Control 15:12 */
  110. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL,
  111. &val);
  112. if (err)
  113. return err;
  114. val = (val & 0x0fff) | ((fid << 8) & 0xf000);
  115. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_CTL,
  116. val);
  117. if (err)
  118. return err;
  119. } else if (mv88e6xxx_num_databases(chip) > 16) {
  120. /* ATU DBNum[5:4] are located in ATU Operation 9:8 */
  121. op |= (fid & 0x30) << 4;
  122. }
  123. /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
  124. op |= fid & 0xf;
  125. }
  126. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_OP,
  127. MV88E6XXX_G1_ATU_OP_BUSY | op);
  128. if (err)
  129. return err;
  130. return mv88e6xxx_g1_atu_op_wait(chip);
  131. }
  132. int mv88e6xxx_g1_atu_get_next(struct mv88e6xxx_chip *chip, u16 fid)
  133. {
  134. return mv88e6xxx_g1_atu_op(chip, fid, MV88E6XXX_G1_ATU_OP_GET_NEXT_DB);
  135. }
  136. static int mv88e6xxx_g1_atu_fid_read(struct mv88e6xxx_chip *chip, u16 *fid)
  137. {
  138. u16 val = 0, upper = 0, op = 0;
  139. int err = -EOPNOTSUPP;
  140. if (mv88e6xxx_num_databases(chip) > 256) {
  141. err = mv88e6xxx_g1_read(chip, MV88E6352_G1_ATU_FID, &val);
  142. val &= 0xfff;
  143. if (err)
  144. return err;
  145. } else {
  146. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_OP, &op);
  147. if (err)
  148. return err;
  149. if (mv88e6xxx_num_databases(chip) > 64) {
  150. /* ATU DBNum[7:4] are located in ATU Control 15:12 */
  151. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL,
  152. &upper);
  153. if (err)
  154. return err;
  155. upper = (upper >> 8) & 0x00f0;
  156. } else if (mv88e6xxx_num_databases(chip) > 16) {
  157. /* ATU DBNum[5:4] are located in ATU Operation 9:8 */
  158. upper = (op >> 4) & 0x30;
  159. }
  160. /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
  161. val = (op & 0xf) | upper;
  162. }
  163. *fid = val;
  164. return err;
  165. }
  166. /* Offset 0x0C: ATU Data Register */
  167. static int mv88e6xxx_g1_atu_data_read(struct mv88e6xxx_chip *chip,
  168. struct mv88e6xxx_atu_entry *entry)
  169. {
  170. u16 val;
  171. int err;
  172. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_DATA, &val);
  173. if (err)
  174. return err;
  175. entry->state = val & 0xf;
  176. if (entry->state) {
  177. entry->trunk = !!(val & MV88E6XXX_G1_ATU_DATA_TRUNK);
  178. entry->portvec = (val >> 4) & mv88e6xxx_port_mask(chip);
  179. }
  180. return 0;
  181. }
  182. static int mv88e6xxx_g1_atu_data_write(struct mv88e6xxx_chip *chip,
  183. struct mv88e6xxx_atu_entry *entry)
  184. {
  185. u16 data = entry->state & 0xf;
  186. if (entry->state) {
  187. if (entry->trunk)
  188. data |= MV88E6XXX_G1_ATU_DATA_TRUNK;
  189. data |= (entry->portvec & mv88e6xxx_port_mask(chip)) << 4;
  190. }
  191. return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_DATA, data);
  192. }
  193. /* Offset 0x0D: ATU MAC Address Register Bytes 0 & 1
  194. * Offset 0x0E: ATU MAC Address Register Bytes 2 & 3
  195. * Offset 0x0F: ATU MAC Address Register Bytes 4 & 5
  196. */
  197. static int mv88e6xxx_g1_atu_mac_read(struct mv88e6xxx_chip *chip,
  198. struct mv88e6xxx_atu_entry *entry)
  199. {
  200. u16 val;
  201. int i, err;
  202. for (i = 0; i < 3; i++) {
  203. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_MAC01 + i, &val);
  204. if (err)
  205. return err;
  206. entry->mac[i * 2] = val >> 8;
  207. entry->mac[i * 2 + 1] = val & 0xff;
  208. }
  209. return 0;
  210. }
  211. static int mv88e6xxx_g1_atu_mac_write(struct mv88e6xxx_chip *chip,
  212. struct mv88e6xxx_atu_entry *entry)
  213. {
  214. u16 val;
  215. int i, err;
  216. for (i = 0; i < 3; i++) {
  217. val = (entry->mac[i * 2] << 8) | entry->mac[i * 2 + 1];
  218. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_MAC01 + i, val);
  219. if (err)
  220. return err;
  221. }
  222. return 0;
  223. }
  224. /* Address Translation Unit operations */
  225. int mv88e6xxx_g1_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
  226. struct mv88e6xxx_atu_entry *entry)
  227. {
  228. int err;
  229. err = mv88e6xxx_g1_atu_op_wait(chip);
  230. if (err)
  231. return err;
  232. /* Write the MAC address to iterate from only once */
  233. if (!entry->state) {
  234. err = mv88e6xxx_g1_atu_mac_write(chip, entry);
  235. if (err)
  236. return err;
  237. }
  238. err = mv88e6xxx_g1_atu_op(chip, fid, MV88E6XXX_G1_ATU_OP_GET_NEXT_DB);
  239. if (err)
  240. return err;
  241. err = mv88e6xxx_g1_atu_data_read(chip, entry);
  242. if (err)
  243. return err;
  244. return mv88e6xxx_g1_atu_mac_read(chip, entry);
  245. }
  246. int mv88e6xxx_g1_atu_loadpurge(struct mv88e6xxx_chip *chip, u16 fid,
  247. struct mv88e6xxx_atu_entry *entry)
  248. {
  249. int err;
  250. err = mv88e6xxx_g1_atu_op_wait(chip);
  251. if (err)
  252. return err;
  253. err = mv88e6xxx_g1_atu_mac_write(chip, entry);
  254. if (err)
  255. return err;
  256. err = mv88e6xxx_g1_atu_data_write(chip, entry);
  257. if (err)
  258. return err;
  259. return mv88e6xxx_g1_atu_op(chip, fid, MV88E6XXX_G1_ATU_OP_LOAD_DB);
  260. }
  261. static int mv88e6xxx_g1_atu_flushmove(struct mv88e6xxx_chip *chip, u16 fid,
  262. struct mv88e6xxx_atu_entry *entry,
  263. bool all)
  264. {
  265. u16 op;
  266. int err;
  267. err = mv88e6xxx_g1_atu_op_wait(chip);
  268. if (err)
  269. return err;
  270. err = mv88e6xxx_g1_atu_data_write(chip, entry);
  271. if (err)
  272. return err;
  273. /* Flush/Move all or non-static entries from all or a given database */
  274. if (all && fid)
  275. op = MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_ALL_DB;
  276. else if (fid)
  277. op = MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
  278. else if (all)
  279. op = MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_ALL;
  280. else
  281. op = MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_NON_STATIC;
  282. return mv88e6xxx_g1_atu_op(chip, fid, op);
  283. }
  284. int mv88e6xxx_g1_atu_flush(struct mv88e6xxx_chip *chip, u16 fid, bool all)
  285. {
  286. struct mv88e6xxx_atu_entry entry = {
  287. .state = 0, /* Null EntryState means Flush */
  288. };
  289. return mv88e6xxx_g1_atu_flushmove(chip, fid, &entry, all);
  290. }
  291. static int mv88e6xxx_g1_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
  292. int from_port, int to_port, bool all)
  293. {
  294. struct mv88e6xxx_atu_entry entry = { 0 };
  295. unsigned long mask;
  296. int shift;
  297. if (!chip->info->atu_move_port_mask)
  298. return -EOPNOTSUPP;
  299. mask = chip->info->atu_move_port_mask;
  300. shift = bitmap_weight(&mask, 16);
  301. entry.state = 0xf; /* Full EntryState means Move */
  302. entry.portvec = from_port & mask;
  303. entry.portvec |= (to_port & mask) << shift;
  304. return mv88e6xxx_g1_atu_flushmove(chip, fid, &entry, all);
  305. }
  306. int mv88e6xxx_g1_atu_remove(struct mv88e6xxx_chip *chip, u16 fid, int port,
  307. bool all)
  308. {
  309. int from_port = port;
  310. int to_port = chip->info->atu_move_port_mask;
  311. return mv88e6xxx_g1_atu_move(chip, fid, from_port, to_port, all);
  312. }
  313. static irqreturn_t mv88e6xxx_g1_atu_prob_irq_thread_fn(int irq, void *dev_id)
  314. {
  315. struct mv88e6xxx_chip *chip = dev_id;
  316. struct mv88e6xxx_atu_entry entry;
  317. int err, spid;
  318. u16 val, fid;
  319. mv88e6xxx_reg_lock(chip);
  320. err = mv88e6xxx_g1_read_atu_violation(chip);
  321. if (err)
  322. goto out;
  323. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_OP, &val);
  324. if (err)
  325. goto out;
  326. err = mv88e6xxx_g1_atu_fid_read(chip, &fid);
  327. if (err)
  328. goto out;
  329. err = mv88e6xxx_g1_atu_data_read(chip, &entry);
  330. if (err)
  331. goto out;
  332. err = mv88e6xxx_g1_atu_mac_read(chip, &entry);
  333. if (err)
  334. goto out;
  335. spid = entry.state;
  336. if (val & MV88E6XXX_G1_ATU_OP_AGE_OUT_VIOLATION) {
  337. dev_err_ratelimited(chip->dev,
  338. "ATU age out violation for %pM\n",
  339. entry.mac);
  340. }
  341. if (val & MV88E6XXX_G1_ATU_OP_MEMBER_VIOLATION) {
  342. trace_mv88e6xxx_atu_member_violation(chip->dev, spid,
  343. entry.portvec, entry.mac,
  344. fid);
  345. chip->ports[spid].atu_member_violation++;
  346. }
  347. if (val & MV88E6XXX_G1_ATU_OP_MISS_VIOLATION) {
  348. trace_mv88e6xxx_atu_miss_violation(chip->dev, spid,
  349. entry.portvec, entry.mac,
  350. fid);
  351. chip->ports[spid].atu_miss_violation++;
  352. }
  353. if (val & MV88E6XXX_G1_ATU_OP_FULL_VIOLATION) {
  354. trace_mv88e6xxx_atu_full_violation(chip->dev, spid,
  355. entry.portvec, entry.mac,
  356. fid);
  357. chip->ports[spid].atu_full_violation++;
  358. }
  359. mv88e6xxx_reg_unlock(chip);
  360. return IRQ_HANDLED;
  361. out:
  362. mv88e6xxx_reg_unlock(chip);
  363. dev_err(chip->dev, "ATU problem: error %d while handling interrupt\n",
  364. err);
  365. return IRQ_HANDLED;
  366. }
  367. int mv88e6xxx_g1_atu_prob_irq_setup(struct mv88e6xxx_chip *chip)
  368. {
  369. int err;
  370. chip->atu_prob_irq = irq_find_mapping(chip->g1_irq.domain,
  371. MV88E6XXX_G1_STS_IRQ_ATU_PROB);
  372. if (chip->atu_prob_irq < 0)
  373. return chip->atu_prob_irq;
  374. snprintf(chip->atu_prob_irq_name, sizeof(chip->atu_prob_irq_name),
  375. "mv88e6xxx-%s-g1-atu-prob", dev_name(chip->dev));
  376. err = request_threaded_irq(chip->atu_prob_irq, NULL,
  377. mv88e6xxx_g1_atu_prob_irq_thread_fn,
  378. IRQF_ONESHOT, chip->atu_prob_irq_name,
  379. chip);
  380. if (err)
  381. irq_dispose_mapping(chip->atu_prob_irq);
  382. return err;
  383. }
  384. void mv88e6xxx_g1_atu_prob_irq_free(struct mv88e6xxx_chip *chip)
  385. {
  386. free_irq(chip->atu_prob_irq, chip);
  387. irq_dispose_mapping(chip->atu_prob_irq);
  388. }