b53_serdes.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. // SPDX-License-Identifier: GPL-2.0 or BSD-3-Clause
  2. /*
  3. * Northstar Plus switch SerDes/SGMII PHY main logic
  4. *
  5. * Copyright (C) 2018 Florian Fainelli <[email protected]>
  6. */
  7. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  8. #include <linux/delay.h>
  9. #include <linux/kernel.h>
  10. #include <linux/phy.h>
  11. #include <linux/phylink.h>
  12. #include <net/dsa.h>
  13. #include "b53_priv.h"
  14. #include "b53_serdes.h"
  15. #include "b53_regs.h"
  16. static inline struct b53_pcs *pcs_to_b53_pcs(struct phylink_pcs *pcs)
  17. {
  18. return container_of(pcs, struct b53_pcs, pcs);
  19. }
  20. static void b53_serdes_write_blk(struct b53_device *dev, u8 offset, u16 block,
  21. u16 value)
  22. {
  23. b53_write16(dev, B53_SERDES_PAGE, B53_SERDES_BLKADDR, block);
  24. b53_write16(dev, B53_SERDES_PAGE, offset, value);
  25. }
  26. static u16 b53_serdes_read_blk(struct b53_device *dev, u8 offset, u16 block)
  27. {
  28. u16 value;
  29. b53_write16(dev, B53_SERDES_PAGE, B53_SERDES_BLKADDR, block);
  30. b53_read16(dev, B53_SERDES_PAGE, offset, &value);
  31. return value;
  32. }
  33. static void b53_serdes_set_lane(struct b53_device *dev, u8 lane)
  34. {
  35. if (dev->serdes_lane == lane)
  36. return;
  37. WARN_ON(lane > 1);
  38. b53_serdes_write_blk(dev, B53_SERDES_LANE,
  39. SERDES_XGXSBLK0_BLOCKADDRESS, lane);
  40. dev->serdes_lane = lane;
  41. }
  42. static void b53_serdes_write(struct b53_device *dev, u8 lane,
  43. u8 offset, u16 block, u16 value)
  44. {
  45. b53_serdes_set_lane(dev, lane);
  46. b53_serdes_write_blk(dev, offset, block, value);
  47. }
  48. static u16 b53_serdes_read(struct b53_device *dev, u8 lane,
  49. u8 offset, u16 block)
  50. {
  51. b53_serdes_set_lane(dev, lane);
  52. return b53_serdes_read_blk(dev, offset, block);
  53. }
  54. static int b53_serdes_config(struct phylink_pcs *pcs, unsigned int mode,
  55. phy_interface_t interface,
  56. const unsigned long *advertising,
  57. bool permit_pause_to_mac)
  58. {
  59. struct b53_device *dev = pcs_to_b53_pcs(pcs)->dev;
  60. u8 lane = pcs_to_b53_pcs(pcs)->lane;
  61. u16 reg;
  62. reg = b53_serdes_read(dev, lane, B53_SERDES_DIGITAL_CONTROL(1),
  63. SERDES_DIGITAL_BLK);
  64. if (interface == PHY_INTERFACE_MODE_1000BASEX)
  65. reg |= FIBER_MODE_1000X;
  66. else
  67. reg &= ~FIBER_MODE_1000X;
  68. b53_serdes_write(dev, lane, B53_SERDES_DIGITAL_CONTROL(1),
  69. SERDES_DIGITAL_BLK, reg);
  70. return 0;
  71. }
  72. static void b53_serdes_an_restart(struct phylink_pcs *pcs)
  73. {
  74. struct b53_device *dev = pcs_to_b53_pcs(pcs)->dev;
  75. u8 lane = pcs_to_b53_pcs(pcs)->lane;
  76. u16 reg;
  77. reg = b53_serdes_read(dev, lane, B53_SERDES_MII_REG(MII_BMCR),
  78. SERDES_MII_BLK);
  79. reg |= BMCR_ANRESTART;
  80. b53_serdes_write(dev, lane, B53_SERDES_MII_REG(MII_BMCR),
  81. SERDES_MII_BLK, reg);
  82. }
  83. static void b53_serdes_get_state(struct phylink_pcs *pcs,
  84. struct phylink_link_state *state)
  85. {
  86. struct b53_device *dev = pcs_to_b53_pcs(pcs)->dev;
  87. u8 lane = pcs_to_b53_pcs(pcs)->lane;
  88. u16 dig, bmsr;
  89. dig = b53_serdes_read(dev, lane, B53_SERDES_DIGITAL_STATUS,
  90. SERDES_DIGITAL_BLK);
  91. bmsr = b53_serdes_read(dev, lane, B53_SERDES_MII_REG(MII_BMSR),
  92. SERDES_MII_BLK);
  93. switch ((dig >> SPEED_STATUS_SHIFT) & SPEED_STATUS_MASK) {
  94. case SPEED_STATUS_10:
  95. state->speed = SPEED_10;
  96. break;
  97. case SPEED_STATUS_100:
  98. state->speed = SPEED_100;
  99. break;
  100. case SPEED_STATUS_1000:
  101. state->speed = SPEED_1000;
  102. break;
  103. default:
  104. case SPEED_STATUS_2500:
  105. state->speed = SPEED_2500;
  106. break;
  107. }
  108. state->duplex = dig & DUPLEX_STATUS ? DUPLEX_FULL : DUPLEX_HALF;
  109. state->an_complete = !!(bmsr & BMSR_ANEGCOMPLETE);
  110. state->link = !!(dig & LINK_STATUS);
  111. if (dig & PAUSE_RESOLUTION_RX_SIDE)
  112. state->pause |= MLO_PAUSE_RX;
  113. if (dig & PAUSE_RESOLUTION_TX_SIDE)
  114. state->pause |= MLO_PAUSE_TX;
  115. }
  116. void b53_serdes_link_set(struct b53_device *dev, int port, unsigned int mode,
  117. phy_interface_t interface, bool link_up)
  118. {
  119. u8 lane = b53_serdes_map_lane(dev, port);
  120. u16 reg;
  121. if (lane == B53_INVALID_LANE)
  122. return;
  123. reg = b53_serdes_read(dev, lane, B53_SERDES_MII_REG(MII_BMCR),
  124. SERDES_MII_BLK);
  125. if (link_up)
  126. reg &= ~BMCR_PDOWN;
  127. else
  128. reg |= BMCR_PDOWN;
  129. b53_serdes_write(dev, lane, B53_SERDES_MII_REG(MII_BMCR),
  130. SERDES_MII_BLK, reg);
  131. }
  132. EXPORT_SYMBOL(b53_serdes_link_set);
  133. static const struct phylink_pcs_ops b53_pcs_ops = {
  134. .pcs_get_state = b53_serdes_get_state,
  135. .pcs_config = b53_serdes_config,
  136. .pcs_an_restart = b53_serdes_an_restart,
  137. };
  138. void b53_serdes_phylink_get_caps(struct b53_device *dev, int port,
  139. struct phylink_config *config)
  140. {
  141. u8 lane = b53_serdes_map_lane(dev, port);
  142. if (lane == B53_INVALID_LANE)
  143. return;
  144. switch (lane) {
  145. case 0:
  146. /* It appears lane 0 supports 2500base-X and 1000base-X */
  147. __set_bit(PHY_INTERFACE_MODE_2500BASEX,
  148. config->supported_interfaces);
  149. config->mac_capabilities |= MAC_2500FD;
  150. fallthrough;
  151. case 1:
  152. /* It appears lane 1 only supports 1000base-X and SGMII */
  153. __set_bit(PHY_INTERFACE_MODE_1000BASEX,
  154. config->supported_interfaces);
  155. __set_bit(PHY_INTERFACE_MODE_SGMII,
  156. config->supported_interfaces);
  157. config->mac_capabilities |= MAC_1000FD;
  158. break;
  159. default:
  160. break;
  161. }
  162. }
  163. EXPORT_SYMBOL(b53_serdes_phylink_get_caps);
  164. struct phylink_pcs *b53_serdes_phylink_mac_select_pcs(struct b53_device *dev,
  165. int port,
  166. phy_interface_t interface)
  167. {
  168. u8 lane = b53_serdes_map_lane(dev, port);
  169. if (lane == B53_INVALID_LANE || lane >= B53_N_PCS ||
  170. !dev->pcs[lane].dev)
  171. return NULL;
  172. if (!phy_interface_mode_is_8023z(interface) &&
  173. interface != PHY_INTERFACE_MODE_SGMII)
  174. return NULL;
  175. return &dev->pcs[lane].pcs;
  176. }
  177. EXPORT_SYMBOL(b53_serdes_phylink_mac_select_pcs);
  178. int b53_serdes_init(struct b53_device *dev, int port)
  179. {
  180. u8 lane = b53_serdes_map_lane(dev, port);
  181. struct b53_pcs *pcs;
  182. u16 id0, msb, lsb;
  183. if (lane == B53_INVALID_LANE)
  184. return -EINVAL;
  185. id0 = b53_serdes_read(dev, lane, B53_SERDES_ID0, SERDES_ID0);
  186. msb = b53_serdes_read(dev, lane, B53_SERDES_MII_REG(MII_PHYSID1),
  187. SERDES_MII_BLK);
  188. lsb = b53_serdes_read(dev, lane, B53_SERDES_MII_REG(MII_PHYSID2),
  189. SERDES_MII_BLK);
  190. if (id0 == 0 || id0 == 0xffff) {
  191. dev_err(dev->dev, "SerDes not initialized, check settings\n");
  192. return -ENODEV;
  193. }
  194. dev_info(dev->dev,
  195. "SerDes lane %d, model: %d, rev %c%d (OUI: 0x%08x)\n",
  196. lane, id0 & SERDES_ID0_MODEL_MASK,
  197. (id0 >> SERDES_ID0_REV_LETTER_SHIFT) + 0x41,
  198. (id0 >> SERDES_ID0_REV_NUM_SHIFT) & SERDES_ID0_REV_NUM_MASK,
  199. (u32)msb << 16 | lsb);
  200. pcs = &dev->pcs[lane];
  201. pcs->dev = dev;
  202. pcs->lane = lane;
  203. pcs->pcs.ops = &b53_pcs_ops;
  204. return 0;
  205. }
  206. EXPORT_SYMBOL(b53_serdes_init);
  207. MODULE_AUTHOR("Florian Fainelli <[email protected]>");
  208. MODULE_DESCRIPTION("B53 Switch SerDes driver");
  209. MODULE_LICENSE("Dual BSD/GPL");