mcp251xfd.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. /* SPDX-License-Identifier: GPL-2.0
  2. *
  3. * mcp251xfd - Microchip MCP251xFD Family CAN controller driver
  4. *
  5. * Copyright (c) 2019, 2020, 2021 Pengutronix,
  6. * Marc Kleine-Budde <[email protected]>
  7. * Copyright (c) 2019 Martin Sperl <[email protected]>
  8. */
  9. #ifndef _MCP251XFD_H
  10. #define _MCP251XFD_H
  11. #include <linux/bitfield.h>
  12. #include <linux/can/core.h>
  13. #include <linux/can/dev.h>
  14. #include <linux/can/rx-offload.h>
  15. #include <linux/gpio/consumer.h>
  16. #include <linux/kernel.h>
  17. #include <linux/netdevice.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/spi/spi.h>
  21. #include <linux/timecounter.h>
  22. #include <linux/workqueue.h>
  23. /* MPC251x registers */
  24. /* CAN FD Controller Module SFR */
  25. #define MCP251XFD_REG_CON 0x00
  26. #define MCP251XFD_REG_CON_TXBWS_MASK GENMASK(31, 28)
  27. #define MCP251XFD_REG_CON_ABAT BIT(27)
  28. #define MCP251XFD_REG_CON_REQOP_MASK GENMASK(26, 24)
  29. #define MCP251XFD_REG_CON_MODE_MIXED 0
  30. #define MCP251XFD_REG_CON_MODE_SLEEP 1
  31. #define MCP251XFD_REG_CON_MODE_INT_LOOPBACK 2
  32. #define MCP251XFD_REG_CON_MODE_LISTENONLY 3
  33. #define MCP251XFD_REG_CON_MODE_CONFIG 4
  34. #define MCP251XFD_REG_CON_MODE_EXT_LOOPBACK 5
  35. #define MCP251XFD_REG_CON_MODE_CAN2_0 6
  36. #define MCP251XFD_REG_CON_MODE_RESTRICTED 7
  37. #define MCP251XFD_REG_CON_OPMOD_MASK GENMASK(23, 21)
  38. #define MCP251XFD_REG_CON_TXQEN BIT(20)
  39. #define MCP251XFD_REG_CON_STEF BIT(19)
  40. #define MCP251XFD_REG_CON_SERR2LOM BIT(18)
  41. #define MCP251XFD_REG_CON_ESIGM BIT(17)
  42. #define MCP251XFD_REG_CON_RTXAT BIT(16)
  43. #define MCP251XFD_REG_CON_BRSDIS BIT(12)
  44. #define MCP251XFD_REG_CON_BUSY BIT(11)
  45. #define MCP251XFD_REG_CON_WFT_MASK GENMASK(10, 9)
  46. #define MCP251XFD_REG_CON_WFT_T00FILTER 0x0
  47. #define MCP251XFD_REG_CON_WFT_T01FILTER 0x1
  48. #define MCP251XFD_REG_CON_WFT_T10FILTER 0x2
  49. #define MCP251XFD_REG_CON_WFT_T11FILTER 0x3
  50. #define MCP251XFD_REG_CON_WAKFIL BIT(8)
  51. #define MCP251XFD_REG_CON_PXEDIS BIT(6)
  52. #define MCP251XFD_REG_CON_ISOCRCEN BIT(5)
  53. #define MCP251XFD_REG_CON_DNCNT_MASK GENMASK(4, 0)
  54. #define MCP251XFD_REG_NBTCFG 0x04
  55. #define MCP251XFD_REG_NBTCFG_BRP_MASK GENMASK(31, 24)
  56. #define MCP251XFD_REG_NBTCFG_TSEG1_MASK GENMASK(23, 16)
  57. #define MCP251XFD_REG_NBTCFG_TSEG2_MASK GENMASK(14, 8)
  58. #define MCP251XFD_REG_NBTCFG_SJW_MASK GENMASK(6, 0)
  59. #define MCP251XFD_REG_DBTCFG 0x08
  60. #define MCP251XFD_REG_DBTCFG_BRP_MASK GENMASK(31, 24)
  61. #define MCP251XFD_REG_DBTCFG_TSEG1_MASK GENMASK(20, 16)
  62. #define MCP251XFD_REG_DBTCFG_TSEG2_MASK GENMASK(11, 8)
  63. #define MCP251XFD_REG_DBTCFG_SJW_MASK GENMASK(3, 0)
  64. #define MCP251XFD_REG_TDC 0x0c
  65. #define MCP251XFD_REG_TDC_EDGFLTEN BIT(25)
  66. #define MCP251XFD_REG_TDC_SID11EN BIT(24)
  67. #define MCP251XFD_REG_TDC_TDCMOD_MASK GENMASK(17, 16)
  68. #define MCP251XFD_REG_TDC_TDCMOD_AUTO 2
  69. #define MCP251XFD_REG_TDC_TDCMOD_MANUAL 1
  70. #define MCP251XFD_REG_TDC_TDCMOD_DISABLED 0
  71. #define MCP251XFD_REG_TDC_TDCO_MASK GENMASK(14, 8)
  72. #define MCP251XFD_REG_TDC_TDCV_MASK GENMASK(5, 0)
  73. #define MCP251XFD_REG_TBC 0x10
  74. #define MCP251XFD_REG_TSCON 0x14
  75. #define MCP251XFD_REG_TSCON_TSRES BIT(18)
  76. #define MCP251XFD_REG_TSCON_TSEOF BIT(17)
  77. #define MCP251XFD_REG_TSCON_TBCEN BIT(16)
  78. #define MCP251XFD_REG_TSCON_TBCPRE_MASK GENMASK(9, 0)
  79. #define MCP251XFD_REG_VEC 0x18
  80. #define MCP251XFD_REG_VEC_RXCODE_MASK GENMASK(30, 24)
  81. #define MCP251XFD_REG_VEC_TXCODE_MASK GENMASK(22, 16)
  82. #define MCP251XFD_REG_VEC_FILHIT_MASK GENMASK(12, 8)
  83. #define MCP251XFD_REG_VEC_ICODE_MASK GENMASK(6, 0)
  84. #define MCP251XFD_REG_INT 0x1c
  85. #define MCP251XFD_REG_INT_IF_MASK GENMASK(15, 0)
  86. #define MCP251XFD_REG_INT_IE_MASK GENMASK(31, 16)
  87. #define MCP251XFD_REG_INT_IVMIE BIT(31)
  88. #define MCP251XFD_REG_INT_WAKIE BIT(30)
  89. #define MCP251XFD_REG_INT_CERRIE BIT(29)
  90. #define MCP251XFD_REG_INT_SERRIE BIT(28)
  91. #define MCP251XFD_REG_INT_RXOVIE BIT(27)
  92. #define MCP251XFD_REG_INT_TXATIE BIT(26)
  93. #define MCP251XFD_REG_INT_SPICRCIE BIT(25)
  94. #define MCP251XFD_REG_INT_ECCIE BIT(24)
  95. #define MCP251XFD_REG_INT_TEFIE BIT(20)
  96. #define MCP251XFD_REG_INT_MODIE BIT(19)
  97. #define MCP251XFD_REG_INT_TBCIE BIT(18)
  98. #define MCP251XFD_REG_INT_RXIE BIT(17)
  99. #define MCP251XFD_REG_INT_TXIE BIT(16)
  100. #define MCP251XFD_REG_INT_IVMIF BIT(15)
  101. #define MCP251XFD_REG_INT_WAKIF BIT(14)
  102. #define MCP251XFD_REG_INT_CERRIF BIT(13)
  103. #define MCP251XFD_REG_INT_SERRIF BIT(12)
  104. #define MCP251XFD_REG_INT_RXOVIF BIT(11)
  105. #define MCP251XFD_REG_INT_TXATIF BIT(10)
  106. #define MCP251XFD_REG_INT_SPICRCIF BIT(9)
  107. #define MCP251XFD_REG_INT_ECCIF BIT(8)
  108. #define MCP251XFD_REG_INT_TEFIF BIT(4)
  109. #define MCP251XFD_REG_INT_MODIF BIT(3)
  110. #define MCP251XFD_REG_INT_TBCIF BIT(2)
  111. #define MCP251XFD_REG_INT_RXIF BIT(1)
  112. #define MCP251XFD_REG_INT_TXIF BIT(0)
  113. /* These IRQ flags must be cleared by SW in the CAN_INT register */
  114. #define MCP251XFD_REG_INT_IF_CLEARABLE_MASK \
  115. (MCP251XFD_REG_INT_IVMIF | MCP251XFD_REG_INT_WAKIF | \
  116. MCP251XFD_REG_INT_CERRIF | MCP251XFD_REG_INT_SERRIF | \
  117. MCP251XFD_REG_INT_MODIF)
  118. #define MCP251XFD_REG_RXIF 0x20
  119. #define MCP251XFD_REG_TXIF 0x24
  120. #define MCP251XFD_REG_RXOVIF 0x28
  121. #define MCP251XFD_REG_TXATIF 0x2c
  122. #define MCP251XFD_REG_TXREQ 0x30
  123. #define MCP251XFD_REG_TREC 0x34
  124. #define MCP251XFD_REG_TREC_TXBO BIT(21)
  125. #define MCP251XFD_REG_TREC_TXBP BIT(20)
  126. #define MCP251XFD_REG_TREC_RXBP BIT(19)
  127. #define MCP251XFD_REG_TREC_TXWARN BIT(18)
  128. #define MCP251XFD_REG_TREC_RXWARN BIT(17)
  129. #define MCP251XFD_REG_TREC_EWARN BIT(16)
  130. #define MCP251XFD_REG_TREC_TEC_MASK GENMASK(15, 8)
  131. #define MCP251XFD_REG_TREC_REC_MASK GENMASK(7, 0)
  132. #define MCP251XFD_REG_BDIAG0 0x38
  133. #define MCP251XFD_REG_BDIAG0_DTERRCNT_MASK GENMASK(31, 24)
  134. #define MCP251XFD_REG_BDIAG0_DRERRCNT_MASK GENMASK(23, 16)
  135. #define MCP251XFD_REG_BDIAG0_NTERRCNT_MASK GENMASK(15, 8)
  136. #define MCP251XFD_REG_BDIAG0_NRERRCNT_MASK GENMASK(7, 0)
  137. #define MCP251XFD_REG_BDIAG1 0x3c
  138. #define MCP251XFD_REG_BDIAG1_DLCMM BIT(31)
  139. #define MCP251XFD_REG_BDIAG1_ESI BIT(30)
  140. #define MCP251XFD_REG_BDIAG1_DCRCERR BIT(29)
  141. #define MCP251XFD_REG_BDIAG1_DSTUFERR BIT(28)
  142. #define MCP251XFD_REG_BDIAG1_DFORMERR BIT(27)
  143. #define MCP251XFD_REG_BDIAG1_DBIT1ERR BIT(25)
  144. #define MCP251XFD_REG_BDIAG1_DBIT0ERR BIT(24)
  145. #define MCP251XFD_REG_BDIAG1_TXBOERR BIT(23)
  146. #define MCP251XFD_REG_BDIAG1_NCRCERR BIT(21)
  147. #define MCP251XFD_REG_BDIAG1_NSTUFERR BIT(20)
  148. #define MCP251XFD_REG_BDIAG1_NFORMERR BIT(19)
  149. #define MCP251XFD_REG_BDIAG1_NACKERR BIT(18)
  150. #define MCP251XFD_REG_BDIAG1_NBIT1ERR BIT(17)
  151. #define MCP251XFD_REG_BDIAG1_NBIT0ERR BIT(16)
  152. #define MCP251XFD_REG_BDIAG1_BERR_MASK \
  153. (MCP251XFD_REG_BDIAG1_DLCMM | MCP251XFD_REG_BDIAG1_ESI | \
  154. MCP251XFD_REG_BDIAG1_DCRCERR | MCP251XFD_REG_BDIAG1_DSTUFERR | \
  155. MCP251XFD_REG_BDIAG1_DFORMERR | MCP251XFD_REG_BDIAG1_DBIT1ERR | \
  156. MCP251XFD_REG_BDIAG1_DBIT0ERR | MCP251XFD_REG_BDIAG1_TXBOERR | \
  157. MCP251XFD_REG_BDIAG1_NCRCERR | MCP251XFD_REG_BDIAG1_NSTUFERR | \
  158. MCP251XFD_REG_BDIAG1_NFORMERR | MCP251XFD_REG_BDIAG1_NACKERR | \
  159. MCP251XFD_REG_BDIAG1_NBIT1ERR | MCP251XFD_REG_BDIAG1_NBIT0ERR)
  160. #define MCP251XFD_REG_BDIAG1_EFMSGCNT_MASK GENMASK(15, 0)
  161. #define MCP251XFD_REG_TEFCON 0x40
  162. #define MCP251XFD_REG_TEFCON_FSIZE_MASK GENMASK(28, 24)
  163. #define MCP251XFD_REG_TEFCON_FRESET BIT(10)
  164. #define MCP251XFD_REG_TEFCON_UINC BIT(8)
  165. #define MCP251XFD_REG_TEFCON_TEFTSEN BIT(5)
  166. #define MCP251XFD_REG_TEFCON_TEFOVIE BIT(3)
  167. #define MCP251XFD_REG_TEFCON_TEFFIE BIT(2)
  168. #define MCP251XFD_REG_TEFCON_TEFHIE BIT(1)
  169. #define MCP251XFD_REG_TEFCON_TEFNEIE BIT(0)
  170. #define MCP251XFD_REG_TEFSTA 0x44
  171. #define MCP251XFD_REG_TEFSTA_TEFOVIF BIT(3)
  172. #define MCP251XFD_REG_TEFSTA_TEFFIF BIT(2)
  173. #define MCP251XFD_REG_TEFSTA_TEFHIF BIT(1)
  174. #define MCP251XFD_REG_TEFSTA_TEFNEIF BIT(0)
  175. #define MCP251XFD_REG_TEFUA 0x48
  176. #define MCP251XFD_REG_TXQCON 0x50
  177. #define MCP251XFD_REG_TXQCON_PLSIZE_MASK GENMASK(31, 29)
  178. #define MCP251XFD_REG_TXQCON_PLSIZE_8 0
  179. #define MCP251XFD_REG_TXQCON_PLSIZE_12 1
  180. #define MCP251XFD_REG_TXQCON_PLSIZE_16 2
  181. #define MCP251XFD_REG_TXQCON_PLSIZE_20 3
  182. #define MCP251XFD_REG_TXQCON_PLSIZE_24 4
  183. #define MCP251XFD_REG_TXQCON_PLSIZE_32 5
  184. #define MCP251XFD_REG_TXQCON_PLSIZE_48 6
  185. #define MCP251XFD_REG_TXQCON_PLSIZE_64 7
  186. #define MCP251XFD_REG_TXQCON_FSIZE_MASK GENMASK(28, 24)
  187. #define MCP251XFD_REG_TXQCON_TXAT_UNLIMITED 3
  188. #define MCP251XFD_REG_TXQCON_TXAT_THREE_SHOT 1
  189. #define MCP251XFD_REG_TXQCON_TXAT_ONE_SHOT 0
  190. #define MCP251XFD_REG_TXQCON_TXAT_MASK GENMASK(22, 21)
  191. #define MCP251XFD_REG_TXQCON_TXPRI_MASK GENMASK(20, 16)
  192. #define MCP251XFD_REG_TXQCON_FRESET BIT(10)
  193. #define MCP251XFD_REG_TXQCON_TXREQ BIT(9)
  194. #define MCP251XFD_REG_TXQCON_UINC BIT(8)
  195. #define MCP251XFD_REG_TXQCON_TXEN BIT(7)
  196. #define MCP251XFD_REG_TXQCON_TXATIE BIT(4)
  197. #define MCP251XFD_REG_TXQCON_TXQEIE BIT(2)
  198. #define MCP251XFD_REG_TXQCON_TXQNIE BIT(0)
  199. #define MCP251XFD_REG_TXQSTA 0x54
  200. #define MCP251XFD_REG_TXQSTA_TXQCI_MASK GENMASK(12, 8)
  201. #define MCP251XFD_REG_TXQSTA_TXABT BIT(7)
  202. #define MCP251XFD_REG_TXQSTA_TXLARB BIT(6)
  203. #define MCP251XFD_REG_TXQSTA_TXERR BIT(5)
  204. #define MCP251XFD_REG_TXQSTA_TXATIF BIT(4)
  205. #define MCP251XFD_REG_TXQSTA_TXQEIF BIT(2)
  206. #define MCP251XFD_REG_TXQSTA_TXQNIF BIT(0)
  207. #define MCP251XFD_REG_TXQUA 0x58
  208. #define MCP251XFD_REG_FIFOCON(x) (0x50 + 0xc * (x))
  209. #define MCP251XFD_REG_FIFOCON_PLSIZE_MASK GENMASK(31, 29)
  210. #define MCP251XFD_REG_FIFOCON_PLSIZE_8 0
  211. #define MCP251XFD_REG_FIFOCON_PLSIZE_12 1
  212. #define MCP251XFD_REG_FIFOCON_PLSIZE_16 2
  213. #define MCP251XFD_REG_FIFOCON_PLSIZE_20 3
  214. #define MCP251XFD_REG_FIFOCON_PLSIZE_24 4
  215. #define MCP251XFD_REG_FIFOCON_PLSIZE_32 5
  216. #define MCP251XFD_REG_FIFOCON_PLSIZE_48 6
  217. #define MCP251XFD_REG_FIFOCON_PLSIZE_64 7
  218. #define MCP251XFD_REG_FIFOCON_FSIZE_MASK GENMASK(28, 24)
  219. #define MCP251XFD_REG_FIFOCON_TXAT_MASK GENMASK(22, 21)
  220. #define MCP251XFD_REG_FIFOCON_TXAT_ONE_SHOT 0
  221. #define MCP251XFD_REG_FIFOCON_TXAT_THREE_SHOT 1
  222. #define MCP251XFD_REG_FIFOCON_TXAT_UNLIMITED 3
  223. #define MCP251XFD_REG_FIFOCON_TXPRI_MASK GENMASK(20, 16)
  224. #define MCP251XFD_REG_FIFOCON_FRESET BIT(10)
  225. #define MCP251XFD_REG_FIFOCON_TXREQ BIT(9)
  226. #define MCP251XFD_REG_FIFOCON_UINC BIT(8)
  227. #define MCP251XFD_REG_FIFOCON_TXEN BIT(7)
  228. #define MCP251XFD_REG_FIFOCON_RTREN BIT(6)
  229. #define MCP251XFD_REG_FIFOCON_RXTSEN BIT(5)
  230. #define MCP251XFD_REG_FIFOCON_TXATIE BIT(4)
  231. #define MCP251XFD_REG_FIFOCON_RXOVIE BIT(3)
  232. #define MCP251XFD_REG_FIFOCON_TFERFFIE BIT(2)
  233. #define MCP251XFD_REG_FIFOCON_TFHRFHIE BIT(1)
  234. #define MCP251XFD_REG_FIFOCON_TFNRFNIE BIT(0)
  235. #define MCP251XFD_REG_FIFOSTA(x) (0x54 + 0xc * (x))
  236. #define MCP251XFD_REG_FIFOSTA_FIFOCI_MASK GENMASK(12, 8)
  237. #define MCP251XFD_REG_FIFOSTA_TXABT BIT(7)
  238. #define MCP251XFD_REG_FIFOSTA_TXLARB BIT(6)
  239. #define MCP251XFD_REG_FIFOSTA_TXERR BIT(5)
  240. #define MCP251XFD_REG_FIFOSTA_TXATIF BIT(4)
  241. #define MCP251XFD_REG_FIFOSTA_RXOVIF BIT(3)
  242. #define MCP251XFD_REG_FIFOSTA_TFERFFIF BIT(2)
  243. #define MCP251XFD_REG_FIFOSTA_TFHRFHIF BIT(1)
  244. #define MCP251XFD_REG_FIFOSTA_TFNRFNIF BIT(0)
  245. #define MCP251XFD_REG_FIFOUA(x) (0x58 + 0xc * (x))
  246. #define MCP251XFD_REG_FLTCON(x) (0x1d0 + 0x4 * (x))
  247. #define MCP251XFD_REG_FLTCON_FLTEN3 BIT(31)
  248. #define MCP251XFD_REG_FLTCON_F3BP_MASK GENMASK(28, 24)
  249. #define MCP251XFD_REG_FLTCON_FLTEN2 BIT(23)
  250. #define MCP251XFD_REG_FLTCON_F2BP_MASK GENMASK(20, 16)
  251. #define MCP251XFD_REG_FLTCON_FLTEN1 BIT(15)
  252. #define MCP251XFD_REG_FLTCON_F1BP_MASK GENMASK(12, 8)
  253. #define MCP251XFD_REG_FLTCON_FLTEN0 BIT(7)
  254. #define MCP251XFD_REG_FLTCON_F0BP_MASK GENMASK(4, 0)
  255. #define MCP251XFD_REG_FLTCON_FLTEN(x) (BIT(7) << 8 * ((x) & 0x3))
  256. #define MCP251XFD_REG_FLTCON_FLT_MASK(x) (GENMASK(7, 0) << (8 * ((x) & 0x3)))
  257. #define MCP251XFD_REG_FLTCON_FBP(x, fifo) ((fifo) << 8 * ((x) & 0x3))
  258. #define MCP251XFD_REG_FLTOBJ(x) (0x1f0 + 0x8 * (x))
  259. #define MCP251XFD_REG_FLTOBJ_EXIDE BIT(30)
  260. #define MCP251XFD_REG_FLTOBJ_SID11 BIT(29)
  261. #define MCP251XFD_REG_FLTOBJ_EID_MASK GENMASK(28, 11)
  262. #define MCP251XFD_REG_FLTOBJ_SID_MASK GENMASK(10, 0)
  263. #define MCP251XFD_REG_FLTMASK(x) (0x1f4 + 0x8 * (x))
  264. #define MCP251XFD_REG_MASK_MIDE BIT(30)
  265. #define MCP251XFD_REG_MASK_MSID11 BIT(29)
  266. #define MCP251XFD_REG_MASK_MEID_MASK GENMASK(28, 11)
  267. #define MCP251XFD_REG_MASK_MSID_MASK GENMASK(10, 0)
  268. /* RAM */
  269. #define MCP251XFD_RAM_START 0x400
  270. #define MCP251XFD_RAM_SIZE SZ_2K
  271. /* Message Object */
  272. #define MCP251XFD_OBJ_ID_SID11 BIT(29)
  273. #define MCP251XFD_OBJ_ID_EID_MASK GENMASK(28, 11)
  274. #define MCP251XFD_OBJ_ID_SID_MASK GENMASK(10, 0)
  275. #define MCP251XFD_OBJ_FLAGS_SEQ_MCP2518FD_MASK GENMASK(31, 9)
  276. #define MCP251XFD_OBJ_FLAGS_SEQ_MCP2517FD_MASK GENMASK(15, 9)
  277. #define MCP251XFD_OBJ_FLAGS_SEQ_MASK MCP251XFD_OBJ_FLAGS_SEQ_MCP2518FD_MASK
  278. #define MCP251XFD_OBJ_FLAGS_ESI BIT(8)
  279. #define MCP251XFD_OBJ_FLAGS_FDF BIT(7)
  280. #define MCP251XFD_OBJ_FLAGS_BRS BIT(6)
  281. #define MCP251XFD_OBJ_FLAGS_RTR BIT(5)
  282. #define MCP251XFD_OBJ_FLAGS_IDE BIT(4)
  283. #define MCP251XFD_OBJ_FLAGS_DLC_MASK GENMASK(3, 0)
  284. #define MCP251XFD_REG_FRAME_EFF_SID_MASK GENMASK(28, 18)
  285. #define MCP251XFD_REG_FRAME_EFF_EID_MASK GENMASK(17, 0)
  286. /* MCP2517/18FD SFR */
  287. #define MCP251XFD_REG_OSC 0xe00
  288. #define MCP251XFD_REG_OSC_SCLKRDY BIT(12)
  289. #define MCP251XFD_REG_OSC_OSCRDY BIT(10)
  290. #define MCP251XFD_REG_OSC_PLLRDY BIT(8)
  291. #define MCP251XFD_REG_OSC_CLKODIV_10 3
  292. #define MCP251XFD_REG_OSC_CLKODIV_4 2
  293. #define MCP251XFD_REG_OSC_CLKODIV_2 1
  294. #define MCP251XFD_REG_OSC_CLKODIV_1 0
  295. #define MCP251XFD_REG_OSC_CLKODIV_MASK GENMASK(6, 5)
  296. #define MCP251XFD_REG_OSC_SCLKDIV BIT(4)
  297. #define MCP251XFD_REG_OSC_LPMEN BIT(3) /* MCP2518FD only */
  298. #define MCP251XFD_REG_OSC_OSCDIS BIT(2)
  299. #define MCP251XFD_REG_OSC_PLLEN BIT(0)
  300. #define MCP251XFD_REG_IOCON 0xe04
  301. #define MCP251XFD_REG_IOCON_INTOD BIT(30)
  302. #define MCP251XFD_REG_IOCON_SOF BIT(29)
  303. #define MCP251XFD_REG_IOCON_TXCANOD BIT(28)
  304. #define MCP251XFD_REG_IOCON_PM1 BIT(25)
  305. #define MCP251XFD_REG_IOCON_PM0 BIT(24)
  306. #define MCP251XFD_REG_IOCON_GPIO1 BIT(17)
  307. #define MCP251XFD_REG_IOCON_GPIO0 BIT(16)
  308. #define MCP251XFD_REG_IOCON_LAT1 BIT(9)
  309. #define MCP251XFD_REG_IOCON_LAT0 BIT(8)
  310. #define MCP251XFD_REG_IOCON_XSTBYEN BIT(6)
  311. #define MCP251XFD_REG_IOCON_TRIS1 BIT(1)
  312. #define MCP251XFD_REG_IOCON_TRIS0 BIT(0)
  313. #define MCP251XFD_REG_CRC 0xe08
  314. #define MCP251XFD_REG_CRC_FERRIE BIT(25)
  315. #define MCP251XFD_REG_CRC_CRCERRIE BIT(24)
  316. #define MCP251XFD_REG_CRC_FERRIF BIT(17)
  317. #define MCP251XFD_REG_CRC_CRCERRIF BIT(16)
  318. #define MCP251XFD_REG_CRC_IF_MASK GENMASK(17, 16)
  319. #define MCP251XFD_REG_CRC_MASK GENMASK(15, 0)
  320. #define MCP251XFD_REG_ECCCON 0xe0c
  321. #define MCP251XFD_REG_ECCCON_PARITY_MASK GENMASK(14, 8)
  322. #define MCP251XFD_REG_ECCCON_DEDIE BIT(2)
  323. #define MCP251XFD_REG_ECCCON_SECIE BIT(1)
  324. #define MCP251XFD_REG_ECCCON_ECCEN BIT(0)
  325. #define MCP251XFD_REG_ECCSTAT 0xe10
  326. #define MCP251XFD_REG_ECCSTAT_ERRADDR_MASK GENMASK(27, 16)
  327. #define MCP251XFD_REG_ECCSTAT_IF_MASK GENMASK(2, 1)
  328. #define MCP251XFD_REG_ECCSTAT_DEDIF BIT(2)
  329. #define MCP251XFD_REG_ECCSTAT_SECIF BIT(1)
  330. #define MCP251XFD_REG_DEVID 0xe14 /* MCP2518FD only */
  331. #define MCP251XFD_REG_DEVID_ID_MASK GENMASK(7, 4)
  332. #define MCP251XFD_REG_DEVID_REV_MASK GENMASK(3, 0)
  333. /* SPI commands */
  334. #define MCP251XFD_SPI_INSTRUCTION_RESET 0x0000
  335. #define MCP251XFD_SPI_INSTRUCTION_WRITE 0x2000
  336. #define MCP251XFD_SPI_INSTRUCTION_READ 0x3000
  337. #define MCP251XFD_SPI_INSTRUCTION_WRITE_CRC 0xa000
  338. #define MCP251XFD_SPI_INSTRUCTION_READ_CRC 0xb000
  339. #define MCP251XFD_SPI_INSTRUCTION_WRITE_CRC_SAFE 0xc000
  340. #define MCP251XFD_SPI_ADDRESS_MASK GENMASK(11, 0)
  341. #define MCP251XFD_SYSCLOCK_HZ_MAX 40000000
  342. #define MCP251XFD_SYSCLOCK_HZ_MIN 1000000
  343. #define MCP251XFD_SPICLOCK_HZ_MAX 20000000
  344. #define MCP251XFD_TIMESTAMP_WORK_DELAY_SEC 45
  345. static_assert(MCP251XFD_TIMESTAMP_WORK_DELAY_SEC <
  346. CYCLECOUNTER_MASK(32) / MCP251XFD_SYSCLOCK_HZ_MAX / 2);
  347. #define MCP251XFD_OSC_PLL_MULTIPLIER 10
  348. #define MCP251XFD_OSC_STAB_SLEEP_US (3 * USEC_PER_MSEC)
  349. #define MCP251XFD_OSC_STAB_TIMEOUT_US (10 * MCP251XFD_OSC_STAB_SLEEP_US)
  350. #define MCP251XFD_POLL_SLEEP_US (10)
  351. #define MCP251XFD_POLL_TIMEOUT_US (USEC_PER_MSEC)
  352. #define MCP251XFD_FRAME_LEN_MAX_BITS (736)
  353. /* Misc */
  354. #define MCP251XFD_NAPI_WEIGHT 32
  355. #define MCP251XFD_SOFTRESET_RETRIES_MAX 3
  356. #define MCP251XFD_READ_CRC_RETRIES_MAX 3
  357. #define MCP251XFD_ECC_CNT_MAX 2
  358. #define MCP251XFD_SANITIZE_SPI 1
  359. #define MCP251XFD_SANITIZE_CAN 1
  360. /* FIFO and Ring */
  361. #define MCP251XFD_FIFO_TEF_NUM 1U
  362. #define MCP251XFD_FIFO_RX_NUM 3U
  363. #define MCP251XFD_FIFO_TX_NUM 1U
  364. #define MCP251XFD_FIFO_DEPTH 32U
  365. #define MCP251XFD_RX_OBJ_NUM_MIN 16U
  366. #define MCP251XFD_RX_OBJ_NUM_MAX (MCP251XFD_FIFO_RX_NUM * MCP251XFD_FIFO_DEPTH)
  367. #define MCP251XFD_RX_FIFO_DEPTH_MIN 4U
  368. #define MCP251XFD_RX_FIFO_DEPTH_COALESCE_MIN 8U
  369. #define MCP251XFD_TX_OBJ_NUM_MIN 2U
  370. #define MCP251XFD_TX_OBJ_NUM_MAX 16U
  371. #define MCP251XFD_TX_OBJ_NUM_CAN_DEFAULT 8U
  372. #define MCP251XFD_TX_OBJ_NUM_CANFD_DEFAULT 4U
  373. #define MCP251XFD_TX_FIFO_DEPTH_MIN 2U
  374. #define MCP251XFD_TX_FIFO_DEPTH_COALESCE_MIN 2U
  375. static_assert(MCP251XFD_FIFO_TEF_NUM == 1U);
  376. static_assert(MCP251XFD_FIFO_TEF_NUM == MCP251XFD_FIFO_TX_NUM);
  377. static_assert(MCP251XFD_FIFO_RX_NUM <= 4U);
  378. /* Silence TX MAB overflow warnings */
  379. #define MCP251XFD_QUIRK_MAB_NO_WARN BIT(0)
  380. /* Use CRC to access registers */
  381. #define MCP251XFD_QUIRK_CRC_REG BIT(1)
  382. /* Use CRC to access RX/TEF-RAM */
  383. #define MCP251XFD_QUIRK_CRC_RX BIT(2)
  384. /* Use CRC to access TX-RAM */
  385. #define MCP251XFD_QUIRK_CRC_TX BIT(3)
  386. /* Enable ECC for RAM */
  387. #define MCP251XFD_QUIRK_ECC BIT(4)
  388. /* Use Half Duplex SPI transfers */
  389. #define MCP251XFD_QUIRK_HALF_DUPLEX BIT(5)
  390. struct mcp251xfd_hw_tef_obj {
  391. u32 id;
  392. u32 flags;
  393. u32 ts;
  394. };
  395. /* The tx_obj_raw version is used in spi async, i.e. without
  396. * regmap. We have to take care of endianness ourselves.
  397. */
  398. struct __packed mcp251xfd_hw_tx_obj_raw {
  399. __le32 id;
  400. __le32 flags;
  401. u8 data[sizeof_field(struct canfd_frame, data)];
  402. };
  403. struct mcp251xfd_hw_tx_obj_can {
  404. u32 id;
  405. u32 flags;
  406. u8 data[sizeof_field(struct can_frame, data)];
  407. };
  408. struct mcp251xfd_hw_tx_obj_canfd {
  409. u32 id;
  410. u32 flags;
  411. u8 data[sizeof_field(struct canfd_frame, data)];
  412. };
  413. struct mcp251xfd_hw_rx_obj_can {
  414. u32 id;
  415. u32 flags;
  416. u32 ts;
  417. u8 data[sizeof_field(struct can_frame, data)];
  418. };
  419. struct mcp251xfd_hw_rx_obj_canfd {
  420. u32 id;
  421. u32 flags;
  422. u32 ts;
  423. u8 data[sizeof_field(struct canfd_frame, data)];
  424. };
  425. struct __packed mcp251xfd_buf_cmd {
  426. __be16 cmd;
  427. };
  428. struct __packed mcp251xfd_buf_cmd_crc {
  429. __be16 cmd;
  430. u8 len;
  431. };
  432. union mcp251xfd_tx_obj_load_buf {
  433. struct __packed {
  434. struct mcp251xfd_buf_cmd cmd;
  435. struct mcp251xfd_hw_tx_obj_raw hw_tx_obj;
  436. } nocrc;
  437. struct __packed {
  438. struct mcp251xfd_buf_cmd_crc cmd;
  439. struct mcp251xfd_hw_tx_obj_raw hw_tx_obj;
  440. __be16 crc;
  441. } crc;
  442. } ____cacheline_aligned;
  443. union mcp251xfd_write_reg_buf {
  444. struct __packed {
  445. struct mcp251xfd_buf_cmd cmd;
  446. u8 data[4];
  447. } nocrc;
  448. struct __packed {
  449. struct mcp251xfd_buf_cmd_crc cmd;
  450. u8 data[4];
  451. __be16 crc;
  452. } crc;
  453. } ____cacheline_aligned;
  454. struct mcp251xfd_tx_obj {
  455. struct spi_message msg;
  456. struct spi_transfer xfer[2];
  457. union mcp251xfd_tx_obj_load_buf buf;
  458. };
  459. struct mcp251xfd_tef_ring {
  460. unsigned int head;
  461. unsigned int tail;
  462. /* u8 obj_num equals tx_ring->obj_num */
  463. /* u8 obj_size equals sizeof(struct mcp251xfd_hw_tef_obj) */
  464. union mcp251xfd_write_reg_buf irq_enable_buf;
  465. struct spi_transfer irq_enable_xfer;
  466. struct spi_message irq_enable_msg;
  467. union mcp251xfd_write_reg_buf uinc_buf;
  468. union mcp251xfd_write_reg_buf uinc_irq_disable_buf;
  469. struct spi_transfer uinc_xfer[MCP251XFD_TX_OBJ_NUM_MAX];
  470. };
  471. struct mcp251xfd_tx_ring {
  472. unsigned int head;
  473. unsigned int tail;
  474. u16 base;
  475. u8 nr;
  476. u8 fifo_nr;
  477. u8 obj_num;
  478. u8 obj_size;
  479. struct mcp251xfd_tx_obj obj[MCP251XFD_TX_OBJ_NUM_MAX];
  480. union mcp251xfd_write_reg_buf rts_buf;
  481. };
  482. struct mcp251xfd_rx_ring {
  483. unsigned int head;
  484. unsigned int tail;
  485. u16 base;
  486. u8 nr;
  487. u8 fifo_nr;
  488. u8 obj_num;
  489. u8 obj_size;
  490. union mcp251xfd_write_reg_buf irq_enable_buf;
  491. struct spi_transfer irq_enable_xfer;
  492. struct spi_message irq_enable_msg;
  493. union mcp251xfd_write_reg_buf uinc_buf;
  494. union mcp251xfd_write_reg_buf uinc_irq_disable_buf;
  495. struct spi_transfer uinc_xfer[MCP251XFD_FIFO_DEPTH];
  496. struct mcp251xfd_hw_rx_obj_canfd obj[];
  497. };
  498. struct __packed mcp251xfd_map_buf_nocrc {
  499. struct mcp251xfd_buf_cmd cmd;
  500. u8 data[256];
  501. } ____cacheline_aligned;
  502. struct __packed mcp251xfd_map_buf_crc {
  503. struct mcp251xfd_buf_cmd_crc cmd;
  504. u8 data[256 - 4];
  505. __be16 crc;
  506. } ____cacheline_aligned;
  507. struct mcp251xfd_ecc {
  508. u32 ecc_stat;
  509. int cnt;
  510. };
  511. struct mcp251xfd_regs_status {
  512. u32 intf;
  513. u32 rxif;
  514. };
  515. enum mcp251xfd_model {
  516. MCP251XFD_MODEL_MCP2517FD = 0x2517,
  517. MCP251XFD_MODEL_MCP2518FD = 0x2518,
  518. MCP251XFD_MODEL_MCP251863 = 0x251863,
  519. MCP251XFD_MODEL_MCP251XFD = 0xffffffff, /* autodetect model */
  520. };
  521. struct mcp251xfd_devtype_data {
  522. enum mcp251xfd_model model;
  523. u32 quirks;
  524. };
  525. enum mcp251xfd_flags {
  526. MCP251XFD_FLAGS_DOWN,
  527. MCP251XFD_FLAGS_FD_MODE,
  528. __MCP251XFD_FLAGS_SIZE__
  529. };
  530. struct mcp251xfd_priv {
  531. struct can_priv can;
  532. struct can_rx_offload offload;
  533. struct net_device *ndev;
  534. struct regmap *map_reg; /* register access */
  535. struct regmap *map_rx; /* RX/TEF RAM access */
  536. struct regmap *map_nocrc;
  537. struct mcp251xfd_map_buf_nocrc *map_buf_nocrc_rx;
  538. struct mcp251xfd_map_buf_nocrc *map_buf_nocrc_tx;
  539. struct regmap *map_crc;
  540. struct mcp251xfd_map_buf_crc *map_buf_crc_rx;
  541. struct mcp251xfd_map_buf_crc *map_buf_crc_tx;
  542. struct spi_device *spi;
  543. u32 spi_max_speed_hz_orig;
  544. u32 spi_max_speed_hz_fast;
  545. u32 spi_max_speed_hz_slow;
  546. struct mcp251xfd_tef_ring tef[MCP251XFD_FIFO_TEF_NUM];
  547. struct mcp251xfd_rx_ring *rx[MCP251XFD_FIFO_RX_NUM];
  548. struct mcp251xfd_tx_ring tx[MCP251XFD_FIFO_TX_NUM];
  549. DECLARE_BITMAP(flags, __MCP251XFD_FLAGS_SIZE__);
  550. u8 rx_ring_num;
  551. u8 rx_obj_num;
  552. u8 rx_obj_num_coalesce_irq;
  553. u8 tx_obj_num_coalesce_irq;
  554. u32 rx_coalesce_usecs_irq;
  555. u32 tx_coalesce_usecs_irq;
  556. struct hrtimer rx_irq_timer;
  557. struct hrtimer tx_irq_timer;
  558. struct mcp251xfd_ecc ecc;
  559. struct mcp251xfd_regs_status regs_status;
  560. struct cyclecounter cc;
  561. struct timecounter tc;
  562. struct delayed_work timestamp;
  563. struct gpio_desc *rx_int;
  564. struct clk *clk;
  565. bool pll_enable;
  566. struct regulator *reg_vdd;
  567. struct regulator *reg_xceiver;
  568. struct mcp251xfd_devtype_data devtype_data;
  569. struct can_berr_counter bec;
  570. };
  571. #define MCP251XFD_IS(_model) \
  572. static inline bool \
  573. mcp251xfd_is_##_model(const struct mcp251xfd_priv *priv) \
  574. { \
  575. return priv->devtype_data.model == MCP251XFD_MODEL_MCP##_model; \
  576. }
  577. MCP251XFD_IS(2517FD);
  578. MCP251XFD_IS(2518FD);
  579. MCP251XFD_IS(251863);
  580. MCP251XFD_IS(251XFD);
  581. static inline bool mcp251xfd_is_fd_mode(const struct mcp251xfd_priv *priv)
  582. {
  583. /* listen-only mode works like FD mode */
  584. return priv->can.ctrlmode & (CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_FD);
  585. }
  586. static inline u8 mcp251xfd_first_byte_set(u32 mask)
  587. {
  588. return (mask & 0x0000ffff) ?
  589. ((mask & 0x000000ff) ? 0 : 1) :
  590. ((mask & 0x00ff0000) ? 2 : 3);
  591. }
  592. static inline u8 mcp251xfd_last_byte_set(u32 mask)
  593. {
  594. return (mask & 0xffff0000) ?
  595. ((mask & 0xff000000) ? 3 : 2) :
  596. ((mask & 0x0000ff00) ? 1 : 0);
  597. }
  598. static inline __be16 mcp251xfd_cmd_reset(void)
  599. {
  600. return cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_RESET);
  601. }
  602. static inline void
  603. mcp251xfd_spi_cmd_read_nocrc(struct mcp251xfd_buf_cmd *cmd, u16 addr)
  604. {
  605. cmd->cmd = cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_READ | addr);
  606. }
  607. static inline void
  608. mcp251xfd_spi_cmd_write_nocrc(struct mcp251xfd_buf_cmd *cmd, u16 addr)
  609. {
  610. cmd->cmd = cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_WRITE | addr);
  611. }
  612. static inline bool mcp251xfd_reg_in_ram(unsigned int reg)
  613. {
  614. static const struct regmap_range range =
  615. regmap_reg_range(MCP251XFD_RAM_START,
  616. MCP251XFD_RAM_START + MCP251XFD_RAM_SIZE - 4);
  617. return regmap_reg_in_range(reg, &range);
  618. }
  619. static inline void
  620. __mcp251xfd_spi_cmd_crc_set_len(struct mcp251xfd_buf_cmd_crc *cmd,
  621. u16 len, bool in_ram)
  622. {
  623. /* Number of u32 for RAM access, number of u8 otherwise. */
  624. if (in_ram)
  625. cmd->len = len >> 2;
  626. else
  627. cmd->len = len;
  628. }
  629. static inline void
  630. mcp251xfd_spi_cmd_crc_set_len_in_ram(struct mcp251xfd_buf_cmd_crc *cmd, u16 len)
  631. {
  632. __mcp251xfd_spi_cmd_crc_set_len(cmd, len, true);
  633. }
  634. static inline void
  635. mcp251xfd_spi_cmd_crc_set_len_in_reg(struct mcp251xfd_buf_cmd_crc *cmd, u16 len)
  636. {
  637. __mcp251xfd_spi_cmd_crc_set_len(cmd, len, false);
  638. }
  639. static inline void
  640. mcp251xfd_spi_cmd_read_crc_set_addr(struct mcp251xfd_buf_cmd_crc *cmd, u16 addr)
  641. {
  642. cmd->cmd = cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_READ_CRC | addr);
  643. }
  644. static inline void
  645. mcp251xfd_spi_cmd_read_crc(struct mcp251xfd_buf_cmd_crc *cmd,
  646. u16 addr, u16 len)
  647. {
  648. mcp251xfd_spi_cmd_read_crc_set_addr(cmd, addr);
  649. __mcp251xfd_spi_cmd_crc_set_len(cmd, len, mcp251xfd_reg_in_ram(addr));
  650. }
  651. static inline void
  652. mcp251xfd_spi_cmd_write_crc_set_addr(struct mcp251xfd_buf_cmd_crc *cmd,
  653. u16 addr)
  654. {
  655. cmd->cmd = cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_WRITE_CRC | addr);
  656. }
  657. static inline void
  658. mcp251xfd_spi_cmd_write_crc(struct mcp251xfd_buf_cmd_crc *cmd,
  659. u16 addr, u16 len)
  660. {
  661. mcp251xfd_spi_cmd_write_crc_set_addr(cmd, addr);
  662. __mcp251xfd_spi_cmd_crc_set_len(cmd, len, mcp251xfd_reg_in_ram(addr));
  663. }
  664. static inline u8 *
  665. mcp251xfd_spi_cmd_write(const struct mcp251xfd_priv *priv,
  666. union mcp251xfd_write_reg_buf *write_reg_buf,
  667. u16 addr)
  668. {
  669. u8 *data;
  670. if (priv->devtype_data.quirks & MCP251XFD_QUIRK_CRC_REG) {
  671. mcp251xfd_spi_cmd_write_crc_set_addr(&write_reg_buf->crc.cmd,
  672. addr);
  673. data = write_reg_buf->crc.data;
  674. } else {
  675. mcp251xfd_spi_cmd_write_nocrc(&write_reg_buf->nocrc.cmd,
  676. addr);
  677. data = write_reg_buf->nocrc.data;
  678. }
  679. return data;
  680. }
  681. static inline int mcp251xfd_get_timestamp(const struct mcp251xfd_priv *priv,
  682. u32 *timestamp)
  683. {
  684. return regmap_read(priv->map_reg, MCP251XFD_REG_TBC, timestamp);
  685. }
  686. static inline u16 mcp251xfd_get_tef_obj_addr(u8 n)
  687. {
  688. return MCP251XFD_RAM_START +
  689. sizeof(struct mcp251xfd_hw_tef_obj) * n;
  690. }
  691. static inline u16
  692. mcp251xfd_get_tx_obj_addr(const struct mcp251xfd_tx_ring *ring, u8 n)
  693. {
  694. return ring->base + ring->obj_size * n;
  695. }
  696. static inline u16
  697. mcp251xfd_get_rx_obj_addr(const struct mcp251xfd_rx_ring *ring, u8 n)
  698. {
  699. return ring->base + ring->obj_size * n;
  700. }
  701. static inline int
  702. mcp251xfd_tx_tail_get_from_chip(const struct mcp251xfd_priv *priv,
  703. u8 *tx_tail)
  704. {
  705. u32 fifo_sta;
  706. int err;
  707. err = regmap_read(priv->map_reg,
  708. MCP251XFD_REG_FIFOSTA(priv->tx->fifo_nr),
  709. &fifo_sta);
  710. if (err)
  711. return err;
  712. *tx_tail = FIELD_GET(MCP251XFD_REG_FIFOSTA_FIFOCI_MASK, fifo_sta);
  713. return 0;
  714. }
  715. static inline u8 mcp251xfd_get_tef_head(const struct mcp251xfd_priv *priv)
  716. {
  717. return priv->tef->head & (priv->tx->obj_num - 1);
  718. }
  719. static inline u8 mcp251xfd_get_tef_tail(const struct mcp251xfd_priv *priv)
  720. {
  721. return priv->tef->tail & (priv->tx->obj_num - 1);
  722. }
  723. static inline u8 mcp251xfd_get_tef_len(const struct mcp251xfd_priv *priv)
  724. {
  725. return priv->tef->head - priv->tef->tail;
  726. }
  727. static inline u8 mcp251xfd_get_tef_linear_len(const struct mcp251xfd_priv *priv)
  728. {
  729. u8 len;
  730. len = mcp251xfd_get_tef_len(priv);
  731. return min_t(u8, len, priv->tx->obj_num - mcp251xfd_get_tef_tail(priv));
  732. }
  733. static inline u8 mcp251xfd_get_tx_head(const struct mcp251xfd_tx_ring *ring)
  734. {
  735. return ring->head & (ring->obj_num - 1);
  736. }
  737. static inline u8 mcp251xfd_get_tx_tail(const struct mcp251xfd_tx_ring *ring)
  738. {
  739. return ring->tail & (ring->obj_num - 1);
  740. }
  741. static inline u8 mcp251xfd_get_tx_free(const struct mcp251xfd_tx_ring *ring)
  742. {
  743. return ring->obj_num - (ring->head - ring->tail);
  744. }
  745. static inline int
  746. mcp251xfd_get_tx_nr_by_addr(const struct mcp251xfd_tx_ring *tx_ring, u8 *nr,
  747. u16 addr)
  748. {
  749. if (addr < mcp251xfd_get_tx_obj_addr(tx_ring, 0) ||
  750. addr >= mcp251xfd_get_tx_obj_addr(tx_ring, tx_ring->obj_num))
  751. return -ENOENT;
  752. *nr = (addr - mcp251xfd_get_tx_obj_addr(tx_ring, 0)) /
  753. tx_ring->obj_size;
  754. return 0;
  755. }
  756. static inline u8 mcp251xfd_get_rx_head(const struct mcp251xfd_rx_ring *ring)
  757. {
  758. return ring->head & (ring->obj_num - 1);
  759. }
  760. static inline u8 mcp251xfd_get_rx_tail(const struct mcp251xfd_rx_ring *ring)
  761. {
  762. return ring->tail & (ring->obj_num - 1);
  763. }
  764. static inline u8 mcp251xfd_get_rx_len(const struct mcp251xfd_rx_ring *ring)
  765. {
  766. return ring->head - ring->tail;
  767. }
  768. static inline u8
  769. mcp251xfd_get_rx_linear_len(const struct mcp251xfd_rx_ring *ring)
  770. {
  771. u8 len;
  772. len = mcp251xfd_get_rx_len(ring);
  773. return min_t(u8, len, ring->obj_num - mcp251xfd_get_rx_tail(ring));
  774. }
  775. #define mcp251xfd_for_each_tx_obj(ring, _obj, n) \
  776. for ((n) = 0, (_obj) = &(ring)->obj[(n)]; \
  777. (n) < (ring)->obj_num; \
  778. (n)++, (_obj) = &(ring)->obj[(n)])
  779. #define mcp251xfd_for_each_rx_ring(priv, ring, n) \
  780. for ((n) = 0, (ring) = *((priv)->rx + (n)); \
  781. (n) < (priv)->rx_ring_num; \
  782. (n)++, (ring) = *((priv)->rx + (n)))
  783. int mcp251xfd_chip_fifo_init(const struct mcp251xfd_priv *priv);
  784. u16 mcp251xfd_crc16_compute2(const void *cmd, size_t cmd_size,
  785. const void *data, size_t data_size);
  786. u16 mcp251xfd_crc16_compute(const void *data, size_t data_size);
  787. void mcp251xfd_ethtool_init(struct mcp251xfd_priv *priv);
  788. int mcp251xfd_regmap_init(struct mcp251xfd_priv *priv);
  789. extern const struct can_ram_config mcp251xfd_ram_config;
  790. int mcp251xfd_ring_init(struct mcp251xfd_priv *priv);
  791. void mcp251xfd_ring_free(struct mcp251xfd_priv *priv);
  792. int mcp251xfd_ring_alloc(struct mcp251xfd_priv *priv);
  793. int mcp251xfd_handle_rxif(struct mcp251xfd_priv *priv);
  794. int mcp251xfd_handle_tefif(struct mcp251xfd_priv *priv);
  795. void mcp251xfd_skb_set_timestamp(const struct mcp251xfd_priv *priv,
  796. struct sk_buff *skb, u32 timestamp);
  797. void mcp251xfd_timestamp_init(struct mcp251xfd_priv *priv);
  798. void mcp251xfd_timestamp_stop(struct mcp251xfd_priv *priv);
  799. netdev_tx_t mcp251xfd_start_xmit(struct sk_buff *skb,
  800. struct net_device *ndev);
  801. #if IS_ENABLED(CONFIG_DEV_COREDUMP)
  802. void mcp251xfd_dump(const struct mcp251xfd_priv *priv);
  803. #else
  804. static inline void mcp251xfd_dump(const struct mcp251xfd_priv *priv)
  805. {
  806. }
  807. #endif
  808. #endif