mpc5xxx_can.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * CAN bus driver for the Freescale MPC5xxx embedded CPU.
  4. *
  5. * Copyright (C) 2004-2005 Andrey Volkov <[email protected]>,
  6. * Varma Electronics Oy
  7. * Copyright (C) 2008-2009 Wolfgang Grandegger <[email protected]>
  8. * Copyright (C) 2009 Wolfram Sang, Pengutronix <[email protected]>
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/can/dev.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/of_platform.h>
  19. #include <sysdev/fsl_soc.h>
  20. #include <linux/clk.h>
  21. #include <linux/io.h>
  22. #include <asm/mpc52xx.h>
  23. #include "mscan.h"
  24. #define DRV_NAME "mpc5xxx_can"
  25. struct mpc5xxx_can_data {
  26. unsigned int type;
  27. u32 (*get_clock)(struct platform_device *ofdev, const char *clock_name,
  28. int *mscan_clksrc);
  29. void (*put_clock)(struct platform_device *ofdev);
  30. };
  31. #ifdef CONFIG_PPC_MPC52xx
  32. static const struct of_device_id mpc52xx_cdm_ids[] = {
  33. { .compatible = "fsl,mpc5200-cdm", },
  34. {}
  35. };
  36. static u32 mpc52xx_can_get_clock(struct platform_device *ofdev,
  37. const char *clock_name, int *mscan_clksrc)
  38. {
  39. unsigned int pvr;
  40. struct mpc52xx_cdm __iomem *cdm;
  41. struct device_node *np_cdm;
  42. unsigned int freq;
  43. u32 val;
  44. pvr = mfspr(SPRN_PVR);
  45. /*
  46. * Either the oscillator clock (SYS_XTAL_IN) or the IP bus clock
  47. * (IP_CLK) can be selected as MSCAN clock source. According to
  48. * the MPC5200 user's manual, the oscillator clock is the better
  49. * choice as it has less jitter. For this reason, it is selected
  50. * by default. Unfortunately, it can not be selected for the old
  51. * MPC5200 Rev. A chips due to a hardware bug (check errata).
  52. */
  53. if (clock_name && strcmp(clock_name, "ip") == 0)
  54. *mscan_clksrc = MSCAN_CLKSRC_BUS;
  55. else
  56. *mscan_clksrc = MSCAN_CLKSRC_XTAL;
  57. freq = mpc5xxx_get_bus_frequency(&ofdev->dev);
  58. if (!freq)
  59. return 0;
  60. if (*mscan_clksrc == MSCAN_CLKSRC_BUS || pvr == 0x80822011)
  61. return freq;
  62. /* Determine SYS_XTAL_IN frequency from the clock domain settings */
  63. np_cdm = of_find_matching_node(NULL, mpc52xx_cdm_ids);
  64. if (!np_cdm) {
  65. dev_err(&ofdev->dev, "can't get clock node!\n");
  66. return 0;
  67. }
  68. cdm = of_iomap(np_cdm, 0);
  69. if (!cdm) {
  70. of_node_put(np_cdm);
  71. dev_err(&ofdev->dev, "can't map clock node!\n");
  72. return 0;
  73. }
  74. if (in_8(&cdm->ipb_clk_sel) & 0x1)
  75. freq *= 2;
  76. val = in_be32(&cdm->rstcfg);
  77. freq *= (val & (1 << 5)) ? 8 : 4;
  78. freq /= (val & (1 << 6)) ? 12 : 16;
  79. of_node_put(np_cdm);
  80. iounmap(cdm);
  81. return freq;
  82. }
  83. #else /* !CONFIG_PPC_MPC52xx */
  84. static u32 mpc52xx_can_get_clock(struct platform_device *ofdev,
  85. const char *clock_name, int *mscan_clksrc)
  86. {
  87. return 0;
  88. }
  89. #endif /* CONFIG_PPC_MPC52xx */
  90. #ifdef CONFIG_PPC_MPC512x
  91. static u32 mpc512x_can_get_clock(struct platform_device *ofdev,
  92. const char *clock_source, int *mscan_clksrc)
  93. {
  94. struct device_node *np;
  95. u32 clockdiv;
  96. enum {
  97. CLK_FROM_AUTO,
  98. CLK_FROM_IPS,
  99. CLK_FROM_SYS,
  100. CLK_FROM_REF,
  101. } clk_from;
  102. struct clk *clk_in, *clk_can;
  103. unsigned long freq_calc;
  104. struct mscan_priv *priv;
  105. struct clk *clk_ipg;
  106. /* the caller passed in the clock source spec that was read from
  107. * the device tree, get the optional clock divider as well
  108. */
  109. np = ofdev->dev.of_node;
  110. clockdiv = 1;
  111. of_property_read_u32(np, "fsl,mscan-clock-divider", &clockdiv);
  112. dev_dbg(&ofdev->dev, "device tree specs: clk src[%s] div[%d]\n",
  113. clock_source ? clock_source : "<NULL>", clockdiv);
  114. /* when clock-source is 'ip', the CANCTL1[CLKSRC] bit needs to
  115. * get set, and the 'ips' clock is the input to the MSCAN
  116. * component
  117. *
  118. * for clock-source values of 'ref' or 'sys' the CANCTL1[CLKSRC]
  119. * bit needs to get cleared, an optional clock-divider may have
  120. * been specified (the default value is 1), the appropriate
  121. * MSCAN related MCLK is the input to the MSCAN component
  122. *
  123. * in the absence of a clock-source spec, first an optimal clock
  124. * gets determined based on the 'sys' clock, if that fails the
  125. * 'ref' clock is used
  126. */
  127. clk_from = CLK_FROM_AUTO;
  128. if (clock_source) {
  129. /* interpret the device tree's spec for the clock source */
  130. if (!strcmp(clock_source, "ip"))
  131. clk_from = CLK_FROM_IPS;
  132. else if (!strcmp(clock_source, "sys"))
  133. clk_from = CLK_FROM_SYS;
  134. else if (!strcmp(clock_source, "ref"))
  135. clk_from = CLK_FROM_REF;
  136. else
  137. goto err_invalid;
  138. dev_dbg(&ofdev->dev, "got a clk source spec[%d]\n", clk_from);
  139. }
  140. if (clk_from == CLK_FROM_AUTO) {
  141. /* no spec so far, try the 'sys' clock; round to the
  142. * next MHz and see if we can get a multiple of 16MHz
  143. */
  144. dev_dbg(&ofdev->dev, "no clk source spec, trying SYS\n");
  145. clk_in = devm_clk_get(&ofdev->dev, "sys");
  146. if (IS_ERR(clk_in))
  147. goto err_notavail;
  148. freq_calc = clk_get_rate(clk_in);
  149. freq_calc += 499999;
  150. freq_calc /= 1000000;
  151. freq_calc *= 1000000;
  152. if ((freq_calc % 16000000) == 0) {
  153. clk_from = CLK_FROM_SYS;
  154. clockdiv = freq_calc / 16000000;
  155. dev_dbg(&ofdev->dev,
  156. "clk fit, sys[%lu] div[%d] freq[%lu]\n",
  157. freq_calc, clockdiv, freq_calc / clockdiv);
  158. }
  159. }
  160. if (clk_from == CLK_FROM_AUTO) {
  161. /* no spec so far, use the 'ref' clock */
  162. dev_dbg(&ofdev->dev, "no clk source spec, trying REF\n");
  163. clk_in = devm_clk_get(&ofdev->dev, "ref");
  164. if (IS_ERR(clk_in))
  165. goto err_notavail;
  166. clk_from = CLK_FROM_REF;
  167. freq_calc = clk_get_rate(clk_in);
  168. dev_dbg(&ofdev->dev,
  169. "clk fit, ref[%lu] (no div) freq[%lu]\n",
  170. freq_calc, freq_calc);
  171. }
  172. /* select IPS or MCLK as the MSCAN input (returned to the caller),
  173. * setup the MCLK mux source and rate if applicable, apply the
  174. * optionally specified or derived above divider, and determine
  175. * the actual resulting clock rate to return to the caller
  176. */
  177. switch (clk_from) {
  178. case CLK_FROM_IPS:
  179. clk_can = devm_clk_get(&ofdev->dev, "ips");
  180. if (IS_ERR(clk_can))
  181. goto err_notavail;
  182. priv = netdev_priv(dev_get_drvdata(&ofdev->dev));
  183. priv->clk_can = clk_can;
  184. freq_calc = clk_get_rate(clk_can);
  185. *mscan_clksrc = MSCAN_CLKSRC_IPS;
  186. dev_dbg(&ofdev->dev, "clk from IPS, clksrc[%d] freq[%lu]\n",
  187. *mscan_clksrc, freq_calc);
  188. break;
  189. case CLK_FROM_SYS:
  190. case CLK_FROM_REF:
  191. clk_can = devm_clk_get(&ofdev->dev, "mclk");
  192. if (IS_ERR(clk_can))
  193. goto err_notavail;
  194. priv = netdev_priv(dev_get_drvdata(&ofdev->dev));
  195. priv->clk_can = clk_can;
  196. if (clk_from == CLK_FROM_SYS)
  197. clk_in = devm_clk_get(&ofdev->dev, "sys");
  198. if (clk_from == CLK_FROM_REF)
  199. clk_in = devm_clk_get(&ofdev->dev, "ref");
  200. if (IS_ERR(clk_in))
  201. goto err_notavail;
  202. clk_set_parent(clk_can, clk_in);
  203. freq_calc = clk_get_rate(clk_in);
  204. freq_calc /= clockdiv;
  205. clk_set_rate(clk_can, freq_calc);
  206. freq_calc = clk_get_rate(clk_can);
  207. *mscan_clksrc = MSCAN_CLKSRC_BUS;
  208. dev_dbg(&ofdev->dev, "clk from MCLK, clksrc[%d] freq[%lu]\n",
  209. *mscan_clksrc, freq_calc);
  210. break;
  211. default:
  212. goto err_invalid;
  213. }
  214. /* the above clk_can item is used for the bitrate, access to
  215. * the peripheral's register set needs the clk_ipg item
  216. */
  217. clk_ipg = devm_clk_get(&ofdev->dev, "ipg");
  218. if (IS_ERR(clk_ipg))
  219. goto err_notavail_ipg;
  220. if (clk_prepare_enable(clk_ipg))
  221. goto err_notavail_ipg;
  222. priv = netdev_priv(dev_get_drvdata(&ofdev->dev));
  223. priv->clk_ipg = clk_ipg;
  224. /* return the determined clock source rate */
  225. return freq_calc;
  226. err_invalid:
  227. dev_err(&ofdev->dev, "invalid clock source specification\n");
  228. /* clock source rate could not get determined */
  229. return 0;
  230. err_notavail:
  231. dev_err(&ofdev->dev, "cannot acquire or setup bitrate clock source\n");
  232. /* clock source rate could not get determined */
  233. return 0;
  234. err_notavail_ipg:
  235. dev_err(&ofdev->dev, "cannot acquire or setup register clock\n");
  236. /* clock source rate could not get determined */
  237. return 0;
  238. }
  239. static void mpc512x_can_put_clock(struct platform_device *ofdev)
  240. {
  241. struct mscan_priv *priv;
  242. priv = netdev_priv(dev_get_drvdata(&ofdev->dev));
  243. if (priv->clk_ipg)
  244. clk_disable_unprepare(priv->clk_ipg);
  245. }
  246. #else /* !CONFIG_PPC_MPC512x */
  247. static u32 mpc512x_can_get_clock(struct platform_device *ofdev,
  248. const char *clock_name, int *mscan_clksrc)
  249. {
  250. return 0;
  251. }
  252. #define mpc512x_can_put_clock NULL
  253. #endif /* CONFIG_PPC_MPC512x */
  254. static const struct of_device_id mpc5xxx_can_table[];
  255. static int mpc5xxx_can_probe(struct platform_device *ofdev)
  256. {
  257. const struct mpc5xxx_can_data *data;
  258. struct device_node *np = ofdev->dev.of_node;
  259. struct net_device *dev;
  260. struct mscan_priv *priv;
  261. void __iomem *base;
  262. const char *clock_name = NULL;
  263. int irq, mscan_clksrc = 0;
  264. int err = -ENOMEM;
  265. data = of_device_get_match_data(&ofdev->dev);
  266. if (!data)
  267. return -EINVAL;
  268. base = of_iomap(np, 0);
  269. if (!base)
  270. return dev_err_probe(&ofdev->dev, err, "couldn't ioremap\n");
  271. irq = irq_of_parse_and_map(np, 0);
  272. if (!irq) {
  273. dev_err(&ofdev->dev, "no irq found\n");
  274. err = -ENODEV;
  275. goto exit_unmap_mem;
  276. }
  277. dev = alloc_mscandev();
  278. if (!dev)
  279. goto exit_dispose_irq;
  280. platform_set_drvdata(ofdev, dev);
  281. SET_NETDEV_DEV(dev, &ofdev->dev);
  282. priv = netdev_priv(dev);
  283. priv->reg_base = base;
  284. dev->irq = irq;
  285. clock_name = of_get_property(np, "fsl,mscan-clock-source", NULL);
  286. priv->type = data->type;
  287. priv->can.clock.freq = data->get_clock(ofdev, clock_name,
  288. &mscan_clksrc);
  289. if (!priv->can.clock.freq) {
  290. dev_err(&ofdev->dev, "couldn't get MSCAN clock properties\n");
  291. goto exit_put_clock;
  292. }
  293. err = register_mscandev(dev, mscan_clksrc);
  294. if (err) {
  295. dev_err(&ofdev->dev, "registering %s failed (err=%d)\n",
  296. DRV_NAME, err);
  297. goto exit_put_clock;
  298. }
  299. dev_info(&ofdev->dev, "MSCAN at 0x%p, irq %d, clock %d Hz\n",
  300. priv->reg_base, dev->irq, priv->can.clock.freq);
  301. return 0;
  302. exit_put_clock:
  303. if (data->put_clock)
  304. data->put_clock(ofdev);
  305. free_candev(dev);
  306. exit_dispose_irq:
  307. irq_dispose_mapping(irq);
  308. exit_unmap_mem:
  309. iounmap(base);
  310. return err;
  311. }
  312. static int mpc5xxx_can_remove(struct platform_device *ofdev)
  313. {
  314. const struct of_device_id *match;
  315. const struct mpc5xxx_can_data *data;
  316. struct net_device *dev = platform_get_drvdata(ofdev);
  317. struct mscan_priv *priv = netdev_priv(dev);
  318. match = of_match_device(mpc5xxx_can_table, &ofdev->dev);
  319. data = match ? match->data : NULL;
  320. unregister_mscandev(dev);
  321. if (data && data->put_clock)
  322. data->put_clock(ofdev);
  323. iounmap(priv->reg_base);
  324. irq_dispose_mapping(dev->irq);
  325. free_candev(dev);
  326. return 0;
  327. }
  328. #ifdef CONFIG_PM
  329. static struct mscan_regs saved_regs;
  330. static int mpc5xxx_can_suspend(struct platform_device *ofdev, pm_message_t state)
  331. {
  332. struct net_device *dev = platform_get_drvdata(ofdev);
  333. struct mscan_priv *priv = netdev_priv(dev);
  334. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  335. _memcpy_fromio(&saved_regs, regs, sizeof(*regs));
  336. return 0;
  337. }
  338. static int mpc5xxx_can_resume(struct platform_device *ofdev)
  339. {
  340. struct net_device *dev = platform_get_drvdata(ofdev);
  341. struct mscan_priv *priv = netdev_priv(dev);
  342. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  343. regs->canctl0 |= MSCAN_INITRQ;
  344. while (!(regs->canctl1 & MSCAN_INITAK))
  345. udelay(10);
  346. regs->canctl1 = saved_regs.canctl1;
  347. regs->canbtr0 = saved_regs.canbtr0;
  348. regs->canbtr1 = saved_regs.canbtr1;
  349. regs->canidac = saved_regs.canidac;
  350. /* restore masks, buffers etc. */
  351. _memcpy_toio(&regs->canidar1_0, (void *)&saved_regs.canidar1_0,
  352. sizeof(*regs) - offsetof(struct mscan_regs, canidar1_0));
  353. regs->canctl0 &= ~MSCAN_INITRQ;
  354. regs->cantbsel = saved_regs.cantbsel;
  355. regs->canrier = saved_regs.canrier;
  356. regs->cantier = saved_regs.cantier;
  357. regs->canctl0 = saved_regs.canctl0;
  358. return 0;
  359. }
  360. #endif
  361. static const struct mpc5xxx_can_data mpc5200_can_data = {
  362. .type = MSCAN_TYPE_MPC5200,
  363. .get_clock = mpc52xx_can_get_clock,
  364. /* .put_clock not applicable */
  365. };
  366. static const struct mpc5xxx_can_data mpc5121_can_data = {
  367. .type = MSCAN_TYPE_MPC5121,
  368. .get_clock = mpc512x_can_get_clock,
  369. .put_clock = mpc512x_can_put_clock,
  370. };
  371. static const struct of_device_id mpc5xxx_can_table[] = {
  372. { .compatible = "fsl,mpc5200-mscan", .data = &mpc5200_can_data, },
  373. /* Note that only MPC5121 Rev. 2 (and later) is supported */
  374. { .compatible = "fsl,mpc5121-mscan", .data = &mpc5121_can_data, },
  375. {},
  376. };
  377. MODULE_DEVICE_TABLE(of, mpc5xxx_can_table);
  378. static struct platform_driver mpc5xxx_can_driver = {
  379. .driver = {
  380. .name = "mpc5xxx_can",
  381. .of_match_table = mpc5xxx_can_table,
  382. },
  383. .probe = mpc5xxx_can_probe,
  384. .remove = mpc5xxx_can_remove,
  385. #ifdef CONFIG_PM
  386. .suspend = mpc5xxx_can_suspend,
  387. .resume = mpc5xxx_can_resume,
  388. #endif
  389. };
  390. module_platform_driver(mpc5xxx_can_driver);
  391. MODULE_AUTHOR("Wolfgang Grandegger <[email protected]>");
  392. MODULE_DESCRIPTION("Freescale MPC5xxx CAN driver");
  393. MODULE_LICENSE("GPL v2");