kvaser_pciefd.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause
  2. /* Copyright (C) 2018 KVASER AB, Sweden. All rights reserved.
  3. * Parts of this driver are based on the following:
  4. * - Kvaser linux pciefd driver (version 5.25)
  5. * - PEAK linux canfd driver
  6. * - Altera Avalon EPCS flash controller driver
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/device.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/pci.h>
  13. #include <linux/can/dev.h>
  14. #include <linux/timer.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/crc32.h>
  17. #include <linux/iopoll.h>
  18. MODULE_LICENSE("Dual BSD/GPL");
  19. MODULE_AUTHOR("Kvaser AB <[email protected]>");
  20. MODULE_DESCRIPTION("CAN driver for Kvaser CAN/PCIe devices");
  21. #define KVASER_PCIEFD_DRV_NAME "kvaser_pciefd"
  22. #define KVASER_PCIEFD_WAIT_TIMEOUT msecs_to_jiffies(1000)
  23. #define KVASER_PCIEFD_BEC_POLL_FREQ (jiffies + msecs_to_jiffies(200))
  24. #define KVASER_PCIEFD_MAX_ERR_REP 256
  25. #define KVASER_PCIEFD_CAN_TX_MAX_COUNT 17
  26. #define KVASER_PCIEFD_MAX_CAN_CHANNELS 4
  27. #define KVASER_PCIEFD_DMA_COUNT 2
  28. #define KVASER_PCIEFD_DMA_SIZE (4 * 1024)
  29. #define KVASER_PCIEFD_64BIT_DMA_BIT BIT(0)
  30. #define KVASER_PCIEFD_VENDOR 0x1a07
  31. #define KVASER_PCIEFD_4HS_ID 0x0d
  32. #define KVASER_PCIEFD_2HS_ID 0x0e
  33. #define KVASER_PCIEFD_HS_ID 0x0f
  34. #define KVASER_PCIEFD_MINIPCIE_HS_ID 0x10
  35. #define KVASER_PCIEFD_MINIPCIE_2HS_ID 0x11
  36. /* PCIe IRQ registers */
  37. #define KVASER_PCIEFD_IRQ_REG 0x40
  38. #define KVASER_PCIEFD_IEN_REG 0x50
  39. /* DMA map */
  40. #define KVASER_PCIEFD_DMA_MAP_BASE 0x1000
  41. /* Kvaser KCAN CAN controller registers */
  42. #define KVASER_PCIEFD_KCAN0_BASE 0x10000
  43. #define KVASER_PCIEFD_KCAN_BASE_OFFSET 0x1000
  44. #define KVASER_PCIEFD_KCAN_FIFO_REG 0x100
  45. #define KVASER_PCIEFD_KCAN_FIFO_LAST_REG 0x180
  46. #define KVASER_PCIEFD_KCAN_CTRL_REG 0x2c0
  47. #define KVASER_PCIEFD_KCAN_CMD_REG 0x400
  48. #define KVASER_PCIEFD_KCAN_IEN_REG 0x408
  49. #define KVASER_PCIEFD_KCAN_IRQ_REG 0x410
  50. #define KVASER_PCIEFD_KCAN_TX_NPACKETS_REG 0x414
  51. #define KVASER_PCIEFD_KCAN_STAT_REG 0x418
  52. #define KVASER_PCIEFD_KCAN_MODE_REG 0x41c
  53. #define KVASER_PCIEFD_KCAN_BTRN_REG 0x420
  54. #define KVASER_PCIEFD_KCAN_BUS_LOAD_REG 0x424
  55. #define KVASER_PCIEFD_KCAN_BTRD_REG 0x428
  56. #define KVASER_PCIEFD_KCAN_PWM_REG 0x430
  57. /* Loopback control register */
  58. #define KVASER_PCIEFD_LOOP_REG 0x1f000
  59. /* System identification and information registers */
  60. #define KVASER_PCIEFD_SYSID_BASE 0x1f020
  61. #define KVASER_PCIEFD_SYSID_VERSION_REG (KVASER_PCIEFD_SYSID_BASE + 0x8)
  62. #define KVASER_PCIEFD_SYSID_CANFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0xc)
  63. #define KVASER_PCIEFD_SYSID_BUSFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0x10)
  64. #define KVASER_PCIEFD_SYSID_BUILD_REG (KVASER_PCIEFD_SYSID_BASE + 0x14)
  65. /* Shared receive buffer registers */
  66. #define KVASER_PCIEFD_SRB_BASE 0x1f200
  67. #define KVASER_PCIEFD_SRB_FIFO_LAST_REG (KVASER_PCIEFD_SRB_BASE + 0x1f4)
  68. #define KVASER_PCIEFD_SRB_CMD_REG (KVASER_PCIEFD_SRB_BASE + 0x200)
  69. #define KVASER_PCIEFD_SRB_IEN_REG (KVASER_PCIEFD_SRB_BASE + 0x204)
  70. #define KVASER_PCIEFD_SRB_IRQ_REG (KVASER_PCIEFD_SRB_BASE + 0x20c)
  71. #define KVASER_PCIEFD_SRB_STAT_REG (KVASER_PCIEFD_SRB_BASE + 0x210)
  72. #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG (KVASER_PCIEFD_SRB_BASE + 0x214)
  73. #define KVASER_PCIEFD_SRB_CTRL_REG (KVASER_PCIEFD_SRB_BASE + 0x218)
  74. /* EPCS flash controller registers */
  75. #define KVASER_PCIEFD_SPI_BASE 0x1fc00
  76. #define KVASER_PCIEFD_SPI_RX_REG KVASER_PCIEFD_SPI_BASE
  77. #define KVASER_PCIEFD_SPI_TX_REG (KVASER_PCIEFD_SPI_BASE + 0x4)
  78. #define KVASER_PCIEFD_SPI_STATUS_REG (KVASER_PCIEFD_SPI_BASE + 0x8)
  79. #define KVASER_PCIEFD_SPI_CTRL_REG (KVASER_PCIEFD_SPI_BASE + 0xc)
  80. #define KVASER_PCIEFD_SPI_SSEL_REG (KVASER_PCIEFD_SPI_BASE + 0x14)
  81. #define KVASER_PCIEFD_IRQ_ALL_MSK 0x1f
  82. #define KVASER_PCIEFD_IRQ_SRB BIT(4)
  83. #define KVASER_PCIEFD_SYSID_NRCHAN_SHIFT 24
  84. #define KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT 16
  85. #define KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT 1
  86. /* Reset DMA buffer 0, 1 and FIFO offset */
  87. #define KVASER_PCIEFD_SRB_CMD_RDB0 BIT(4)
  88. #define KVASER_PCIEFD_SRB_CMD_RDB1 BIT(5)
  89. #define KVASER_PCIEFD_SRB_CMD_FOR BIT(0)
  90. /* DMA packet done, buffer 0 and 1 */
  91. #define KVASER_PCIEFD_SRB_IRQ_DPD0 BIT(8)
  92. #define KVASER_PCIEFD_SRB_IRQ_DPD1 BIT(9)
  93. /* DMA overflow, buffer 0 and 1 */
  94. #define KVASER_PCIEFD_SRB_IRQ_DOF0 BIT(10)
  95. #define KVASER_PCIEFD_SRB_IRQ_DOF1 BIT(11)
  96. /* DMA underflow, buffer 0 and 1 */
  97. #define KVASER_PCIEFD_SRB_IRQ_DUF0 BIT(12)
  98. #define KVASER_PCIEFD_SRB_IRQ_DUF1 BIT(13)
  99. /* DMA idle */
  100. #define KVASER_PCIEFD_SRB_STAT_DI BIT(15)
  101. /* DMA support */
  102. #define KVASER_PCIEFD_SRB_STAT_DMA BIT(24)
  103. /* SRB current packet level */
  104. #define KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK 0xff
  105. /* DMA Enable */
  106. #define KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE BIT(0)
  107. /* EPCS flash controller definitions */
  108. #define KVASER_PCIEFD_CFG_IMG_SZ (64 * 1024)
  109. #define KVASER_PCIEFD_CFG_IMG_OFFSET (31 * 65536L)
  110. #define KVASER_PCIEFD_CFG_MAX_PARAMS 256
  111. #define KVASER_PCIEFD_CFG_MAGIC 0xcafef00d
  112. #define KVASER_PCIEFD_CFG_PARAM_MAX_SZ 24
  113. #define KVASER_PCIEFD_CFG_SYS_VER 1
  114. #define KVASER_PCIEFD_CFG_PARAM_NR_CHAN 130
  115. #define KVASER_PCIEFD_SPI_TMT BIT(5)
  116. #define KVASER_PCIEFD_SPI_TRDY BIT(6)
  117. #define KVASER_PCIEFD_SPI_RRDY BIT(7)
  118. #define KVASER_PCIEFD_FLASH_ID_EPCS16 0x14
  119. /* Commands for controlling the onboard flash */
  120. #define KVASER_PCIEFD_FLASH_RES_CMD 0xab
  121. #define KVASER_PCIEFD_FLASH_READ_CMD 0x3
  122. #define KVASER_PCIEFD_FLASH_STATUS_CMD 0x5
  123. /* Kvaser KCAN definitions */
  124. #define KVASER_PCIEFD_KCAN_CTRL_EFLUSH (4 << 29)
  125. #define KVASER_PCIEFD_KCAN_CTRL_EFRAME (5 << 29)
  126. #define KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT 16
  127. /* Request status packet */
  128. #define KVASER_PCIEFD_KCAN_CMD_SRQ BIT(0)
  129. /* Abort, flush and reset */
  130. #define KVASER_PCIEFD_KCAN_CMD_AT BIT(1)
  131. /* Tx FIFO unaligned read */
  132. #define KVASER_PCIEFD_KCAN_IRQ_TAR BIT(0)
  133. /* Tx FIFO unaligned end */
  134. #define KVASER_PCIEFD_KCAN_IRQ_TAE BIT(1)
  135. /* Bus parameter protection error */
  136. #define KVASER_PCIEFD_KCAN_IRQ_BPP BIT(2)
  137. /* FDF bit when controller is in classic mode */
  138. #define KVASER_PCIEFD_KCAN_IRQ_FDIC BIT(3)
  139. /* Rx FIFO overflow */
  140. #define KVASER_PCIEFD_KCAN_IRQ_ROF BIT(5)
  141. /* Abort done */
  142. #define KVASER_PCIEFD_KCAN_IRQ_ABD BIT(13)
  143. /* Tx buffer flush done */
  144. #define KVASER_PCIEFD_KCAN_IRQ_TFD BIT(14)
  145. /* Tx FIFO overflow */
  146. #define KVASER_PCIEFD_KCAN_IRQ_TOF BIT(15)
  147. /* Tx FIFO empty */
  148. #define KVASER_PCIEFD_KCAN_IRQ_TE BIT(16)
  149. /* Transmitter unaligned */
  150. #define KVASER_PCIEFD_KCAN_IRQ_TAL BIT(17)
  151. #define KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT 16
  152. #define KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT 24
  153. /* Abort request */
  154. #define KVASER_PCIEFD_KCAN_STAT_AR BIT(7)
  155. /* Idle state. Controller in reset mode and no abort or flush pending */
  156. #define KVASER_PCIEFD_KCAN_STAT_IDLE BIT(10)
  157. /* Bus off */
  158. #define KVASER_PCIEFD_KCAN_STAT_BOFF BIT(11)
  159. /* Reset mode request */
  160. #define KVASER_PCIEFD_KCAN_STAT_RMR BIT(14)
  161. /* Controller in reset mode */
  162. #define KVASER_PCIEFD_KCAN_STAT_IRM BIT(15)
  163. /* Controller got one-shot capability */
  164. #define KVASER_PCIEFD_KCAN_STAT_CAP BIT(16)
  165. /* Controller got CAN FD capability */
  166. #define KVASER_PCIEFD_KCAN_STAT_FD BIT(19)
  167. #define KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK (KVASER_PCIEFD_KCAN_STAT_AR | \
  168. KVASER_PCIEFD_KCAN_STAT_BOFF | KVASER_PCIEFD_KCAN_STAT_RMR | \
  169. KVASER_PCIEFD_KCAN_STAT_IRM)
  170. /* Reset mode */
  171. #define KVASER_PCIEFD_KCAN_MODE_RM BIT(8)
  172. /* Listen only mode */
  173. #define KVASER_PCIEFD_KCAN_MODE_LOM BIT(9)
  174. /* Error packet enable */
  175. #define KVASER_PCIEFD_KCAN_MODE_EPEN BIT(12)
  176. /* CAN FD non-ISO */
  177. #define KVASER_PCIEFD_KCAN_MODE_NIFDEN BIT(15)
  178. /* Acknowledgment packet type */
  179. #define KVASER_PCIEFD_KCAN_MODE_APT BIT(20)
  180. /* Active error flag enable. Clear to force error passive */
  181. #define KVASER_PCIEFD_KCAN_MODE_EEN BIT(23)
  182. /* Classic CAN mode */
  183. #define KVASER_PCIEFD_KCAN_MODE_CCM BIT(31)
  184. #define KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT 13
  185. #define KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT 17
  186. #define KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT 26
  187. #define KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT 16
  188. /* Kvaser KCAN packet types */
  189. #define KVASER_PCIEFD_PACK_TYPE_DATA 0
  190. #define KVASER_PCIEFD_PACK_TYPE_ACK 1
  191. #define KVASER_PCIEFD_PACK_TYPE_TXRQ 2
  192. #define KVASER_PCIEFD_PACK_TYPE_ERROR 3
  193. #define KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK 4
  194. #define KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK 5
  195. #define KVASER_PCIEFD_PACK_TYPE_ACK_DATA 6
  196. #define KVASER_PCIEFD_PACK_TYPE_STATUS 8
  197. #define KVASER_PCIEFD_PACK_TYPE_BUS_LOAD 9
  198. /* Kvaser KCAN packet common definitions */
  199. #define KVASER_PCIEFD_PACKET_SEQ_MSK 0xff
  200. #define KVASER_PCIEFD_PACKET_CHID_SHIFT 25
  201. #define KVASER_PCIEFD_PACKET_TYPE_SHIFT 28
  202. /* Kvaser KCAN TDATA and RDATA first word */
  203. #define KVASER_PCIEFD_RPACKET_IDE BIT(30)
  204. #define KVASER_PCIEFD_RPACKET_RTR BIT(29)
  205. /* Kvaser KCAN TDATA and RDATA second word */
  206. #define KVASER_PCIEFD_RPACKET_ESI BIT(13)
  207. #define KVASER_PCIEFD_RPACKET_BRS BIT(14)
  208. #define KVASER_PCIEFD_RPACKET_FDF BIT(15)
  209. #define KVASER_PCIEFD_RPACKET_DLC_SHIFT 8
  210. /* Kvaser KCAN TDATA second word */
  211. #define KVASER_PCIEFD_TPACKET_SMS BIT(16)
  212. #define KVASER_PCIEFD_TPACKET_AREQ BIT(31)
  213. /* Kvaser KCAN APACKET */
  214. #define KVASER_PCIEFD_APACKET_FLU BIT(8)
  215. #define KVASER_PCIEFD_APACKET_CT BIT(9)
  216. #define KVASER_PCIEFD_APACKET_ABL BIT(10)
  217. #define KVASER_PCIEFD_APACKET_NACK BIT(11)
  218. /* Kvaser KCAN SPACK first word */
  219. #define KVASER_PCIEFD_SPACK_RXERR_SHIFT 8
  220. #define KVASER_PCIEFD_SPACK_BOFF BIT(16)
  221. #define KVASER_PCIEFD_SPACK_IDET BIT(20)
  222. #define KVASER_PCIEFD_SPACK_IRM BIT(21)
  223. #define KVASER_PCIEFD_SPACK_RMCD BIT(22)
  224. /* Kvaser KCAN SPACK second word */
  225. #define KVASER_PCIEFD_SPACK_AUTO BIT(21)
  226. #define KVASER_PCIEFD_SPACK_EWLR BIT(23)
  227. #define KVASER_PCIEFD_SPACK_EPLR BIT(24)
  228. /* Kvaser KCAN_EPACK second word */
  229. #define KVASER_PCIEFD_EPACK_DIR_TX BIT(0)
  230. struct kvaser_pciefd;
  231. struct kvaser_pciefd_can {
  232. struct can_priv can;
  233. struct kvaser_pciefd *kv_pcie;
  234. void __iomem *reg_base;
  235. struct can_berr_counter bec;
  236. u8 cmd_seq;
  237. int err_rep_cnt;
  238. int echo_idx;
  239. spinlock_t lock; /* Locks sensitive registers (e.g. MODE) */
  240. spinlock_t echo_lock; /* Locks the message echo buffer */
  241. struct timer_list bec_poll_timer;
  242. struct completion start_comp, flush_comp;
  243. };
  244. struct kvaser_pciefd {
  245. struct pci_dev *pci;
  246. void __iomem *reg_base;
  247. struct kvaser_pciefd_can *can[KVASER_PCIEFD_MAX_CAN_CHANNELS];
  248. void *dma_data[KVASER_PCIEFD_DMA_COUNT];
  249. u8 nr_channels;
  250. u32 bus_freq;
  251. u32 freq;
  252. u32 freq_to_ticks_div;
  253. };
  254. struct kvaser_pciefd_rx_packet {
  255. u32 header[2];
  256. u64 timestamp;
  257. };
  258. struct kvaser_pciefd_tx_packet {
  259. u32 header[2];
  260. u8 data[64];
  261. };
  262. static const struct can_bittiming_const kvaser_pciefd_bittiming_const = {
  263. .name = KVASER_PCIEFD_DRV_NAME,
  264. .tseg1_min = 1,
  265. .tseg1_max = 512,
  266. .tseg2_min = 1,
  267. .tseg2_max = 32,
  268. .sjw_max = 16,
  269. .brp_min = 1,
  270. .brp_max = 8192,
  271. .brp_inc = 1,
  272. };
  273. struct kvaser_pciefd_cfg_param {
  274. __le32 magic;
  275. __le32 nr;
  276. __le32 len;
  277. u8 data[KVASER_PCIEFD_CFG_PARAM_MAX_SZ];
  278. };
  279. struct kvaser_pciefd_cfg_img {
  280. __le32 version;
  281. __le32 magic;
  282. __le32 crc;
  283. struct kvaser_pciefd_cfg_param params[KVASER_PCIEFD_CFG_MAX_PARAMS];
  284. };
  285. static struct pci_device_id kvaser_pciefd_id_table[] = {
  286. { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_4HS_ID), },
  287. { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_2HS_ID), },
  288. { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_HS_ID), },
  289. { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_HS_ID), },
  290. { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_2HS_ID), },
  291. { 0,},
  292. };
  293. MODULE_DEVICE_TABLE(pci, kvaser_pciefd_id_table);
  294. /* Onboard flash memory functions */
  295. static int kvaser_pciefd_spi_wait_loop(struct kvaser_pciefd *pcie, int msk)
  296. {
  297. u32 res;
  298. return readl_poll_timeout(pcie->reg_base + KVASER_PCIEFD_SPI_STATUS_REG,
  299. res, res & msk, 0, 10);
  300. }
  301. static int kvaser_pciefd_spi_cmd(struct kvaser_pciefd *pcie, const u8 *tx,
  302. u32 tx_len, u8 *rx, u32 rx_len)
  303. {
  304. int c;
  305. iowrite32(BIT(0), pcie->reg_base + KVASER_PCIEFD_SPI_SSEL_REG);
  306. iowrite32(BIT(10), pcie->reg_base + KVASER_PCIEFD_SPI_CTRL_REG);
  307. ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
  308. c = tx_len;
  309. while (c--) {
  310. if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TRDY))
  311. return -EIO;
  312. iowrite32(*tx++, pcie->reg_base + KVASER_PCIEFD_SPI_TX_REG);
  313. if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_RRDY))
  314. return -EIO;
  315. ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
  316. }
  317. c = rx_len;
  318. while (c-- > 0) {
  319. if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TRDY))
  320. return -EIO;
  321. iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SPI_TX_REG);
  322. if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_RRDY))
  323. return -EIO;
  324. *rx++ = ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
  325. }
  326. if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TMT))
  327. return -EIO;
  328. iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SPI_CTRL_REG);
  329. if (c != -1) {
  330. dev_err(&pcie->pci->dev, "Flash SPI transfer failed\n");
  331. return -EIO;
  332. }
  333. return 0;
  334. }
  335. static int kvaser_pciefd_cfg_read_and_verify(struct kvaser_pciefd *pcie,
  336. struct kvaser_pciefd_cfg_img *img)
  337. {
  338. int offset = KVASER_PCIEFD_CFG_IMG_OFFSET;
  339. int res, crc;
  340. u8 *crc_buff;
  341. u8 cmd[] = {
  342. KVASER_PCIEFD_FLASH_READ_CMD,
  343. (u8)((offset >> 16) & 0xff),
  344. (u8)((offset >> 8) & 0xff),
  345. (u8)(offset & 0xff)
  346. };
  347. res = kvaser_pciefd_spi_cmd(pcie, cmd, ARRAY_SIZE(cmd), (u8 *)img,
  348. KVASER_PCIEFD_CFG_IMG_SZ);
  349. if (res)
  350. return res;
  351. crc_buff = (u8 *)img->params;
  352. if (le32_to_cpu(img->version) != KVASER_PCIEFD_CFG_SYS_VER) {
  353. dev_err(&pcie->pci->dev,
  354. "Config flash corrupted, version number is wrong\n");
  355. return -ENODEV;
  356. }
  357. if (le32_to_cpu(img->magic) != KVASER_PCIEFD_CFG_MAGIC) {
  358. dev_err(&pcie->pci->dev,
  359. "Config flash corrupted, magic number is wrong\n");
  360. return -ENODEV;
  361. }
  362. crc = ~crc32_be(0xffffffff, crc_buff, sizeof(img->params));
  363. if (le32_to_cpu(img->crc) != crc) {
  364. dev_err(&pcie->pci->dev,
  365. "Stored CRC does not match flash image contents\n");
  366. return -EIO;
  367. }
  368. return 0;
  369. }
  370. static void kvaser_pciefd_cfg_read_params(struct kvaser_pciefd *pcie,
  371. struct kvaser_pciefd_cfg_img *img)
  372. {
  373. struct kvaser_pciefd_cfg_param *param;
  374. param = &img->params[KVASER_PCIEFD_CFG_PARAM_NR_CHAN];
  375. memcpy(&pcie->nr_channels, param->data, le32_to_cpu(param->len));
  376. }
  377. static int kvaser_pciefd_read_cfg(struct kvaser_pciefd *pcie)
  378. {
  379. int res;
  380. struct kvaser_pciefd_cfg_img *img;
  381. /* Read electronic signature */
  382. u8 cmd[] = {KVASER_PCIEFD_FLASH_RES_CMD, 0, 0, 0};
  383. res = kvaser_pciefd_spi_cmd(pcie, cmd, ARRAY_SIZE(cmd), cmd, 1);
  384. if (res)
  385. return -EIO;
  386. img = kmalloc(KVASER_PCIEFD_CFG_IMG_SZ, GFP_KERNEL);
  387. if (!img)
  388. return -ENOMEM;
  389. if (cmd[0] != KVASER_PCIEFD_FLASH_ID_EPCS16) {
  390. dev_err(&pcie->pci->dev,
  391. "Flash id is 0x%x instead of expected EPCS16 (0x%x)\n",
  392. cmd[0], KVASER_PCIEFD_FLASH_ID_EPCS16);
  393. res = -ENODEV;
  394. goto image_free;
  395. }
  396. cmd[0] = KVASER_PCIEFD_FLASH_STATUS_CMD;
  397. res = kvaser_pciefd_spi_cmd(pcie, cmd, 1, cmd, 1);
  398. if (res) {
  399. goto image_free;
  400. } else if (cmd[0] & 1) {
  401. res = -EIO;
  402. /* No write is ever done, the WIP should never be set */
  403. dev_err(&pcie->pci->dev, "Unexpected WIP bit set in flash\n");
  404. goto image_free;
  405. }
  406. res = kvaser_pciefd_cfg_read_and_verify(pcie, img);
  407. if (res) {
  408. res = -EIO;
  409. goto image_free;
  410. }
  411. kvaser_pciefd_cfg_read_params(pcie, img);
  412. image_free:
  413. kfree(img);
  414. return res;
  415. }
  416. static void kvaser_pciefd_request_status(struct kvaser_pciefd_can *can)
  417. {
  418. u32 cmd;
  419. cmd = KVASER_PCIEFD_KCAN_CMD_SRQ;
  420. cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
  421. iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
  422. }
  423. static void kvaser_pciefd_enable_err_gen(struct kvaser_pciefd_can *can)
  424. {
  425. u32 mode;
  426. unsigned long irq;
  427. spin_lock_irqsave(&can->lock, irq);
  428. mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  429. if (!(mode & KVASER_PCIEFD_KCAN_MODE_EPEN)) {
  430. mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
  431. iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  432. }
  433. spin_unlock_irqrestore(&can->lock, irq);
  434. }
  435. static void kvaser_pciefd_disable_err_gen(struct kvaser_pciefd_can *can)
  436. {
  437. u32 mode;
  438. unsigned long irq;
  439. spin_lock_irqsave(&can->lock, irq);
  440. mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  441. mode &= ~KVASER_PCIEFD_KCAN_MODE_EPEN;
  442. iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  443. spin_unlock_irqrestore(&can->lock, irq);
  444. }
  445. static int kvaser_pciefd_set_tx_irq(struct kvaser_pciefd_can *can)
  446. {
  447. u32 msk;
  448. msk = KVASER_PCIEFD_KCAN_IRQ_TE | KVASER_PCIEFD_KCAN_IRQ_ROF |
  449. KVASER_PCIEFD_KCAN_IRQ_TOF | KVASER_PCIEFD_KCAN_IRQ_ABD |
  450. KVASER_PCIEFD_KCAN_IRQ_TAE | KVASER_PCIEFD_KCAN_IRQ_TAL |
  451. KVASER_PCIEFD_KCAN_IRQ_FDIC | KVASER_PCIEFD_KCAN_IRQ_BPP |
  452. KVASER_PCIEFD_KCAN_IRQ_TAR;
  453. iowrite32(msk, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  454. return 0;
  455. }
  456. static inline void kvaser_pciefd_set_skb_timestamp(const struct kvaser_pciefd *pcie,
  457. struct sk_buff *skb, u64 timestamp)
  458. {
  459. skb_hwtstamps(skb)->hwtstamp =
  460. ns_to_ktime(div_u64(timestamp * 1000, pcie->freq_to_ticks_div));
  461. }
  462. static void kvaser_pciefd_setup_controller(struct kvaser_pciefd_can *can)
  463. {
  464. u32 mode;
  465. unsigned long irq;
  466. spin_lock_irqsave(&can->lock, irq);
  467. mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  468. if (can->can.ctrlmode & CAN_CTRLMODE_FD) {
  469. mode &= ~KVASER_PCIEFD_KCAN_MODE_CCM;
  470. if (can->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO)
  471. mode |= KVASER_PCIEFD_KCAN_MODE_NIFDEN;
  472. else
  473. mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
  474. } else {
  475. mode |= KVASER_PCIEFD_KCAN_MODE_CCM;
  476. mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
  477. }
  478. if (can->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  479. mode |= KVASER_PCIEFD_KCAN_MODE_LOM;
  480. else
  481. mode &= ~KVASER_PCIEFD_KCAN_MODE_LOM;
  482. mode |= KVASER_PCIEFD_KCAN_MODE_EEN;
  483. mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
  484. /* Use ACK packet type */
  485. mode &= ~KVASER_PCIEFD_KCAN_MODE_APT;
  486. mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
  487. iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  488. spin_unlock_irqrestore(&can->lock, irq);
  489. }
  490. static void kvaser_pciefd_start_controller_flush(struct kvaser_pciefd_can *can)
  491. {
  492. u32 status;
  493. unsigned long irq;
  494. spin_lock_irqsave(&can->lock, irq);
  495. iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
  496. iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
  497. can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  498. status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
  499. if (status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
  500. u32 cmd;
  501. /* If controller is already idle, run abort, flush and reset */
  502. cmd = KVASER_PCIEFD_KCAN_CMD_AT;
  503. cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
  504. iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
  505. } else if (!(status & KVASER_PCIEFD_KCAN_STAT_RMR)) {
  506. u32 mode;
  507. /* Put controller in reset mode */
  508. mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  509. mode |= KVASER_PCIEFD_KCAN_MODE_RM;
  510. iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  511. }
  512. spin_unlock_irqrestore(&can->lock, irq);
  513. }
  514. static int kvaser_pciefd_bus_on(struct kvaser_pciefd_can *can)
  515. {
  516. u32 mode;
  517. unsigned long irq;
  518. del_timer(&can->bec_poll_timer);
  519. if (!completion_done(&can->flush_comp))
  520. kvaser_pciefd_start_controller_flush(can);
  521. if (!wait_for_completion_timeout(&can->flush_comp,
  522. KVASER_PCIEFD_WAIT_TIMEOUT)) {
  523. netdev_err(can->can.dev, "Timeout during bus on flush\n");
  524. return -ETIMEDOUT;
  525. }
  526. spin_lock_irqsave(&can->lock, irq);
  527. iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  528. iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
  529. iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
  530. can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  531. mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  532. mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
  533. iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  534. spin_unlock_irqrestore(&can->lock, irq);
  535. if (!wait_for_completion_timeout(&can->start_comp,
  536. KVASER_PCIEFD_WAIT_TIMEOUT)) {
  537. netdev_err(can->can.dev, "Timeout during bus on reset\n");
  538. return -ETIMEDOUT;
  539. }
  540. /* Reset interrupt handling */
  541. iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  542. iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
  543. kvaser_pciefd_set_tx_irq(can);
  544. kvaser_pciefd_setup_controller(can);
  545. can->can.state = CAN_STATE_ERROR_ACTIVE;
  546. netif_wake_queue(can->can.dev);
  547. can->bec.txerr = 0;
  548. can->bec.rxerr = 0;
  549. can->err_rep_cnt = 0;
  550. return 0;
  551. }
  552. static void kvaser_pciefd_pwm_stop(struct kvaser_pciefd_can *can)
  553. {
  554. u8 top;
  555. u32 pwm_ctrl;
  556. unsigned long irq;
  557. spin_lock_irqsave(&can->lock, irq);
  558. pwm_ctrl = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
  559. top = (pwm_ctrl >> KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT) & 0xff;
  560. /* Set duty cycle to zero */
  561. pwm_ctrl |= top;
  562. iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
  563. spin_unlock_irqrestore(&can->lock, irq);
  564. }
  565. static void kvaser_pciefd_pwm_start(struct kvaser_pciefd_can *can)
  566. {
  567. int top, trigger;
  568. u32 pwm_ctrl;
  569. unsigned long irq;
  570. kvaser_pciefd_pwm_stop(can);
  571. spin_lock_irqsave(&can->lock, irq);
  572. /* Set frequency to 500 KHz*/
  573. top = can->kv_pcie->bus_freq / (2 * 500000) - 1;
  574. pwm_ctrl = top & 0xff;
  575. pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT;
  576. iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
  577. /* Set duty cycle to 95 */
  578. trigger = (100 * top - 95 * (top + 1) + 50) / 100;
  579. pwm_ctrl = trigger & 0xff;
  580. pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT;
  581. iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
  582. spin_unlock_irqrestore(&can->lock, irq);
  583. }
  584. static int kvaser_pciefd_open(struct net_device *netdev)
  585. {
  586. int err;
  587. struct kvaser_pciefd_can *can = netdev_priv(netdev);
  588. err = open_candev(netdev);
  589. if (err)
  590. return err;
  591. err = kvaser_pciefd_bus_on(can);
  592. if (err) {
  593. close_candev(netdev);
  594. return err;
  595. }
  596. return 0;
  597. }
  598. static int kvaser_pciefd_stop(struct net_device *netdev)
  599. {
  600. struct kvaser_pciefd_can *can = netdev_priv(netdev);
  601. int ret = 0;
  602. /* Don't interrupt ongoing flush */
  603. if (!completion_done(&can->flush_comp))
  604. kvaser_pciefd_start_controller_flush(can);
  605. if (!wait_for_completion_timeout(&can->flush_comp,
  606. KVASER_PCIEFD_WAIT_TIMEOUT)) {
  607. netdev_err(can->can.dev, "Timeout during stop\n");
  608. ret = -ETIMEDOUT;
  609. } else {
  610. iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  611. del_timer(&can->bec_poll_timer);
  612. }
  613. can->can.state = CAN_STATE_STOPPED;
  614. close_candev(netdev);
  615. return ret;
  616. }
  617. static int kvaser_pciefd_prepare_tx_packet(struct kvaser_pciefd_tx_packet *p,
  618. struct kvaser_pciefd_can *can,
  619. struct sk_buff *skb)
  620. {
  621. struct canfd_frame *cf = (struct canfd_frame *)skb->data;
  622. int packet_size;
  623. int seq = can->echo_idx;
  624. memset(p, 0, sizeof(*p));
  625. if (can->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT)
  626. p->header[1] |= KVASER_PCIEFD_TPACKET_SMS;
  627. if (cf->can_id & CAN_RTR_FLAG)
  628. p->header[0] |= KVASER_PCIEFD_RPACKET_RTR;
  629. if (cf->can_id & CAN_EFF_FLAG)
  630. p->header[0] |= KVASER_PCIEFD_RPACKET_IDE;
  631. p->header[0] |= cf->can_id & CAN_EFF_MASK;
  632. p->header[1] |= can_fd_len2dlc(cf->len) << KVASER_PCIEFD_RPACKET_DLC_SHIFT;
  633. p->header[1] |= KVASER_PCIEFD_TPACKET_AREQ;
  634. if (can_is_canfd_skb(skb)) {
  635. p->header[1] |= KVASER_PCIEFD_RPACKET_FDF;
  636. if (cf->flags & CANFD_BRS)
  637. p->header[1] |= KVASER_PCIEFD_RPACKET_BRS;
  638. if (cf->flags & CANFD_ESI)
  639. p->header[1] |= KVASER_PCIEFD_RPACKET_ESI;
  640. }
  641. p->header[1] |= seq & KVASER_PCIEFD_PACKET_SEQ_MSK;
  642. packet_size = cf->len;
  643. memcpy(p->data, cf->data, packet_size);
  644. return DIV_ROUND_UP(packet_size, 4);
  645. }
  646. static netdev_tx_t kvaser_pciefd_start_xmit(struct sk_buff *skb,
  647. struct net_device *netdev)
  648. {
  649. struct kvaser_pciefd_can *can = netdev_priv(netdev);
  650. unsigned long irq_flags;
  651. struct kvaser_pciefd_tx_packet packet;
  652. int nwords;
  653. u8 count;
  654. if (can_dev_dropped_skb(netdev, skb))
  655. return NETDEV_TX_OK;
  656. nwords = kvaser_pciefd_prepare_tx_packet(&packet, can, skb);
  657. spin_lock_irqsave(&can->echo_lock, irq_flags);
  658. /* Prepare and save echo skb in internal slot */
  659. can_put_echo_skb(skb, netdev, can->echo_idx, 0);
  660. /* Move echo index to the next slot */
  661. can->echo_idx = (can->echo_idx + 1) % can->can.echo_skb_max;
  662. /* Write header to fifo */
  663. iowrite32(packet.header[0],
  664. can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
  665. iowrite32(packet.header[1],
  666. can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
  667. if (nwords) {
  668. u32 data_last = ((u32 *)packet.data)[nwords - 1];
  669. /* Write data to fifo, except last word */
  670. iowrite32_rep(can->reg_base +
  671. KVASER_PCIEFD_KCAN_FIFO_REG, packet.data,
  672. nwords - 1);
  673. /* Write last word to end of fifo */
  674. __raw_writel(data_last, can->reg_base +
  675. KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
  676. } else {
  677. /* Complete write to fifo */
  678. __raw_writel(0, can->reg_base +
  679. KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
  680. }
  681. count = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NPACKETS_REG);
  682. /* No room for a new message, stop the queue until at least one
  683. * successful transmit
  684. */
  685. if (count >= KVASER_PCIEFD_CAN_TX_MAX_COUNT ||
  686. can->can.echo_skb[can->echo_idx])
  687. netif_stop_queue(netdev);
  688. spin_unlock_irqrestore(&can->echo_lock, irq_flags);
  689. return NETDEV_TX_OK;
  690. }
  691. static int kvaser_pciefd_set_bittiming(struct kvaser_pciefd_can *can, bool data)
  692. {
  693. u32 mode, test, btrn;
  694. unsigned long irq_flags;
  695. int ret;
  696. struct can_bittiming *bt;
  697. if (data)
  698. bt = &can->can.data_bittiming;
  699. else
  700. bt = &can->can.bittiming;
  701. btrn = ((bt->phase_seg2 - 1) & 0x1f) <<
  702. KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT |
  703. (((bt->prop_seg + bt->phase_seg1) - 1) & 0x1ff) <<
  704. KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT |
  705. ((bt->sjw - 1) & 0xf) << KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT |
  706. ((bt->brp - 1) & 0x1fff);
  707. spin_lock_irqsave(&can->lock, irq_flags);
  708. mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  709. /* Put the circuit in reset mode */
  710. iowrite32(mode | KVASER_PCIEFD_KCAN_MODE_RM,
  711. can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  712. /* Can only set bittiming if in reset mode */
  713. ret = readl_poll_timeout(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG,
  714. test, test & KVASER_PCIEFD_KCAN_MODE_RM,
  715. 0, 10);
  716. if (ret) {
  717. spin_unlock_irqrestore(&can->lock, irq_flags);
  718. return -EBUSY;
  719. }
  720. if (data)
  721. iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRD_REG);
  722. else
  723. iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRN_REG);
  724. /* Restore previous reset mode status */
  725. iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
  726. spin_unlock_irqrestore(&can->lock, irq_flags);
  727. return 0;
  728. }
  729. static int kvaser_pciefd_set_nominal_bittiming(struct net_device *ndev)
  730. {
  731. return kvaser_pciefd_set_bittiming(netdev_priv(ndev), false);
  732. }
  733. static int kvaser_pciefd_set_data_bittiming(struct net_device *ndev)
  734. {
  735. return kvaser_pciefd_set_bittiming(netdev_priv(ndev), true);
  736. }
  737. static int kvaser_pciefd_set_mode(struct net_device *ndev, enum can_mode mode)
  738. {
  739. struct kvaser_pciefd_can *can = netdev_priv(ndev);
  740. int ret = 0;
  741. switch (mode) {
  742. case CAN_MODE_START:
  743. if (!can->can.restart_ms)
  744. ret = kvaser_pciefd_bus_on(can);
  745. break;
  746. default:
  747. return -EOPNOTSUPP;
  748. }
  749. return ret;
  750. }
  751. static int kvaser_pciefd_get_berr_counter(const struct net_device *ndev,
  752. struct can_berr_counter *bec)
  753. {
  754. struct kvaser_pciefd_can *can = netdev_priv(ndev);
  755. bec->rxerr = can->bec.rxerr;
  756. bec->txerr = can->bec.txerr;
  757. return 0;
  758. }
  759. static void kvaser_pciefd_bec_poll_timer(struct timer_list *data)
  760. {
  761. struct kvaser_pciefd_can *can = from_timer(can, data, bec_poll_timer);
  762. kvaser_pciefd_enable_err_gen(can);
  763. kvaser_pciefd_request_status(can);
  764. can->err_rep_cnt = 0;
  765. }
  766. static const struct net_device_ops kvaser_pciefd_netdev_ops = {
  767. .ndo_open = kvaser_pciefd_open,
  768. .ndo_stop = kvaser_pciefd_stop,
  769. .ndo_eth_ioctl = can_eth_ioctl_hwts,
  770. .ndo_start_xmit = kvaser_pciefd_start_xmit,
  771. .ndo_change_mtu = can_change_mtu,
  772. };
  773. static const struct ethtool_ops kvaser_pciefd_ethtool_ops = {
  774. .get_ts_info = can_ethtool_op_get_ts_info_hwts,
  775. };
  776. static int kvaser_pciefd_setup_can_ctrls(struct kvaser_pciefd *pcie)
  777. {
  778. int i;
  779. for (i = 0; i < pcie->nr_channels; i++) {
  780. struct net_device *netdev;
  781. struct kvaser_pciefd_can *can;
  782. u32 status, tx_npackets;
  783. netdev = alloc_candev(sizeof(struct kvaser_pciefd_can),
  784. KVASER_PCIEFD_CAN_TX_MAX_COUNT);
  785. if (!netdev)
  786. return -ENOMEM;
  787. can = netdev_priv(netdev);
  788. netdev->netdev_ops = &kvaser_pciefd_netdev_ops;
  789. netdev->ethtool_ops = &kvaser_pciefd_ethtool_ops;
  790. can->reg_base = pcie->reg_base + KVASER_PCIEFD_KCAN0_BASE +
  791. i * KVASER_PCIEFD_KCAN_BASE_OFFSET;
  792. can->kv_pcie = pcie;
  793. can->cmd_seq = 0;
  794. can->err_rep_cnt = 0;
  795. can->bec.txerr = 0;
  796. can->bec.rxerr = 0;
  797. init_completion(&can->start_comp);
  798. init_completion(&can->flush_comp);
  799. timer_setup(&can->bec_poll_timer, kvaser_pciefd_bec_poll_timer,
  800. 0);
  801. /* Disable Bus load reporting */
  802. iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_BUS_LOAD_REG);
  803. tx_npackets = ioread32(can->reg_base +
  804. KVASER_PCIEFD_KCAN_TX_NPACKETS_REG);
  805. if (((tx_npackets >> KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT) &
  806. 0xff) < KVASER_PCIEFD_CAN_TX_MAX_COUNT) {
  807. dev_err(&pcie->pci->dev,
  808. "Max Tx count is smaller than expected\n");
  809. free_candev(netdev);
  810. return -ENODEV;
  811. }
  812. can->can.clock.freq = pcie->freq;
  813. can->can.echo_skb_max = KVASER_PCIEFD_CAN_TX_MAX_COUNT;
  814. can->echo_idx = 0;
  815. spin_lock_init(&can->echo_lock);
  816. spin_lock_init(&can->lock);
  817. can->can.bittiming_const = &kvaser_pciefd_bittiming_const;
  818. can->can.data_bittiming_const = &kvaser_pciefd_bittiming_const;
  819. can->can.do_set_bittiming = kvaser_pciefd_set_nominal_bittiming;
  820. can->can.do_set_data_bittiming =
  821. kvaser_pciefd_set_data_bittiming;
  822. can->can.do_set_mode = kvaser_pciefd_set_mode;
  823. can->can.do_get_berr_counter = kvaser_pciefd_get_berr_counter;
  824. can->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY |
  825. CAN_CTRLMODE_FD |
  826. CAN_CTRLMODE_FD_NON_ISO;
  827. status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
  828. if (!(status & KVASER_PCIEFD_KCAN_STAT_FD)) {
  829. dev_err(&pcie->pci->dev,
  830. "CAN FD not supported as expected %d\n", i);
  831. free_candev(netdev);
  832. return -ENODEV;
  833. }
  834. if (status & KVASER_PCIEFD_KCAN_STAT_CAP)
  835. can->can.ctrlmode_supported |= CAN_CTRLMODE_ONE_SHOT;
  836. netdev->flags |= IFF_ECHO;
  837. SET_NETDEV_DEV(netdev, &pcie->pci->dev);
  838. iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
  839. iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
  840. can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  841. pcie->can[i] = can;
  842. kvaser_pciefd_pwm_start(can);
  843. }
  844. return 0;
  845. }
  846. static int kvaser_pciefd_reg_candev(struct kvaser_pciefd *pcie)
  847. {
  848. int i;
  849. for (i = 0; i < pcie->nr_channels; i++) {
  850. int err = register_candev(pcie->can[i]->can.dev);
  851. if (err) {
  852. int j;
  853. /* Unregister all successfully registered devices. */
  854. for (j = 0; j < i; j++)
  855. unregister_candev(pcie->can[j]->can.dev);
  856. return err;
  857. }
  858. }
  859. return 0;
  860. }
  861. static void kvaser_pciefd_write_dma_map(struct kvaser_pciefd *pcie,
  862. dma_addr_t addr, int offset)
  863. {
  864. u32 word1, word2;
  865. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  866. word1 = addr | KVASER_PCIEFD_64BIT_DMA_BIT;
  867. word2 = addr >> 32;
  868. #else
  869. word1 = addr;
  870. word2 = 0;
  871. #endif
  872. iowrite32(word1, pcie->reg_base + offset);
  873. iowrite32(word2, pcie->reg_base + offset + 4);
  874. }
  875. static int kvaser_pciefd_setup_dma(struct kvaser_pciefd *pcie)
  876. {
  877. int i;
  878. u32 srb_status;
  879. u32 srb_packet_count;
  880. dma_addr_t dma_addr[KVASER_PCIEFD_DMA_COUNT];
  881. /* Disable the DMA */
  882. iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
  883. for (i = 0; i < KVASER_PCIEFD_DMA_COUNT; i++) {
  884. unsigned int offset = KVASER_PCIEFD_DMA_MAP_BASE + 8 * i;
  885. pcie->dma_data[i] =
  886. dmam_alloc_coherent(&pcie->pci->dev,
  887. KVASER_PCIEFD_DMA_SIZE,
  888. &dma_addr[i],
  889. GFP_KERNEL);
  890. if (!pcie->dma_data[i] || !dma_addr[i]) {
  891. dev_err(&pcie->pci->dev, "Rx dma_alloc(%u) failure\n",
  892. KVASER_PCIEFD_DMA_SIZE);
  893. return -ENOMEM;
  894. }
  895. kvaser_pciefd_write_dma_map(pcie, dma_addr[i], offset);
  896. }
  897. /* Reset Rx FIFO, and both DMA buffers */
  898. iowrite32(KVASER_PCIEFD_SRB_CMD_FOR | KVASER_PCIEFD_SRB_CMD_RDB0 |
  899. KVASER_PCIEFD_SRB_CMD_RDB1,
  900. pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
  901. /* Empty Rx FIFO */
  902. srb_packet_count = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG) &
  903. KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK;
  904. while (srb_packet_count) {
  905. /* Drop current packet in FIFO */
  906. ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_FIFO_LAST_REG);
  907. srb_packet_count--;
  908. }
  909. srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
  910. if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DI)) {
  911. dev_err(&pcie->pci->dev, "DMA not idle before enabling\n");
  912. return -EIO;
  913. }
  914. /* Enable the DMA */
  915. iowrite32(KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE,
  916. pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
  917. return 0;
  918. }
  919. static int kvaser_pciefd_setup_board(struct kvaser_pciefd *pcie)
  920. {
  921. u32 sysid, srb_status, build;
  922. u8 sysid_nr_chan;
  923. int ret;
  924. ret = kvaser_pciefd_read_cfg(pcie);
  925. if (ret)
  926. return ret;
  927. sysid = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_VERSION_REG);
  928. sysid_nr_chan = (sysid >> KVASER_PCIEFD_SYSID_NRCHAN_SHIFT) & 0xff;
  929. if (pcie->nr_channels != sysid_nr_chan) {
  930. dev_err(&pcie->pci->dev,
  931. "Number of channels does not match: %u vs %u\n",
  932. pcie->nr_channels,
  933. sysid_nr_chan);
  934. return -ENODEV;
  935. }
  936. if (pcie->nr_channels > KVASER_PCIEFD_MAX_CAN_CHANNELS)
  937. pcie->nr_channels = KVASER_PCIEFD_MAX_CAN_CHANNELS;
  938. build = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_BUILD_REG);
  939. dev_dbg(&pcie->pci->dev, "Version %u.%u.%u\n",
  940. (sysid >> KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT) & 0xff,
  941. sysid & 0xff,
  942. (build >> KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT) & 0x7fff);
  943. srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
  944. if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DMA)) {
  945. dev_err(&pcie->pci->dev,
  946. "Hardware without DMA is not supported\n");
  947. return -ENODEV;
  948. }
  949. pcie->bus_freq = ioread32(pcie->reg_base +
  950. KVASER_PCIEFD_SYSID_BUSFREQ_REG);
  951. pcie->freq = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_CANFREQ_REG);
  952. pcie->freq_to_ticks_div = pcie->freq / 1000000;
  953. if (pcie->freq_to_ticks_div == 0)
  954. pcie->freq_to_ticks_div = 1;
  955. /* Turn off all loopback functionality */
  956. iowrite32(0, pcie->reg_base + KVASER_PCIEFD_LOOP_REG);
  957. return ret;
  958. }
  959. static int kvaser_pciefd_handle_data_packet(struct kvaser_pciefd *pcie,
  960. struct kvaser_pciefd_rx_packet *p,
  961. __le32 *data)
  962. {
  963. struct sk_buff *skb;
  964. struct canfd_frame *cf;
  965. struct can_priv *priv;
  966. struct net_device_stats *stats;
  967. u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
  968. if (ch_id >= pcie->nr_channels)
  969. return -EIO;
  970. priv = &pcie->can[ch_id]->can;
  971. stats = &priv->dev->stats;
  972. if (p->header[1] & KVASER_PCIEFD_RPACKET_FDF) {
  973. skb = alloc_canfd_skb(priv->dev, &cf);
  974. if (!skb) {
  975. stats->rx_dropped++;
  976. return -ENOMEM;
  977. }
  978. if (p->header[1] & KVASER_PCIEFD_RPACKET_BRS)
  979. cf->flags |= CANFD_BRS;
  980. if (p->header[1] & KVASER_PCIEFD_RPACKET_ESI)
  981. cf->flags |= CANFD_ESI;
  982. } else {
  983. skb = alloc_can_skb(priv->dev, (struct can_frame **)&cf);
  984. if (!skb) {
  985. stats->rx_dropped++;
  986. return -ENOMEM;
  987. }
  988. }
  989. cf->can_id = p->header[0] & CAN_EFF_MASK;
  990. if (p->header[0] & KVASER_PCIEFD_RPACKET_IDE)
  991. cf->can_id |= CAN_EFF_FLAG;
  992. cf->len = can_fd_dlc2len(p->header[1] >> KVASER_PCIEFD_RPACKET_DLC_SHIFT);
  993. if (p->header[0] & KVASER_PCIEFD_RPACKET_RTR) {
  994. cf->can_id |= CAN_RTR_FLAG;
  995. } else {
  996. memcpy(cf->data, data, cf->len);
  997. stats->rx_bytes += cf->len;
  998. }
  999. stats->rx_packets++;
  1000. kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp);
  1001. return netif_rx(skb);
  1002. }
  1003. static void kvaser_pciefd_change_state(struct kvaser_pciefd_can *can,
  1004. struct can_frame *cf,
  1005. enum can_state new_state,
  1006. enum can_state tx_state,
  1007. enum can_state rx_state)
  1008. {
  1009. can_change_state(can->can.dev, cf, tx_state, rx_state);
  1010. if (new_state == CAN_STATE_BUS_OFF) {
  1011. struct net_device *ndev = can->can.dev;
  1012. unsigned long irq_flags;
  1013. spin_lock_irqsave(&can->lock, irq_flags);
  1014. netif_stop_queue(can->can.dev);
  1015. spin_unlock_irqrestore(&can->lock, irq_flags);
  1016. /* Prevent CAN controller from auto recover from bus off */
  1017. if (!can->can.restart_ms) {
  1018. kvaser_pciefd_start_controller_flush(can);
  1019. can_bus_off(ndev);
  1020. }
  1021. }
  1022. }
  1023. static void kvaser_pciefd_packet_to_state(struct kvaser_pciefd_rx_packet *p,
  1024. struct can_berr_counter *bec,
  1025. enum can_state *new_state,
  1026. enum can_state *tx_state,
  1027. enum can_state *rx_state)
  1028. {
  1029. if (p->header[0] & KVASER_PCIEFD_SPACK_BOFF ||
  1030. p->header[0] & KVASER_PCIEFD_SPACK_IRM)
  1031. *new_state = CAN_STATE_BUS_OFF;
  1032. else if (bec->txerr >= 255 || bec->rxerr >= 255)
  1033. *new_state = CAN_STATE_BUS_OFF;
  1034. else if (p->header[1] & KVASER_PCIEFD_SPACK_EPLR)
  1035. *new_state = CAN_STATE_ERROR_PASSIVE;
  1036. else if (bec->txerr >= 128 || bec->rxerr >= 128)
  1037. *new_state = CAN_STATE_ERROR_PASSIVE;
  1038. else if (p->header[1] & KVASER_PCIEFD_SPACK_EWLR)
  1039. *new_state = CAN_STATE_ERROR_WARNING;
  1040. else if (bec->txerr >= 96 || bec->rxerr >= 96)
  1041. *new_state = CAN_STATE_ERROR_WARNING;
  1042. else
  1043. *new_state = CAN_STATE_ERROR_ACTIVE;
  1044. *tx_state = bec->txerr >= bec->rxerr ? *new_state : 0;
  1045. *rx_state = bec->txerr <= bec->rxerr ? *new_state : 0;
  1046. }
  1047. static int kvaser_pciefd_rx_error_frame(struct kvaser_pciefd_can *can,
  1048. struct kvaser_pciefd_rx_packet *p)
  1049. {
  1050. struct can_berr_counter bec;
  1051. enum can_state old_state, new_state, tx_state, rx_state;
  1052. struct net_device *ndev = can->can.dev;
  1053. struct sk_buff *skb;
  1054. struct can_frame *cf = NULL;
  1055. struct net_device_stats *stats = &ndev->stats;
  1056. old_state = can->can.state;
  1057. bec.txerr = p->header[0] & 0xff;
  1058. bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff;
  1059. kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state,
  1060. &rx_state);
  1061. skb = alloc_can_err_skb(ndev, &cf);
  1062. if (new_state != old_state) {
  1063. kvaser_pciefd_change_state(can, cf, new_state, tx_state,
  1064. rx_state);
  1065. if (old_state == CAN_STATE_BUS_OFF &&
  1066. new_state == CAN_STATE_ERROR_ACTIVE &&
  1067. can->can.restart_ms) {
  1068. can->can.can_stats.restarts++;
  1069. if (skb)
  1070. cf->can_id |= CAN_ERR_RESTARTED;
  1071. }
  1072. }
  1073. can->err_rep_cnt++;
  1074. can->can.can_stats.bus_error++;
  1075. if (p->header[1] & KVASER_PCIEFD_EPACK_DIR_TX)
  1076. stats->tx_errors++;
  1077. else
  1078. stats->rx_errors++;
  1079. can->bec.txerr = bec.txerr;
  1080. can->bec.rxerr = bec.rxerr;
  1081. if (!skb) {
  1082. stats->rx_dropped++;
  1083. return -ENOMEM;
  1084. }
  1085. kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
  1086. cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_CNT;
  1087. cf->data[6] = bec.txerr;
  1088. cf->data[7] = bec.rxerr;
  1089. netif_rx(skb);
  1090. return 0;
  1091. }
  1092. static int kvaser_pciefd_handle_error_packet(struct kvaser_pciefd *pcie,
  1093. struct kvaser_pciefd_rx_packet *p)
  1094. {
  1095. struct kvaser_pciefd_can *can;
  1096. u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
  1097. if (ch_id >= pcie->nr_channels)
  1098. return -EIO;
  1099. can = pcie->can[ch_id];
  1100. kvaser_pciefd_rx_error_frame(can, p);
  1101. if (can->err_rep_cnt >= KVASER_PCIEFD_MAX_ERR_REP)
  1102. /* Do not report more errors, until bec_poll_timer expires */
  1103. kvaser_pciefd_disable_err_gen(can);
  1104. /* Start polling the error counters */
  1105. mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
  1106. return 0;
  1107. }
  1108. static int kvaser_pciefd_handle_status_resp(struct kvaser_pciefd_can *can,
  1109. struct kvaser_pciefd_rx_packet *p)
  1110. {
  1111. struct can_berr_counter bec;
  1112. enum can_state old_state, new_state, tx_state, rx_state;
  1113. old_state = can->can.state;
  1114. bec.txerr = p->header[0] & 0xff;
  1115. bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff;
  1116. kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state,
  1117. &rx_state);
  1118. if (new_state != old_state) {
  1119. struct net_device *ndev = can->can.dev;
  1120. struct sk_buff *skb;
  1121. struct can_frame *cf;
  1122. skb = alloc_can_err_skb(ndev, &cf);
  1123. if (!skb) {
  1124. struct net_device_stats *stats = &ndev->stats;
  1125. stats->rx_dropped++;
  1126. return -ENOMEM;
  1127. }
  1128. kvaser_pciefd_change_state(can, cf, new_state, tx_state,
  1129. rx_state);
  1130. if (old_state == CAN_STATE_BUS_OFF &&
  1131. new_state == CAN_STATE_ERROR_ACTIVE &&
  1132. can->can.restart_ms) {
  1133. can->can.can_stats.restarts++;
  1134. cf->can_id |= CAN_ERR_RESTARTED;
  1135. }
  1136. kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
  1137. cf->data[6] = bec.txerr;
  1138. cf->data[7] = bec.rxerr;
  1139. netif_rx(skb);
  1140. }
  1141. can->bec.txerr = bec.txerr;
  1142. can->bec.rxerr = bec.rxerr;
  1143. /* Check if we need to poll the error counters */
  1144. if (bec.txerr || bec.rxerr)
  1145. mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
  1146. return 0;
  1147. }
  1148. static int kvaser_pciefd_handle_status_packet(struct kvaser_pciefd *pcie,
  1149. struct kvaser_pciefd_rx_packet *p)
  1150. {
  1151. struct kvaser_pciefd_can *can;
  1152. u8 cmdseq;
  1153. u32 status;
  1154. u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
  1155. if (ch_id >= pcie->nr_channels)
  1156. return -EIO;
  1157. can = pcie->can[ch_id];
  1158. status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
  1159. cmdseq = (status >> KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT) & 0xff;
  1160. /* Reset done, start abort and flush */
  1161. if (p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
  1162. p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
  1163. p->header[1] & KVASER_PCIEFD_SPACK_AUTO &&
  1164. cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) &&
  1165. status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
  1166. u32 cmd;
  1167. iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
  1168. can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
  1169. cmd = KVASER_PCIEFD_KCAN_CMD_AT;
  1170. cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
  1171. iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
  1172. } else if (p->header[0] & KVASER_PCIEFD_SPACK_IDET &&
  1173. p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
  1174. cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) &&
  1175. status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
  1176. /* Reset detected, send end of flush if no packet are in FIFO */
  1177. u8 count = ioread32(can->reg_base +
  1178. KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
  1179. if (!count)
  1180. iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH,
  1181. can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
  1182. } else if (!(p->header[1] & KVASER_PCIEFD_SPACK_AUTO) &&
  1183. cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK)) {
  1184. /* Response to status request received */
  1185. kvaser_pciefd_handle_status_resp(can, p);
  1186. if (can->can.state != CAN_STATE_BUS_OFF &&
  1187. can->can.state != CAN_STATE_ERROR_ACTIVE) {
  1188. mod_timer(&can->bec_poll_timer,
  1189. KVASER_PCIEFD_BEC_POLL_FREQ);
  1190. }
  1191. } else if (p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
  1192. !(status & KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK)) {
  1193. /* Reset to bus on detected */
  1194. if (!completion_done(&can->start_comp))
  1195. complete(&can->start_comp);
  1196. }
  1197. return 0;
  1198. }
  1199. static int kvaser_pciefd_handle_eack_packet(struct kvaser_pciefd *pcie,
  1200. struct kvaser_pciefd_rx_packet *p)
  1201. {
  1202. struct kvaser_pciefd_can *can;
  1203. u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
  1204. if (ch_id >= pcie->nr_channels)
  1205. return -EIO;
  1206. can = pcie->can[ch_id];
  1207. /* If this is the last flushed packet, send end of flush */
  1208. if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) {
  1209. u8 count = ioread32(can->reg_base +
  1210. KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
  1211. if (count == 0)
  1212. iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH,
  1213. can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
  1214. } else {
  1215. int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK;
  1216. int dlc = can_get_echo_skb(can->can.dev, echo_idx, NULL);
  1217. struct net_device_stats *stats = &can->can.dev->stats;
  1218. stats->tx_bytes += dlc;
  1219. stats->tx_packets++;
  1220. if (netif_queue_stopped(can->can.dev))
  1221. netif_wake_queue(can->can.dev);
  1222. }
  1223. return 0;
  1224. }
  1225. static void kvaser_pciefd_handle_nack_packet(struct kvaser_pciefd_can *can,
  1226. struct kvaser_pciefd_rx_packet *p)
  1227. {
  1228. struct sk_buff *skb;
  1229. struct net_device_stats *stats = &can->can.dev->stats;
  1230. struct can_frame *cf;
  1231. skb = alloc_can_err_skb(can->can.dev, &cf);
  1232. stats->tx_errors++;
  1233. if (p->header[0] & KVASER_PCIEFD_APACKET_ABL) {
  1234. if (skb)
  1235. cf->can_id |= CAN_ERR_LOSTARB;
  1236. can->can.can_stats.arbitration_lost++;
  1237. } else if (skb) {
  1238. cf->can_id |= CAN_ERR_ACK;
  1239. }
  1240. if (skb) {
  1241. cf->can_id |= CAN_ERR_BUSERROR;
  1242. kvaser_pciefd_set_skb_timestamp(can->kv_pcie, skb, p->timestamp);
  1243. netif_rx(skb);
  1244. } else {
  1245. stats->rx_dropped++;
  1246. netdev_warn(can->can.dev, "No memory left for err_skb\n");
  1247. }
  1248. }
  1249. static int kvaser_pciefd_handle_ack_packet(struct kvaser_pciefd *pcie,
  1250. struct kvaser_pciefd_rx_packet *p)
  1251. {
  1252. struct kvaser_pciefd_can *can;
  1253. bool one_shot_fail = false;
  1254. u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
  1255. if (ch_id >= pcie->nr_channels)
  1256. return -EIO;
  1257. can = pcie->can[ch_id];
  1258. /* Ignore control packet ACK */
  1259. if (p->header[0] & KVASER_PCIEFD_APACKET_CT)
  1260. return 0;
  1261. if (p->header[0] & KVASER_PCIEFD_APACKET_NACK) {
  1262. kvaser_pciefd_handle_nack_packet(can, p);
  1263. one_shot_fail = true;
  1264. }
  1265. if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) {
  1266. netdev_dbg(can->can.dev, "Packet was flushed\n");
  1267. } else {
  1268. int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK;
  1269. int dlc;
  1270. u8 count;
  1271. struct sk_buff *skb;
  1272. skb = can->can.echo_skb[echo_idx];
  1273. if (skb)
  1274. kvaser_pciefd_set_skb_timestamp(pcie, skb, p->timestamp);
  1275. dlc = can_get_echo_skb(can->can.dev, echo_idx, NULL);
  1276. count = ioread32(can->reg_base +
  1277. KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
  1278. if (count < KVASER_PCIEFD_CAN_TX_MAX_COUNT &&
  1279. netif_queue_stopped(can->can.dev))
  1280. netif_wake_queue(can->can.dev);
  1281. if (!one_shot_fail) {
  1282. struct net_device_stats *stats = &can->can.dev->stats;
  1283. stats->tx_bytes += dlc;
  1284. stats->tx_packets++;
  1285. }
  1286. }
  1287. return 0;
  1288. }
  1289. static int kvaser_pciefd_handle_eflush_packet(struct kvaser_pciefd *pcie,
  1290. struct kvaser_pciefd_rx_packet *p)
  1291. {
  1292. struct kvaser_pciefd_can *can;
  1293. u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
  1294. if (ch_id >= pcie->nr_channels)
  1295. return -EIO;
  1296. can = pcie->can[ch_id];
  1297. if (!completion_done(&can->flush_comp))
  1298. complete(&can->flush_comp);
  1299. return 0;
  1300. }
  1301. static int kvaser_pciefd_read_packet(struct kvaser_pciefd *pcie, int *start_pos,
  1302. int dma_buf)
  1303. {
  1304. __le32 *buffer = pcie->dma_data[dma_buf];
  1305. __le64 timestamp;
  1306. struct kvaser_pciefd_rx_packet packet;
  1307. struct kvaser_pciefd_rx_packet *p = &packet;
  1308. u8 type;
  1309. int pos = *start_pos;
  1310. int size;
  1311. int ret = 0;
  1312. size = le32_to_cpu(buffer[pos++]);
  1313. if (!size) {
  1314. *start_pos = 0;
  1315. return 0;
  1316. }
  1317. p->header[0] = le32_to_cpu(buffer[pos++]);
  1318. p->header[1] = le32_to_cpu(buffer[pos++]);
  1319. /* Read 64-bit timestamp */
  1320. memcpy(&timestamp, &buffer[pos], sizeof(__le64));
  1321. pos += 2;
  1322. p->timestamp = le64_to_cpu(timestamp);
  1323. type = (p->header[1] >> KVASER_PCIEFD_PACKET_TYPE_SHIFT) & 0xf;
  1324. switch (type) {
  1325. case KVASER_PCIEFD_PACK_TYPE_DATA:
  1326. ret = kvaser_pciefd_handle_data_packet(pcie, p, &buffer[pos]);
  1327. if (!(p->header[0] & KVASER_PCIEFD_RPACKET_RTR)) {
  1328. u8 data_len;
  1329. data_len = can_fd_dlc2len(p->header[1] >>
  1330. KVASER_PCIEFD_RPACKET_DLC_SHIFT);
  1331. pos += DIV_ROUND_UP(data_len, 4);
  1332. }
  1333. break;
  1334. case KVASER_PCIEFD_PACK_TYPE_ACK:
  1335. ret = kvaser_pciefd_handle_ack_packet(pcie, p);
  1336. break;
  1337. case KVASER_PCIEFD_PACK_TYPE_STATUS:
  1338. ret = kvaser_pciefd_handle_status_packet(pcie, p);
  1339. break;
  1340. case KVASER_PCIEFD_PACK_TYPE_ERROR:
  1341. ret = kvaser_pciefd_handle_error_packet(pcie, p);
  1342. break;
  1343. case KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK:
  1344. ret = kvaser_pciefd_handle_eack_packet(pcie, p);
  1345. break;
  1346. case KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK:
  1347. ret = kvaser_pciefd_handle_eflush_packet(pcie, p);
  1348. break;
  1349. case KVASER_PCIEFD_PACK_TYPE_ACK_DATA:
  1350. case KVASER_PCIEFD_PACK_TYPE_BUS_LOAD:
  1351. case KVASER_PCIEFD_PACK_TYPE_TXRQ:
  1352. dev_info(&pcie->pci->dev,
  1353. "Received unexpected packet type 0x%08X\n", type);
  1354. break;
  1355. default:
  1356. dev_err(&pcie->pci->dev, "Unknown packet type 0x%08X\n", type);
  1357. ret = -EIO;
  1358. break;
  1359. }
  1360. if (ret)
  1361. return ret;
  1362. /* Position does not point to the end of the package,
  1363. * corrupted packet size?
  1364. */
  1365. if ((*start_pos + size) != pos)
  1366. return -EIO;
  1367. /* Point to the next packet header, if any */
  1368. *start_pos = pos;
  1369. return ret;
  1370. }
  1371. static int kvaser_pciefd_read_buffer(struct kvaser_pciefd *pcie, int dma_buf)
  1372. {
  1373. int pos = 0;
  1374. int res = 0;
  1375. do {
  1376. res = kvaser_pciefd_read_packet(pcie, &pos, dma_buf);
  1377. } while (!res && pos > 0 && pos < KVASER_PCIEFD_DMA_SIZE);
  1378. return res;
  1379. }
  1380. static int kvaser_pciefd_receive_irq(struct kvaser_pciefd *pcie)
  1381. {
  1382. u32 irq;
  1383. irq = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
  1384. if (irq & KVASER_PCIEFD_SRB_IRQ_DPD0) {
  1385. kvaser_pciefd_read_buffer(pcie, 0);
  1386. /* Reset DMA buffer 0 */
  1387. iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
  1388. pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
  1389. }
  1390. if (irq & KVASER_PCIEFD_SRB_IRQ_DPD1) {
  1391. kvaser_pciefd_read_buffer(pcie, 1);
  1392. /* Reset DMA buffer 1 */
  1393. iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
  1394. pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
  1395. }
  1396. if (irq & KVASER_PCIEFD_SRB_IRQ_DOF0 ||
  1397. irq & KVASER_PCIEFD_SRB_IRQ_DOF1 ||
  1398. irq & KVASER_PCIEFD_SRB_IRQ_DUF0 ||
  1399. irq & KVASER_PCIEFD_SRB_IRQ_DUF1)
  1400. dev_err(&pcie->pci->dev, "DMA IRQ error 0x%08X\n", irq);
  1401. iowrite32(irq, pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
  1402. return 0;
  1403. }
  1404. static int kvaser_pciefd_transmit_irq(struct kvaser_pciefd_can *can)
  1405. {
  1406. u32 irq = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
  1407. if (irq & KVASER_PCIEFD_KCAN_IRQ_TOF)
  1408. netdev_err(can->can.dev, "Tx FIFO overflow\n");
  1409. if (irq & KVASER_PCIEFD_KCAN_IRQ_BPP)
  1410. netdev_err(can->can.dev,
  1411. "Fail to change bittiming, when not in reset mode\n");
  1412. if (irq & KVASER_PCIEFD_KCAN_IRQ_FDIC)
  1413. netdev_err(can->can.dev, "CAN FD frame in CAN mode\n");
  1414. if (irq & KVASER_PCIEFD_KCAN_IRQ_ROF)
  1415. netdev_err(can->can.dev, "Rx FIFO overflow\n");
  1416. iowrite32(irq, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
  1417. return 0;
  1418. }
  1419. static irqreturn_t kvaser_pciefd_irq_handler(int irq, void *dev)
  1420. {
  1421. struct kvaser_pciefd *pcie = (struct kvaser_pciefd *)dev;
  1422. u32 board_irq;
  1423. int i;
  1424. board_irq = ioread32(pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
  1425. if (!(board_irq & KVASER_PCIEFD_IRQ_ALL_MSK))
  1426. return IRQ_NONE;
  1427. if (board_irq & KVASER_PCIEFD_IRQ_SRB)
  1428. kvaser_pciefd_receive_irq(pcie);
  1429. for (i = 0; i < pcie->nr_channels; i++) {
  1430. if (!pcie->can[i]) {
  1431. dev_err(&pcie->pci->dev,
  1432. "IRQ mask points to unallocated controller\n");
  1433. break;
  1434. }
  1435. /* Check that mask matches channel (i) IRQ mask */
  1436. if (board_irq & (1 << i))
  1437. kvaser_pciefd_transmit_irq(pcie->can[i]);
  1438. }
  1439. iowrite32(board_irq, pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
  1440. return IRQ_HANDLED;
  1441. }
  1442. static void kvaser_pciefd_teardown_can_ctrls(struct kvaser_pciefd *pcie)
  1443. {
  1444. int i;
  1445. struct kvaser_pciefd_can *can;
  1446. for (i = 0; i < pcie->nr_channels; i++) {
  1447. can = pcie->can[i];
  1448. if (can) {
  1449. iowrite32(0,
  1450. can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  1451. kvaser_pciefd_pwm_stop(can);
  1452. free_candev(can->can.dev);
  1453. }
  1454. }
  1455. }
  1456. static int kvaser_pciefd_probe(struct pci_dev *pdev,
  1457. const struct pci_device_id *id)
  1458. {
  1459. int err;
  1460. struct kvaser_pciefd *pcie;
  1461. pcie = devm_kzalloc(&pdev->dev, sizeof(*pcie), GFP_KERNEL);
  1462. if (!pcie)
  1463. return -ENOMEM;
  1464. pci_set_drvdata(pdev, pcie);
  1465. pcie->pci = pdev;
  1466. err = pci_enable_device(pdev);
  1467. if (err)
  1468. return err;
  1469. err = pci_request_regions(pdev, KVASER_PCIEFD_DRV_NAME);
  1470. if (err)
  1471. goto err_disable_pci;
  1472. pcie->reg_base = pci_iomap(pdev, 0, 0);
  1473. if (!pcie->reg_base) {
  1474. err = -ENOMEM;
  1475. goto err_release_regions;
  1476. }
  1477. err = kvaser_pciefd_setup_board(pcie);
  1478. if (err)
  1479. goto err_pci_iounmap;
  1480. err = kvaser_pciefd_setup_dma(pcie);
  1481. if (err)
  1482. goto err_pci_iounmap;
  1483. pci_set_master(pdev);
  1484. err = kvaser_pciefd_setup_can_ctrls(pcie);
  1485. if (err)
  1486. goto err_teardown_can_ctrls;
  1487. err = request_irq(pcie->pci->irq, kvaser_pciefd_irq_handler,
  1488. IRQF_SHARED, KVASER_PCIEFD_DRV_NAME, pcie);
  1489. if (err)
  1490. goto err_teardown_can_ctrls;
  1491. iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1,
  1492. pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
  1493. iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1 |
  1494. KVASER_PCIEFD_SRB_IRQ_DOF0 | KVASER_PCIEFD_SRB_IRQ_DOF1 |
  1495. KVASER_PCIEFD_SRB_IRQ_DUF0 | KVASER_PCIEFD_SRB_IRQ_DUF1,
  1496. pcie->reg_base + KVASER_PCIEFD_SRB_IEN_REG);
  1497. /* Reset IRQ handling, expected to be off before */
  1498. iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
  1499. pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
  1500. iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
  1501. pcie->reg_base + KVASER_PCIEFD_IEN_REG);
  1502. /* Ready the DMA buffers */
  1503. iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
  1504. pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
  1505. iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
  1506. pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
  1507. err = kvaser_pciefd_reg_candev(pcie);
  1508. if (err)
  1509. goto err_free_irq;
  1510. return 0;
  1511. err_free_irq:
  1512. /* Disable PCI interrupts */
  1513. iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
  1514. free_irq(pcie->pci->irq, pcie);
  1515. err_teardown_can_ctrls:
  1516. kvaser_pciefd_teardown_can_ctrls(pcie);
  1517. iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
  1518. pci_clear_master(pdev);
  1519. err_pci_iounmap:
  1520. pci_iounmap(pdev, pcie->reg_base);
  1521. err_release_regions:
  1522. pci_release_regions(pdev);
  1523. err_disable_pci:
  1524. pci_disable_device(pdev);
  1525. return err;
  1526. }
  1527. static void kvaser_pciefd_remove_all_ctrls(struct kvaser_pciefd *pcie)
  1528. {
  1529. struct kvaser_pciefd_can *can;
  1530. int i;
  1531. for (i = 0; i < pcie->nr_channels; i++) {
  1532. can = pcie->can[i];
  1533. if (can) {
  1534. iowrite32(0,
  1535. can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
  1536. unregister_candev(can->can.dev);
  1537. del_timer(&can->bec_poll_timer);
  1538. kvaser_pciefd_pwm_stop(can);
  1539. free_candev(can->can.dev);
  1540. }
  1541. }
  1542. }
  1543. static void kvaser_pciefd_remove(struct pci_dev *pdev)
  1544. {
  1545. struct kvaser_pciefd *pcie = pci_get_drvdata(pdev);
  1546. kvaser_pciefd_remove_all_ctrls(pcie);
  1547. /* Turn off IRQ generation */
  1548. iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
  1549. iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
  1550. pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
  1551. iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
  1552. free_irq(pcie->pci->irq, pcie);
  1553. pci_clear_master(pdev);
  1554. pci_iounmap(pdev, pcie->reg_base);
  1555. pci_release_regions(pdev);
  1556. pci_disable_device(pdev);
  1557. }
  1558. static struct pci_driver kvaser_pciefd = {
  1559. .name = KVASER_PCIEFD_DRV_NAME,
  1560. .id_table = kvaser_pciefd_id_table,
  1561. .probe = kvaser_pciefd_probe,
  1562. .remove = kvaser_pciefd_remove,
  1563. };
  1564. module_pci_driver(kvaser_pciefd)