txx9ndfmc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * TXx9 NAND flash memory controller driver
  4. * Based on RBTX49xx patch from CELF patch archive.
  5. *
  6. * (C) Copyright TOSHIBA CORPORATION 2004-2007
  7. * All Rights Reserved.
  8. */
  9. #include <linux/err.h>
  10. #include <linux/init.h>
  11. #include <linux/slab.h>
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/delay.h>
  15. #include <linux/mtd/mtd.h>
  16. #include <linux/mtd/rawnand.h>
  17. #include <linux/mtd/partitions.h>
  18. #include <linux/io.h>
  19. #include <linux/platform_data/txx9/ndfmc.h>
  20. /* TXX9 NDFMC Registers */
  21. #define TXX9_NDFDTR 0x00
  22. #define TXX9_NDFMCR 0x04
  23. #define TXX9_NDFSR 0x08
  24. #define TXX9_NDFISR 0x0c
  25. #define TXX9_NDFIMR 0x10
  26. #define TXX9_NDFSPR 0x14
  27. #define TXX9_NDFRSTR 0x18 /* not TX4939 */
  28. /* NDFMCR : NDFMC Mode Control */
  29. #define TXX9_NDFMCR_WE 0x80
  30. #define TXX9_NDFMCR_ECC_ALL 0x60
  31. #define TXX9_NDFMCR_ECC_RESET 0x60
  32. #define TXX9_NDFMCR_ECC_READ 0x40
  33. #define TXX9_NDFMCR_ECC_ON 0x20
  34. #define TXX9_NDFMCR_ECC_OFF 0x00
  35. #define TXX9_NDFMCR_CE 0x10
  36. #define TXX9_NDFMCR_BSPRT 0x04 /* TX4925/TX4926 only */
  37. #define TXX9_NDFMCR_ALE 0x02
  38. #define TXX9_NDFMCR_CLE 0x01
  39. /* TX4939 only */
  40. #define TXX9_NDFMCR_X16 0x0400
  41. #define TXX9_NDFMCR_DMAREQ_MASK 0x0300
  42. #define TXX9_NDFMCR_DMAREQ_NODMA 0x0000
  43. #define TXX9_NDFMCR_DMAREQ_128 0x0100
  44. #define TXX9_NDFMCR_DMAREQ_256 0x0200
  45. #define TXX9_NDFMCR_DMAREQ_512 0x0300
  46. #define TXX9_NDFMCR_CS_MASK 0x0c
  47. #define TXX9_NDFMCR_CS(ch) ((ch) << 2)
  48. /* NDFMCR : NDFMC Status */
  49. #define TXX9_NDFSR_BUSY 0x80
  50. /* TX4939 only */
  51. #define TXX9_NDFSR_DMARUN 0x40
  52. /* NDFMCR : NDFMC Reset */
  53. #define TXX9_NDFRSTR_RST 0x01
  54. struct txx9ndfmc_priv {
  55. struct platform_device *dev;
  56. struct nand_chip chip;
  57. int cs;
  58. const char *mtdname;
  59. };
  60. #define MAX_TXX9NDFMC_DEV 4
  61. struct txx9ndfmc_drvdata {
  62. struct mtd_info *mtds[MAX_TXX9NDFMC_DEV];
  63. void __iomem *base;
  64. unsigned char hold; /* in gbusclock */
  65. unsigned char spw; /* in gbusclock */
  66. struct nand_controller controller;
  67. };
  68. static struct platform_device *mtd_to_platdev(struct mtd_info *mtd)
  69. {
  70. struct nand_chip *chip = mtd_to_nand(mtd);
  71. struct txx9ndfmc_priv *txx9_priv = nand_get_controller_data(chip);
  72. return txx9_priv->dev;
  73. }
  74. static void __iomem *ndregaddr(struct platform_device *dev, unsigned int reg)
  75. {
  76. struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
  77. struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
  78. return drvdata->base + (reg << plat->shift);
  79. }
  80. static u32 txx9ndfmc_read(struct platform_device *dev, unsigned int reg)
  81. {
  82. return __raw_readl(ndregaddr(dev, reg));
  83. }
  84. static void txx9ndfmc_write(struct platform_device *dev,
  85. u32 val, unsigned int reg)
  86. {
  87. __raw_writel(val, ndregaddr(dev, reg));
  88. }
  89. static uint8_t txx9ndfmc_read_byte(struct nand_chip *chip)
  90. {
  91. struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
  92. return txx9ndfmc_read(dev, TXX9_NDFDTR);
  93. }
  94. static void txx9ndfmc_write_buf(struct nand_chip *chip, const uint8_t *buf,
  95. int len)
  96. {
  97. struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
  98. void __iomem *ndfdtr = ndregaddr(dev, TXX9_NDFDTR);
  99. u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
  100. txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_WE, TXX9_NDFMCR);
  101. while (len--)
  102. __raw_writel(*buf++, ndfdtr);
  103. txx9ndfmc_write(dev, mcr, TXX9_NDFMCR);
  104. }
  105. static void txx9ndfmc_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
  106. {
  107. struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
  108. void __iomem *ndfdtr = ndregaddr(dev, TXX9_NDFDTR);
  109. while (len--)
  110. *buf++ = __raw_readl(ndfdtr);
  111. }
  112. static void txx9ndfmc_cmd_ctrl(struct nand_chip *chip, int cmd,
  113. unsigned int ctrl)
  114. {
  115. struct txx9ndfmc_priv *txx9_priv = nand_get_controller_data(chip);
  116. struct platform_device *dev = txx9_priv->dev;
  117. struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
  118. if (ctrl & NAND_CTRL_CHANGE) {
  119. u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
  120. mcr &= ~(TXX9_NDFMCR_CLE | TXX9_NDFMCR_ALE | TXX9_NDFMCR_CE);
  121. mcr |= ctrl & NAND_CLE ? TXX9_NDFMCR_CLE : 0;
  122. mcr |= ctrl & NAND_ALE ? TXX9_NDFMCR_ALE : 0;
  123. /* TXX9_NDFMCR_CE bit is 0:high 1:low */
  124. mcr |= ctrl & NAND_NCE ? TXX9_NDFMCR_CE : 0;
  125. if (txx9_priv->cs >= 0 && (ctrl & NAND_NCE)) {
  126. mcr &= ~TXX9_NDFMCR_CS_MASK;
  127. mcr |= TXX9_NDFMCR_CS(txx9_priv->cs);
  128. }
  129. txx9ndfmc_write(dev, mcr, TXX9_NDFMCR);
  130. }
  131. if (cmd != NAND_CMD_NONE)
  132. txx9ndfmc_write(dev, cmd & 0xff, TXX9_NDFDTR);
  133. if (plat->flags & NDFMC_PLAT_FLAG_DUMMYWRITE) {
  134. /* dummy write to update external latch */
  135. if ((ctrl & NAND_CTRL_CHANGE) && cmd == NAND_CMD_NONE)
  136. txx9ndfmc_write(dev, 0, TXX9_NDFDTR);
  137. }
  138. }
  139. static int txx9ndfmc_dev_ready(struct nand_chip *chip)
  140. {
  141. struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
  142. return !(txx9ndfmc_read(dev, TXX9_NDFSR) & TXX9_NDFSR_BUSY);
  143. }
  144. static int txx9ndfmc_calculate_ecc(struct nand_chip *chip, const uint8_t *dat,
  145. uint8_t *ecc_code)
  146. {
  147. struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
  148. int eccbytes;
  149. u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
  150. mcr &= ~TXX9_NDFMCR_ECC_ALL;
  151. txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
  152. txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_READ, TXX9_NDFMCR);
  153. for (eccbytes = chip->ecc.bytes; eccbytes > 0; eccbytes -= 3) {
  154. ecc_code[1] = txx9ndfmc_read(dev, TXX9_NDFDTR);
  155. ecc_code[0] = txx9ndfmc_read(dev, TXX9_NDFDTR);
  156. ecc_code[2] = txx9ndfmc_read(dev, TXX9_NDFDTR);
  157. ecc_code += 3;
  158. }
  159. txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
  160. return 0;
  161. }
  162. static int txx9ndfmc_correct_data(struct nand_chip *chip, unsigned char *buf,
  163. unsigned char *read_ecc,
  164. unsigned char *calc_ecc)
  165. {
  166. int eccsize;
  167. int corrected = 0;
  168. int stat;
  169. for (eccsize = chip->ecc.size; eccsize > 0; eccsize -= 256) {
  170. stat = rawnand_sw_hamming_correct(chip, buf, read_ecc,
  171. calc_ecc);
  172. if (stat < 0)
  173. return stat;
  174. corrected += stat;
  175. buf += 256;
  176. read_ecc += 3;
  177. calc_ecc += 3;
  178. }
  179. return corrected;
  180. }
  181. static void txx9ndfmc_enable_hwecc(struct nand_chip *chip, int mode)
  182. {
  183. struct platform_device *dev = mtd_to_platdev(nand_to_mtd(chip));
  184. u32 mcr = txx9ndfmc_read(dev, TXX9_NDFMCR);
  185. mcr &= ~TXX9_NDFMCR_ECC_ALL;
  186. txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_RESET, TXX9_NDFMCR);
  187. txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_OFF, TXX9_NDFMCR);
  188. txx9ndfmc_write(dev, mcr | TXX9_NDFMCR_ECC_ON, TXX9_NDFMCR);
  189. }
  190. static void txx9ndfmc_initialize(struct platform_device *dev)
  191. {
  192. struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
  193. struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
  194. int tmout = 100;
  195. if (plat->flags & NDFMC_PLAT_FLAG_NO_RSTR)
  196. ; /* no NDFRSTR. Write to NDFSPR resets the NDFMC. */
  197. else {
  198. /* reset NDFMC */
  199. txx9ndfmc_write(dev,
  200. txx9ndfmc_read(dev, TXX9_NDFRSTR) |
  201. TXX9_NDFRSTR_RST,
  202. TXX9_NDFRSTR);
  203. while (txx9ndfmc_read(dev, TXX9_NDFRSTR) & TXX9_NDFRSTR_RST) {
  204. if (--tmout == 0) {
  205. dev_err(&dev->dev, "reset failed.\n");
  206. break;
  207. }
  208. udelay(1);
  209. }
  210. }
  211. /* setup Hold Time, Strobe Pulse Width */
  212. txx9ndfmc_write(dev, (drvdata->hold << 4) | drvdata->spw, TXX9_NDFSPR);
  213. txx9ndfmc_write(dev,
  214. (plat->flags & NDFMC_PLAT_FLAG_USE_BSPRT) ?
  215. TXX9_NDFMCR_BSPRT : 0, TXX9_NDFMCR);
  216. }
  217. #define TXX9NDFMC_NS_TO_CYC(gbusclk, ns) \
  218. DIV_ROUND_UP((ns) * DIV_ROUND_UP(gbusclk, 1000), 1000000)
  219. static int txx9ndfmc_attach_chip(struct nand_chip *chip)
  220. {
  221. struct mtd_info *mtd = nand_to_mtd(chip);
  222. if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST)
  223. return 0;
  224. chip->ecc.strength = 1;
  225. if (mtd->writesize >= 512) {
  226. chip->ecc.size = 512;
  227. chip->ecc.bytes = 6;
  228. } else {
  229. chip->ecc.size = 256;
  230. chip->ecc.bytes = 3;
  231. }
  232. chip->ecc.calculate = txx9ndfmc_calculate_ecc;
  233. chip->ecc.correct = txx9ndfmc_correct_data;
  234. chip->ecc.hwctl = txx9ndfmc_enable_hwecc;
  235. return 0;
  236. }
  237. static const struct nand_controller_ops txx9ndfmc_controller_ops = {
  238. .attach_chip = txx9ndfmc_attach_chip,
  239. };
  240. static int __init txx9ndfmc_probe(struct platform_device *dev)
  241. {
  242. struct txx9ndfmc_platform_data *plat = dev_get_platdata(&dev->dev);
  243. int hold, spw;
  244. int i;
  245. struct txx9ndfmc_drvdata *drvdata;
  246. unsigned long gbusclk = plat->gbus_clock;
  247. drvdata = devm_kzalloc(&dev->dev, sizeof(*drvdata), GFP_KERNEL);
  248. if (!drvdata)
  249. return -ENOMEM;
  250. drvdata->base = devm_platform_ioremap_resource(dev, 0);
  251. if (IS_ERR(drvdata->base))
  252. return PTR_ERR(drvdata->base);
  253. hold = plat->hold ?: 20; /* tDH */
  254. spw = plat->spw ?: 90; /* max(tREADID, tWP, tRP) */
  255. hold = TXX9NDFMC_NS_TO_CYC(gbusclk, hold);
  256. spw = TXX9NDFMC_NS_TO_CYC(gbusclk, spw);
  257. if (plat->flags & NDFMC_PLAT_FLAG_HOLDADD)
  258. hold -= 2; /* actual hold time : (HOLD + 2) BUSCLK */
  259. spw -= 1; /* actual wait time : (SPW + 1) BUSCLK */
  260. hold = clamp(hold, 1, 15);
  261. drvdata->hold = hold;
  262. spw = clamp(spw, 1, 15);
  263. drvdata->spw = spw;
  264. dev_info(&dev->dev, "CLK:%ldMHz HOLD:%d SPW:%d\n",
  265. (gbusclk + 500000) / 1000000, hold, spw);
  266. nand_controller_init(&drvdata->controller);
  267. drvdata->controller.ops = &txx9ndfmc_controller_ops;
  268. platform_set_drvdata(dev, drvdata);
  269. txx9ndfmc_initialize(dev);
  270. for (i = 0; i < MAX_TXX9NDFMC_DEV; i++) {
  271. struct txx9ndfmc_priv *txx9_priv;
  272. struct nand_chip *chip;
  273. struct mtd_info *mtd;
  274. if (!(plat->ch_mask & (1 << i)))
  275. continue;
  276. txx9_priv = kzalloc(sizeof(struct txx9ndfmc_priv),
  277. GFP_KERNEL);
  278. if (!txx9_priv)
  279. continue;
  280. chip = &txx9_priv->chip;
  281. mtd = nand_to_mtd(chip);
  282. mtd->dev.parent = &dev->dev;
  283. chip->legacy.read_byte = txx9ndfmc_read_byte;
  284. chip->legacy.read_buf = txx9ndfmc_read_buf;
  285. chip->legacy.write_buf = txx9ndfmc_write_buf;
  286. chip->legacy.cmd_ctrl = txx9ndfmc_cmd_ctrl;
  287. chip->legacy.dev_ready = txx9ndfmc_dev_ready;
  288. chip->legacy.chip_delay = 100;
  289. chip->controller = &drvdata->controller;
  290. nand_set_controller_data(chip, txx9_priv);
  291. txx9_priv->dev = dev;
  292. if (plat->ch_mask != 1) {
  293. txx9_priv->cs = i;
  294. txx9_priv->mtdname = kasprintf(GFP_KERNEL, "%s.%u",
  295. dev_name(&dev->dev), i);
  296. } else {
  297. txx9_priv->cs = -1;
  298. txx9_priv->mtdname = kstrdup(dev_name(&dev->dev),
  299. GFP_KERNEL);
  300. }
  301. if (!txx9_priv->mtdname) {
  302. kfree(txx9_priv);
  303. dev_err(&dev->dev, "Unable to allocate MTD name.\n");
  304. continue;
  305. }
  306. if (plat->wide_mask & (1 << i))
  307. chip->options |= NAND_BUSWIDTH_16;
  308. if (nand_scan(chip, 1)) {
  309. kfree(txx9_priv->mtdname);
  310. kfree(txx9_priv);
  311. continue;
  312. }
  313. mtd->name = txx9_priv->mtdname;
  314. mtd_device_register(mtd, NULL, 0);
  315. drvdata->mtds[i] = mtd;
  316. }
  317. return 0;
  318. }
  319. static int __exit txx9ndfmc_remove(struct platform_device *dev)
  320. {
  321. struct txx9ndfmc_drvdata *drvdata = platform_get_drvdata(dev);
  322. int ret, i;
  323. if (!drvdata)
  324. return 0;
  325. for (i = 0; i < MAX_TXX9NDFMC_DEV; i++) {
  326. struct mtd_info *mtd = drvdata->mtds[i];
  327. struct nand_chip *chip;
  328. struct txx9ndfmc_priv *txx9_priv;
  329. if (!mtd)
  330. continue;
  331. chip = mtd_to_nand(mtd);
  332. txx9_priv = nand_get_controller_data(chip);
  333. ret = mtd_device_unregister(nand_to_mtd(chip));
  334. WARN_ON(ret);
  335. nand_cleanup(chip);
  336. kfree(txx9_priv->mtdname);
  337. kfree(txx9_priv);
  338. }
  339. return 0;
  340. }
  341. #ifdef CONFIG_PM
  342. static int txx9ndfmc_resume(struct platform_device *dev)
  343. {
  344. if (platform_get_drvdata(dev))
  345. txx9ndfmc_initialize(dev);
  346. return 0;
  347. }
  348. #else
  349. #define txx9ndfmc_resume NULL
  350. #endif
  351. static struct platform_driver txx9ndfmc_driver = {
  352. .remove = __exit_p(txx9ndfmc_remove),
  353. .resume = txx9ndfmc_resume,
  354. .driver = {
  355. .name = "txx9ndfmc",
  356. },
  357. };
  358. module_platform_driver_probe(txx9ndfmc_driver, txx9ndfmc_probe);
  359. MODULE_LICENSE("GPL");
  360. MODULE_DESCRIPTION("TXx9 SoC NAND flash controller driver");
  361. MODULE_ALIAS("platform:txx9ndfmc");