mpc5121_nfc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2004-2008 Freescale Semiconductor, Inc.
  4. * Copyright 2009 Semihalf.
  5. *
  6. * Approved as OSADL project by a majority of OSADL members and funded
  7. * by OSADL membership fees in 2009; for details see www.osadl.org.
  8. *
  9. * Based on original driver from Freescale Semiconductor
  10. * written by John Rigby <[email protected]> on basis of mxc_nand.c.
  11. * Reworked and extended by Piotr Ziecik <[email protected]>.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/clk.h>
  15. #include <linux/gfp.h>
  16. #include <linux/delay.h>
  17. #include <linux/err.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/rawnand.h>
  22. #include <linux/mtd/partitions.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_device.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/of_platform.h>
  27. #include <asm/mpc5121.h>
  28. /* Addresses for NFC MAIN RAM BUFFER areas */
  29. #define NFC_MAIN_AREA(n) ((n) * 0x200)
  30. /* Addresses for NFC SPARE BUFFER areas */
  31. #define NFC_SPARE_BUFFERS 8
  32. #define NFC_SPARE_LEN 0x40
  33. #define NFC_SPARE_AREA(n) (0x1000 + ((n) * NFC_SPARE_LEN))
  34. /* MPC5121 NFC registers */
  35. #define NFC_BUF_ADDR 0x1E04
  36. #define NFC_FLASH_ADDR 0x1E06
  37. #define NFC_FLASH_CMD 0x1E08
  38. #define NFC_CONFIG 0x1E0A
  39. #define NFC_ECC_STATUS1 0x1E0C
  40. #define NFC_ECC_STATUS2 0x1E0E
  41. #define NFC_SPAS 0x1E10
  42. #define NFC_WRPROT 0x1E12
  43. #define NFC_NF_WRPRST 0x1E18
  44. #define NFC_CONFIG1 0x1E1A
  45. #define NFC_CONFIG2 0x1E1C
  46. #define NFC_UNLOCKSTART_BLK0 0x1E20
  47. #define NFC_UNLOCKEND_BLK0 0x1E22
  48. #define NFC_UNLOCKSTART_BLK1 0x1E24
  49. #define NFC_UNLOCKEND_BLK1 0x1E26
  50. #define NFC_UNLOCKSTART_BLK2 0x1E28
  51. #define NFC_UNLOCKEND_BLK2 0x1E2A
  52. #define NFC_UNLOCKSTART_BLK3 0x1E2C
  53. #define NFC_UNLOCKEND_BLK3 0x1E2E
  54. /* Bit Definitions: NFC_BUF_ADDR */
  55. #define NFC_RBA_MASK (7 << 0)
  56. #define NFC_ACTIVE_CS_SHIFT 5
  57. #define NFC_ACTIVE_CS_MASK (3 << NFC_ACTIVE_CS_SHIFT)
  58. /* Bit Definitions: NFC_CONFIG */
  59. #define NFC_BLS_UNLOCKED (1 << 1)
  60. /* Bit Definitions: NFC_CONFIG1 */
  61. #define NFC_ECC_4BIT (1 << 0)
  62. #define NFC_FULL_PAGE_DMA (1 << 1)
  63. #define NFC_SPARE_ONLY (1 << 2)
  64. #define NFC_ECC_ENABLE (1 << 3)
  65. #define NFC_INT_MASK (1 << 4)
  66. #define NFC_BIG_ENDIAN (1 << 5)
  67. #define NFC_RESET (1 << 6)
  68. #define NFC_CE (1 << 7)
  69. #define NFC_ONE_CYCLE (1 << 8)
  70. #define NFC_PPB_32 (0 << 9)
  71. #define NFC_PPB_64 (1 << 9)
  72. #define NFC_PPB_128 (2 << 9)
  73. #define NFC_PPB_256 (3 << 9)
  74. #define NFC_PPB_MASK (3 << 9)
  75. #define NFC_FULL_PAGE_INT (1 << 11)
  76. /* Bit Definitions: NFC_CONFIG2 */
  77. #define NFC_COMMAND (1 << 0)
  78. #define NFC_ADDRESS (1 << 1)
  79. #define NFC_INPUT (1 << 2)
  80. #define NFC_OUTPUT (1 << 3)
  81. #define NFC_ID (1 << 4)
  82. #define NFC_STATUS (1 << 5)
  83. #define NFC_CMD_FAIL (1 << 15)
  84. #define NFC_INT (1 << 15)
  85. /* Bit Definitions: NFC_WRPROT */
  86. #define NFC_WPC_LOCK_TIGHT (1 << 0)
  87. #define NFC_WPC_LOCK (1 << 1)
  88. #define NFC_WPC_UNLOCK (1 << 2)
  89. #define DRV_NAME "mpc5121_nfc"
  90. /* Timeouts */
  91. #define NFC_RESET_TIMEOUT 1000 /* 1 ms */
  92. #define NFC_TIMEOUT (HZ / 10) /* 1/10 s */
  93. struct mpc5121_nfc_prv {
  94. struct nand_controller controller;
  95. struct nand_chip chip;
  96. int irq;
  97. void __iomem *regs;
  98. struct clk *clk;
  99. wait_queue_head_t irq_waitq;
  100. uint column;
  101. int spareonly;
  102. void __iomem *csreg;
  103. struct device *dev;
  104. };
  105. static void mpc5121_nfc_done(struct mtd_info *mtd);
  106. /* Read NFC register */
  107. static inline u16 nfc_read(struct mtd_info *mtd, uint reg)
  108. {
  109. struct nand_chip *chip = mtd_to_nand(mtd);
  110. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  111. return in_be16(prv->regs + reg);
  112. }
  113. /* Write NFC register */
  114. static inline void nfc_write(struct mtd_info *mtd, uint reg, u16 val)
  115. {
  116. struct nand_chip *chip = mtd_to_nand(mtd);
  117. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  118. out_be16(prv->regs + reg, val);
  119. }
  120. /* Set bits in NFC register */
  121. static inline void nfc_set(struct mtd_info *mtd, uint reg, u16 bits)
  122. {
  123. nfc_write(mtd, reg, nfc_read(mtd, reg) | bits);
  124. }
  125. /* Clear bits in NFC register */
  126. static inline void nfc_clear(struct mtd_info *mtd, uint reg, u16 bits)
  127. {
  128. nfc_write(mtd, reg, nfc_read(mtd, reg) & ~bits);
  129. }
  130. /* Invoke address cycle */
  131. static inline void mpc5121_nfc_send_addr(struct mtd_info *mtd, u16 addr)
  132. {
  133. nfc_write(mtd, NFC_FLASH_ADDR, addr);
  134. nfc_write(mtd, NFC_CONFIG2, NFC_ADDRESS);
  135. mpc5121_nfc_done(mtd);
  136. }
  137. /* Invoke command cycle */
  138. static inline void mpc5121_nfc_send_cmd(struct mtd_info *mtd, u16 cmd)
  139. {
  140. nfc_write(mtd, NFC_FLASH_CMD, cmd);
  141. nfc_write(mtd, NFC_CONFIG2, NFC_COMMAND);
  142. mpc5121_nfc_done(mtd);
  143. }
  144. /* Send data from NFC buffers to NAND flash */
  145. static inline void mpc5121_nfc_send_prog_page(struct mtd_info *mtd)
  146. {
  147. nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
  148. nfc_write(mtd, NFC_CONFIG2, NFC_INPUT);
  149. mpc5121_nfc_done(mtd);
  150. }
  151. /* Receive data from NAND flash */
  152. static inline void mpc5121_nfc_send_read_page(struct mtd_info *mtd)
  153. {
  154. nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
  155. nfc_write(mtd, NFC_CONFIG2, NFC_OUTPUT);
  156. mpc5121_nfc_done(mtd);
  157. }
  158. /* Receive ID from NAND flash */
  159. static inline void mpc5121_nfc_send_read_id(struct mtd_info *mtd)
  160. {
  161. nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
  162. nfc_write(mtd, NFC_CONFIG2, NFC_ID);
  163. mpc5121_nfc_done(mtd);
  164. }
  165. /* Receive status from NAND flash */
  166. static inline void mpc5121_nfc_send_read_status(struct mtd_info *mtd)
  167. {
  168. nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
  169. nfc_write(mtd, NFC_CONFIG2, NFC_STATUS);
  170. mpc5121_nfc_done(mtd);
  171. }
  172. /* NFC interrupt handler */
  173. static irqreturn_t mpc5121_nfc_irq(int irq, void *data)
  174. {
  175. struct mtd_info *mtd = data;
  176. struct nand_chip *chip = mtd_to_nand(mtd);
  177. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  178. nfc_set(mtd, NFC_CONFIG1, NFC_INT_MASK);
  179. wake_up(&prv->irq_waitq);
  180. return IRQ_HANDLED;
  181. }
  182. /* Wait for operation complete */
  183. static void mpc5121_nfc_done(struct mtd_info *mtd)
  184. {
  185. struct nand_chip *chip = mtd_to_nand(mtd);
  186. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  187. int rv;
  188. if ((nfc_read(mtd, NFC_CONFIG2) & NFC_INT) == 0) {
  189. nfc_clear(mtd, NFC_CONFIG1, NFC_INT_MASK);
  190. rv = wait_event_timeout(prv->irq_waitq,
  191. (nfc_read(mtd, NFC_CONFIG2) & NFC_INT), NFC_TIMEOUT);
  192. if (!rv)
  193. dev_warn(prv->dev,
  194. "Timeout while waiting for interrupt.\n");
  195. }
  196. nfc_clear(mtd, NFC_CONFIG2, NFC_INT);
  197. }
  198. /* Do address cycle(s) */
  199. static void mpc5121_nfc_addr_cycle(struct mtd_info *mtd, int column, int page)
  200. {
  201. struct nand_chip *chip = mtd_to_nand(mtd);
  202. u32 pagemask = chip->pagemask;
  203. if (column != -1) {
  204. mpc5121_nfc_send_addr(mtd, column);
  205. if (mtd->writesize > 512)
  206. mpc5121_nfc_send_addr(mtd, column >> 8);
  207. }
  208. if (page != -1) {
  209. do {
  210. mpc5121_nfc_send_addr(mtd, page & 0xFF);
  211. page >>= 8;
  212. pagemask >>= 8;
  213. } while (pagemask);
  214. }
  215. }
  216. /* Control chip select signals */
  217. static void mpc5121_nfc_select_chip(struct nand_chip *nand, int chip)
  218. {
  219. struct mtd_info *mtd = nand_to_mtd(nand);
  220. if (chip < 0) {
  221. nfc_clear(mtd, NFC_CONFIG1, NFC_CE);
  222. return;
  223. }
  224. nfc_clear(mtd, NFC_BUF_ADDR, NFC_ACTIVE_CS_MASK);
  225. nfc_set(mtd, NFC_BUF_ADDR, (chip << NFC_ACTIVE_CS_SHIFT) &
  226. NFC_ACTIVE_CS_MASK);
  227. nfc_set(mtd, NFC_CONFIG1, NFC_CE);
  228. }
  229. /* Init external chip select logic on ADS5121 board */
  230. static int ads5121_chipselect_init(struct mtd_info *mtd)
  231. {
  232. struct nand_chip *chip = mtd_to_nand(mtd);
  233. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  234. struct device_node *dn;
  235. dn = of_find_compatible_node(NULL, NULL, "fsl,mpc5121ads-cpld");
  236. if (dn) {
  237. prv->csreg = of_iomap(dn, 0);
  238. of_node_put(dn);
  239. if (!prv->csreg)
  240. return -ENOMEM;
  241. /* CPLD Register 9 controls NAND /CE Lines */
  242. prv->csreg += 9;
  243. return 0;
  244. }
  245. return -EINVAL;
  246. }
  247. /* Control chips select signal on ADS5121 board */
  248. static void ads5121_select_chip(struct nand_chip *nand, int chip)
  249. {
  250. struct mpc5121_nfc_prv *prv = nand_get_controller_data(nand);
  251. u8 v;
  252. v = in_8(prv->csreg);
  253. v |= 0x0F;
  254. if (chip >= 0) {
  255. mpc5121_nfc_select_chip(nand, 0);
  256. v &= ~(1 << chip);
  257. } else
  258. mpc5121_nfc_select_chip(nand, -1);
  259. out_8(prv->csreg, v);
  260. }
  261. /* Read NAND Ready/Busy signal */
  262. static int mpc5121_nfc_dev_ready(struct nand_chip *nand)
  263. {
  264. /*
  265. * NFC handles ready/busy signal internally. Therefore, this function
  266. * always returns status as ready.
  267. */
  268. return 1;
  269. }
  270. /* Write command to NAND flash */
  271. static void mpc5121_nfc_command(struct nand_chip *chip, unsigned command,
  272. int column, int page)
  273. {
  274. struct mtd_info *mtd = nand_to_mtd(chip);
  275. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  276. prv->column = (column >= 0) ? column : 0;
  277. prv->spareonly = 0;
  278. switch (command) {
  279. case NAND_CMD_PAGEPROG:
  280. mpc5121_nfc_send_prog_page(mtd);
  281. break;
  282. /*
  283. * NFC does not support sub-page reads and writes,
  284. * so emulate them using full page transfers.
  285. */
  286. case NAND_CMD_READ0:
  287. column = 0;
  288. break;
  289. case NAND_CMD_READ1:
  290. prv->column += 256;
  291. command = NAND_CMD_READ0;
  292. column = 0;
  293. break;
  294. case NAND_CMD_READOOB:
  295. prv->spareonly = 1;
  296. command = NAND_CMD_READ0;
  297. column = 0;
  298. break;
  299. case NAND_CMD_SEQIN:
  300. mpc5121_nfc_command(chip, NAND_CMD_READ0, column, page);
  301. column = 0;
  302. break;
  303. case NAND_CMD_ERASE1:
  304. case NAND_CMD_ERASE2:
  305. case NAND_CMD_READID:
  306. case NAND_CMD_STATUS:
  307. break;
  308. default:
  309. return;
  310. }
  311. mpc5121_nfc_send_cmd(mtd, command);
  312. mpc5121_nfc_addr_cycle(mtd, column, page);
  313. switch (command) {
  314. case NAND_CMD_READ0:
  315. if (mtd->writesize > 512)
  316. mpc5121_nfc_send_cmd(mtd, NAND_CMD_READSTART);
  317. mpc5121_nfc_send_read_page(mtd);
  318. break;
  319. case NAND_CMD_READID:
  320. mpc5121_nfc_send_read_id(mtd);
  321. break;
  322. case NAND_CMD_STATUS:
  323. mpc5121_nfc_send_read_status(mtd);
  324. if (chip->options & NAND_BUSWIDTH_16)
  325. prv->column = 1;
  326. else
  327. prv->column = 0;
  328. break;
  329. }
  330. }
  331. /* Copy data from/to NFC spare buffers. */
  332. static void mpc5121_nfc_copy_spare(struct mtd_info *mtd, uint offset,
  333. u8 *buffer, uint size, int wr)
  334. {
  335. struct nand_chip *nand = mtd_to_nand(mtd);
  336. struct mpc5121_nfc_prv *prv = nand_get_controller_data(nand);
  337. uint o, s, sbsize, blksize;
  338. /*
  339. * NAND spare area is available through NFC spare buffers.
  340. * The NFC divides spare area into (page_size / 512) chunks.
  341. * Each chunk is placed into separate spare memory area, using
  342. * first (spare_size / num_of_chunks) bytes of the buffer.
  343. *
  344. * For NAND device in which the spare area is not divided fully
  345. * by the number of chunks, number of used bytes in each spare
  346. * buffer is rounded down to the nearest even number of bytes,
  347. * and all remaining bytes are added to the last used spare area.
  348. *
  349. * For more information read section 26.6.10 of MPC5121e
  350. * Microcontroller Reference Manual, Rev. 3.
  351. */
  352. /* Calculate number of valid bytes in each spare buffer */
  353. sbsize = (mtd->oobsize / (mtd->writesize / 512)) & ~1;
  354. while (size) {
  355. /* Calculate spare buffer number */
  356. s = offset / sbsize;
  357. if (s > NFC_SPARE_BUFFERS - 1)
  358. s = NFC_SPARE_BUFFERS - 1;
  359. /*
  360. * Calculate offset to requested data block in selected spare
  361. * buffer and its size.
  362. */
  363. o = offset - (s * sbsize);
  364. blksize = min(sbsize - o, size);
  365. if (wr)
  366. memcpy_toio(prv->regs + NFC_SPARE_AREA(s) + o,
  367. buffer, blksize);
  368. else
  369. memcpy_fromio(buffer,
  370. prv->regs + NFC_SPARE_AREA(s) + o, blksize);
  371. buffer += blksize;
  372. offset += blksize;
  373. size -= blksize;
  374. }
  375. }
  376. /* Copy data from/to NFC main and spare buffers */
  377. static void mpc5121_nfc_buf_copy(struct mtd_info *mtd, u_char *buf, int len,
  378. int wr)
  379. {
  380. struct nand_chip *chip = mtd_to_nand(mtd);
  381. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  382. uint c = prv->column;
  383. uint l;
  384. /* Handle spare area access */
  385. if (prv->spareonly || c >= mtd->writesize) {
  386. /* Calculate offset from beginning of spare area */
  387. if (c >= mtd->writesize)
  388. c -= mtd->writesize;
  389. prv->column += len;
  390. mpc5121_nfc_copy_spare(mtd, c, buf, len, wr);
  391. return;
  392. }
  393. /*
  394. * Handle main area access - limit copy length to prevent
  395. * crossing main/spare boundary.
  396. */
  397. l = min((uint)len, mtd->writesize - c);
  398. prv->column += l;
  399. if (wr)
  400. memcpy_toio(prv->regs + NFC_MAIN_AREA(0) + c, buf, l);
  401. else
  402. memcpy_fromio(buf, prv->regs + NFC_MAIN_AREA(0) + c, l);
  403. /* Handle crossing main/spare boundary */
  404. if (l != len) {
  405. buf += l;
  406. len -= l;
  407. mpc5121_nfc_buf_copy(mtd, buf, len, wr);
  408. }
  409. }
  410. /* Read data from NFC buffers */
  411. static void mpc5121_nfc_read_buf(struct nand_chip *chip, u_char *buf, int len)
  412. {
  413. mpc5121_nfc_buf_copy(nand_to_mtd(chip), buf, len, 0);
  414. }
  415. /* Write data to NFC buffers */
  416. static void mpc5121_nfc_write_buf(struct nand_chip *chip, const u_char *buf,
  417. int len)
  418. {
  419. mpc5121_nfc_buf_copy(nand_to_mtd(chip), (u_char *)buf, len, 1);
  420. }
  421. /* Read byte from NFC buffers */
  422. static u8 mpc5121_nfc_read_byte(struct nand_chip *chip)
  423. {
  424. u8 tmp;
  425. mpc5121_nfc_read_buf(chip, &tmp, sizeof(tmp));
  426. return tmp;
  427. }
  428. /*
  429. * Read NFC configuration from Reset Config Word
  430. *
  431. * NFC is configured during reset in basis of information stored
  432. * in Reset Config Word. There is no other way to set NAND block
  433. * size, spare size and bus width.
  434. */
  435. static int mpc5121_nfc_read_hw_config(struct mtd_info *mtd)
  436. {
  437. struct nand_chip *chip = mtd_to_nand(mtd);
  438. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  439. struct mpc512x_reset_module *rm;
  440. struct device_node *rmnode;
  441. uint rcw_pagesize = 0;
  442. uint rcw_sparesize = 0;
  443. uint rcw_width;
  444. uint rcwh;
  445. uint romloc, ps;
  446. int ret = 0;
  447. rmnode = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-reset");
  448. if (!rmnode) {
  449. dev_err(prv->dev, "Missing 'fsl,mpc5121-reset' "
  450. "node in device tree!\n");
  451. return -ENODEV;
  452. }
  453. rm = of_iomap(rmnode, 0);
  454. if (!rm) {
  455. dev_err(prv->dev, "Error mapping reset module node!\n");
  456. ret = -EBUSY;
  457. goto out;
  458. }
  459. rcwh = in_be32(&rm->rcwhr);
  460. /* Bit 6: NFC bus width */
  461. rcw_width = ((rcwh >> 6) & 0x1) ? 2 : 1;
  462. /* Bit 7: NFC Page/Spare size */
  463. ps = (rcwh >> 7) & 0x1;
  464. /* Bits [22:21]: ROM Location */
  465. romloc = (rcwh >> 21) & 0x3;
  466. /* Decode RCW bits */
  467. switch ((ps << 2) | romloc) {
  468. case 0x00:
  469. case 0x01:
  470. rcw_pagesize = 512;
  471. rcw_sparesize = 16;
  472. break;
  473. case 0x02:
  474. case 0x03:
  475. rcw_pagesize = 4096;
  476. rcw_sparesize = 128;
  477. break;
  478. case 0x04:
  479. case 0x05:
  480. rcw_pagesize = 2048;
  481. rcw_sparesize = 64;
  482. break;
  483. case 0x06:
  484. case 0x07:
  485. rcw_pagesize = 4096;
  486. rcw_sparesize = 218;
  487. break;
  488. }
  489. mtd->writesize = rcw_pagesize;
  490. mtd->oobsize = rcw_sparesize;
  491. if (rcw_width == 2)
  492. chip->options |= NAND_BUSWIDTH_16;
  493. dev_notice(prv->dev, "Configured for "
  494. "%u-bit NAND, page size %u "
  495. "with %u spare.\n",
  496. rcw_width * 8, rcw_pagesize,
  497. rcw_sparesize);
  498. iounmap(rm);
  499. out:
  500. of_node_put(rmnode);
  501. return ret;
  502. }
  503. /* Free driver resources */
  504. static void mpc5121_nfc_free(struct device *dev, struct mtd_info *mtd)
  505. {
  506. struct nand_chip *chip = mtd_to_nand(mtd);
  507. struct mpc5121_nfc_prv *prv = nand_get_controller_data(chip);
  508. clk_disable_unprepare(prv->clk);
  509. if (prv->csreg)
  510. iounmap(prv->csreg);
  511. }
  512. static int mpc5121_nfc_attach_chip(struct nand_chip *chip)
  513. {
  514. if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT &&
  515. chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN)
  516. chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
  517. return 0;
  518. }
  519. static const struct nand_controller_ops mpc5121_nfc_ops = {
  520. .attach_chip = mpc5121_nfc_attach_chip,
  521. };
  522. static int mpc5121_nfc_probe(struct platform_device *op)
  523. {
  524. struct device_node *dn = op->dev.of_node;
  525. struct clk *clk;
  526. struct device *dev = &op->dev;
  527. struct mpc5121_nfc_prv *prv;
  528. struct resource res;
  529. struct mtd_info *mtd;
  530. struct nand_chip *chip;
  531. unsigned long regs_paddr, regs_size;
  532. const __be32 *chips_no;
  533. int resettime = 0;
  534. int retval = 0;
  535. int rev, len;
  536. /*
  537. * Check SoC revision. This driver supports only NFC
  538. * in MPC5121 revision 2 and MPC5123 revision 3.
  539. */
  540. rev = (mfspr(SPRN_SVR) >> 4) & 0xF;
  541. if ((rev != 2) && (rev != 3)) {
  542. dev_err(dev, "SoC revision %u is not supported!\n", rev);
  543. return -ENXIO;
  544. }
  545. prv = devm_kzalloc(dev, sizeof(*prv), GFP_KERNEL);
  546. if (!prv)
  547. return -ENOMEM;
  548. chip = &prv->chip;
  549. mtd = nand_to_mtd(chip);
  550. nand_controller_init(&prv->controller);
  551. prv->controller.ops = &mpc5121_nfc_ops;
  552. chip->controller = &prv->controller;
  553. mtd->dev.parent = dev;
  554. nand_set_controller_data(chip, prv);
  555. nand_set_flash_node(chip, dn);
  556. prv->dev = dev;
  557. /* Read NFC configuration from Reset Config Word */
  558. retval = mpc5121_nfc_read_hw_config(mtd);
  559. if (retval) {
  560. dev_err(dev, "Unable to read NFC config!\n");
  561. return retval;
  562. }
  563. prv->irq = irq_of_parse_and_map(dn, 0);
  564. if (prv->irq == NO_IRQ) {
  565. dev_err(dev, "Error mapping IRQ!\n");
  566. return -EINVAL;
  567. }
  568. retval = of_address_to_resource(dn, 0, &res);
  569. if (retval) {
  570. dev_err(dev, "Error parsing memory region!\n");
  571. return retval;
  572. }
  573. chips_no = of_get_property(dn, "chips", &len);
  574. if (!chips_no || len != sizeof(*chips_no)) {
  575. dev_err(dev, "Invalid/missing 'chips' property!\n");
  576. return -EINVAL;
  577. }
  578. regs_paddr = res.start;
  579. regs_size = resource_size(&res);
  580. if (!devm_request_mem_region(dev, regs_paddr, regs_size, DRV_NAME)) {
  581. dev_err(dev, "Error requesting memory region!\n");
  582. return -EBUSY;
  583. }
  584. prv->regs = devm_ioremap(dev, regs_paddr, regs_size);
  585. if (!prv->regs) {
  586. dev_err(dev, "Error mapping memory region!\n");
  587. return -ENOMEM;
  588. }
  589. mtd->name = "MPC5121 NAND";
  590. chip->legacy.dev_ready = mpc5121_nfc_dev_ready;
  591. chip->legacy.cmdfunc = mpc5121_nfc_command;
  592. chip->legacy.read_byte = mpc5121_nfc_read_byte;
  593. chip->legacy.read_buf = mpc5121_nfc_read_buf;
  594. chip->legacy.write_buf = mpc5121_nfc_write_buf;
  595. chip->legacy.select_chip = mpc5121_nfc_select_chip;
  596. chip->legacy.set_features = nand_get_set_features_notsupp;
  597. chip->legacy.get_features = nand_get_set_features_notsupp;
  598. chip->bbt_options = NAND_BBT_USE_FLASH;
  599. /* Support external chip-select logic on ADS5121 board */
  600. if (of_machine_is_compatible("fsl,mpc5121ads")) {
  601. retval = ads5121_chipselect_init(mtd);
  602. if (retval) {
  603. dev_err(dev, "Chipselect init error!\n");
  604. return retval;
  605. }
  606. chip->legacy.select_chip = ads5121_select_chip;
  607. }
  608. /* Enable NFC clock */
  609. clk = devm_clk_get(dev, "ipg");
  610. if (IS_ERR(clk)) {
  611. dev_err(dev, "Unable to acquire NFC clock!\n");
  612. retval = PTR_ERR(clk);
  613. goto error;
  614. }
  615. retval = clk_prepare_enable(clk);
  616. if (retval) {
  617. dev_err(dev, "Unable to enable NFC clock!\n");
  618. goto error;
  619. }
  620. prv->clk = clk;
  621. /* Reset NAND Flash controller */
  622. nfc_set(mtd, NFC_CONFIG1, NFC_RESET);
  623. while (nfc_read(mtd, NFC_CONFIG1) & NFC_RESET) {
  624. if (resettime++ >= NFC_RESET_TIMEOUT) {
  625. dev_err(dev, "Timeout while resetting NFC!\n");
  626. retval = -EINVAL;
  627. goto error;
  628. }
  629. udelay(1);
  630. }
  631. /* Enable write to NFC memory */
  632. nfc_write(mtd, NFC_CONFIG, NFC_BLS_UNLOCKED);
  633. /* Enable write to all NAND pages */
  634. nfc_write(mtd, NFC_UNLOCKSTART_BLK0, 0x0000);
  635. nfc_write(mtd, NFC_UNLOCKEND_BLK0, 0xFFFF);
  636. nfc_write(mtd, NFC_WRPROT, NFC_WPC_UNLOCK);
  637. /*
  638. * Setup NFC:
  639. * - Big Endian transfers,
  640. * - Interrupt after full page read/write.
  641. */
  642. nfc_write(mtd, NFC_CONFIG1, NFC_BIG_ENDIAN | NFC_INT_MASK |
  643. NFC_FULL_PAGE_INT);
  644. /* Set spare area size */
  645. nfc_write(mtd, NFC_SPAS, mtd->oobsize >> 1);
  646. init_waitqueue_head(&prv->irq_waitq);
  647. retval = devm_request_irq(dev, prv->irq, &mpc5121_nfc_irq, 0, DRV_NAME,
  648. mtd);
  649. if (retval) {
  650. dev_err(dev, "Error requesting IRQ!\n");
  651. goto error;
  652. }
  653. /*
  654. * This driver assumes that the default ECC engine should be TYPE_SOFT.
  655. * Set ->engine_type before registering the NAND devices in order to
  656. * provide a driver specific default value.
  657. */
  658. chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
  659. /* Detect NAND chips */
  660. retval = nand_scan(chip, be32_to_cpup(chips_no));
  661. if (retval) {
  662. dev_err(dev, "NAND Flash not found !\n");
  663. goto error;
  664. }
  665. /* Set erase block size */
  666. switch (mtd->erasesize / mtd->writesize) {
  667. case 32:
  668. nfc_set(mtd, NFC_CONFIG1, NFC_PPB_32);
  669. break;
  670. case 64:
  671. nfc_set(mtd, NFC_CONFIG1, NFC_PPB_64);
  672. break;
  673. case 128:
  674. nfc_set(mtd, NFC_CONFIG1, NFC_PPB_128);
  675. break;
  676. case 256:
  677. nfc_set(mtd, NFC_CONFIG1, NFC_PPB_256);
  678. break;
  679. default:
  680. dev_err(dev, "Unsupported NAND flash!\n");
  681. retval = -ENXIO;
  682. goto error;
  683. }
  684. dev_set_drvdata(dev, mtd);
  685. /* Register device in MTD */
  686. retval = mtd_device_register(mtd, NULL, 0);
  687. if (retval) {
  688. dev_err(dev, "Error adding MTD device!\n");
  689. goto error;
  690. }
  691. return 0;
  692. error:
  693. mpc5121_nfc_free(dev, mtd);
  694. return retval;
  695. }
  696. static int mpc5121_nfc_remove(struct platform_device *op)
  697. {
  698. struct device *dev = &op->dev;
  699. struct mtd_info *mtd = dev_get_drvdata(dev);
  700. int ret;
  701. ret = mtd_device_unregister(mtd);
  702. WARN_ON(ret);
  703. nand_cleanup(mtd_to_nand(mtd));
  704. mpc5121_nfc_free(dev, mtd);
  705. return 0;
  706. }
  707. static const struct of_device_id mpc5121_nfc_match[] = {
  708. { .compatible = "fsl,mpc5121-nfc", },
  709. {},
  710. };
  711. MODULE_DEVICE_TABLE(of, mpc5121_nfc_match);
  712. static struct platform_driver mpc5121_nfc_driver = {
  713. .probe = mpc5121_nfc_probe,
  714. .remove = mpc5121_nfc_remove,
  715. .driver = {
  716. .name = DRV_NAME,
  717. .of_match_table = mpc5121_nfc_match,
  718. },
  719. };
  720. module_platform_driver(mpc5121_nfc_driver);
  721. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  722. MODULE_DESCRIPTION("MPC5121 NAND MTD driver");
  723. MODULE_LICENSE("GPL");