gpmi-regs.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Freescale GPMI NAND Flash Driver
  4. *
  5. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  6. * Copyright 2008 Embedded Alley Solutions, Inc.
  7. */
  8. #ifndef __GPMI_NAND_GPMI_REGS_H
  9. #define __GPMI_NAND_GPMI_REGS_H
  10. #define HW_GPMI_CTRL0 0x00000000
  11. #define HW_GPMI_CTRL0_SET 0x00000004
  12. #define HW_GPMI_CTRL0_CLR 0x00000008
  13. #define HW_GPMI_CTRL0_TOG 0x0000000c
  14. #define BP_GPMI_CTRL0_COMMAND_MODE 24
  15. #define BM_GPMI_CTRL0_COMMAND_MODE (3 << BP_GPMI_CTRL0_COMMAND_MODE)
  16. #define BF_GPMI_CTRL0_COMMAND_MODE(v) \
  17. (((v) << BP_GPMI_CTRL0_COMMAND_MODE) & BM_GPMI_CTRL0_COMMAND_MODE)
  18. #define BV_GPMI_CTRL0_COMMAND_MODE__WRITE 0x0
  19. #define BV_GPMI_CTRL0_COMMAND_MODE__READ 0x1
  20. #define BV_GPMI_CTRL0_COMMAND_MODE__READ_AND_COMPARE 0x2
  21. #define BV_GPMI_CTRL0_COMMAND_MODE__WAIT_FOR_READY 0x3
  22. #define BM_GPMI_CTRL0_WORD_LENGTH (1 << 23)
  23. #define BV_GPMI_CTRL0_WORD_LENGTH__16_BIT 0x0
  24. #define BV_GPMI_CTRL0_WORD_LENGTH__8_BIT 0x1
  25. /*
  26. * Difference in LOCK_CS between imx23 and imx28 :
  27. * This bit may impact the _POWER_ consumption. So some chips
  28. * do not set it.
  29. */
  30. #define MX23_BP_GPMI_CTRL0_LOCK_CS 22
  31. #define MX28_BP_GPMI_CTRL0_LOCK_CS 27
  32. #define LOCK_CS_ENABLE 0x1
  33. #define BF_GPMI_CTRL0_LOCK_CS(v, x) 0x0
  34. /* Difference in CS between imx23 and imx28 */
  35. #define BP_GPMI_CTRL0_CS 20
  36. #define MX23_BM_GPMI_CTRL0_CS (3 << BP_GPMI_CTRL0_CS)
  37. #define MX28_BM_GPMI_CTRL0_CS (7 << BP_GPMI_CTRL0_CS)
  38. #define BF_GPMI_CTRL0_CS(v, x) (((v) << BP_GPMI_CTRL0_CS) & \
  39. (GPMI_IS_MX23((x)) \
  40. ? MX23_BM_GPMI_CTRL0_CS \
  41. : MX28_BM_GPMI_CTRL0_CS))
  42. #define BP_GPMI_CTRL0_ADDRESS 17
  43. #define BM_GPMI_CTRL0_ADDRESS (3 << BP_GPMI_CTRL0_ADDRESS)
  44. #define BF_GPMI_CTRL0_ADDRESS(v) \
  45. (((v) << BP_GPMI_CTRL0_ADDRESS) & BM_GPMI_CTRL0_ADDRESS)
  46. #define BV_GPMI_CTRL0_ADDRESS__NAND_DATA 0x0
  47. #define BV_GPMI_CTRL0_ADDRESS__NAND_CLE 0x1
  48. #define BV_GPMI_CTRL0_ADDRESS__NAND_ALE 0x2
  49. #define BM_GPMI_CTRL0_ADDRESS_INCREMENT (1 << 16)
  50. #define BV_GPMI_CTRL0_ADDRESS_INCREMENT__DISABLED 0x0
  51. #define BV_GPMI_CTRL0_ADDRESS_INCREMENT__ENABLED 0x1
  52. #define BP_GPMI_CTRL0_XFER_COUNT 0
  53. #define BM_GPMI_CTRL0_XFER_COUNT (0xffff << BP_GPMI_CTRL0_XFER_COUNT)
  54. #define BF_GPMI_CTRL0_XFER_COUNT(v) \
  55. (((v) << BP_GPMI_CTRL0_XFER_COUNT) & BM_GPMI_CTRL0_XFER_COUNT)
  56. #define HW_GPMI_COMPARE 0x00000010
  57. #define HW_GPMI_ECCCTRL 0x00000020
  58. #define HW_GPMI_ECCCTRL_SET 0x00000024
  59. #define HW_GPMI_ECCCTRL_CLR 0x00000028
  60. #define HW_GPMI_ECCCTRL_TOG 0x0000002c
  61. #define BP_GPMI_ECCCTRL_ECC_CMD 13
  62. #define BM_GPMI_ECCCTRL_ECC_CMD (3 << BP_GPMI_ECCCTRL_ECC_CMD)
  63. #define BF_GPMI_ECCCTRL_ECC_CMD(v) \
  64. (((v) << BP_GPMI_ECCCTRL_ECC_CMD) & BM_GPMI_ECCCTRL_ECC_CMD)
  65. #define BV_GPMI_ECCCTRL_ECC_CMD__BCH_DECODE 0x0
  66. #define BV_GPMI_ECCCTRL_ECC_CMD__BCH_ENCODE 0x1
  67. #define BM_GPMI_ECCCTRL_ENABLE_ECC (1 << 12)
  68. #define BV_GPMI_ECCCTRL_ENABLE_ECC__ENABLE 0x1
  69. #define BV_GPMI_ECCCTRL_ENABLE_ECC__DISABLE 0x0
  70. #define BP_GPMI_ECCCTRL_BUFFER_MASK 0
  71. #define BM_GPMI_ECCCTRL_BUFFER_MASK (0x1ff << BP_GPMI_ECCCTRL_BUFFER_MASK)
  72. #define BF_GPMI_ECCCTRL_BUFFER_MASK(v) \
  73. (((v) << BP_GPMI_ECCCTRL_BUFFER_MASK) & BM_GPMI_ECCCTRL_BUFFER_MASK)
  74. #define BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_AUXONLY 0x100
  75. #define BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_PAGE 0x1FF
  76. #define HW_GPMI_ECCCOUNT 0x00000030
  77. #define HW_GPMI_PAYLOAD 0x00000040
  78. #define HW_GPMI_AUXILIARY 0x00000050
  79. #define HW_GPMI_CTRL1 0x00000060
  80. #define HW_GPMI_CTRL1_SET 0x00000064
  81. #define HW_GPMI_CTRL1_CLR 0x00000068
  82. #define HW_GPMI_CTRL1_TOG 0x0000006c
  83. #define BP_GPMI_CTRL1_DECOUPLE_CS 24
  84. #define BM_GPMI_CTRL1_DECOUPLE_CS (1 << BP_GPMI_CTRL1_DECOUPLE_CS)
  85. #define BP_GPMI_CTRL1_WRN_DLY_SEL 22
  86. #define BM_GPMI_CTRL1_WRN_DLY_SEL (0x3 << BP_GPMI_CTRL1_WRN_DLY_SEL)
  87. #define BF_GPMI_CTRL1_WRN_DLY_SEL(v) \
  88. (((v) << BP_GPMI_CTRL1_WRN_DLY_SEL) & BM_GPMI_CTRL1_WRN_DLY_SEL)
  89. #define BV_GPMI_CTRL1_WRN_DLY_SEL_4_TO_8NS 0x0
  90. #define BV_GPMI_CTRL1_WRN_DLY_SEL_6_TO_10NS 0x1
  91. #define BV_GPMI_CTRL1_WRN_DLY_SEL_7_TO_12NS 0x2
  92. #define BV_GPMI_CTRL1_WRN_DLY_SEL_NO_DELAY 0x3
  93. #define BM_GPMI_CTRL1_GANGED_RDYBUSY (1 << 19)
  94. #define BM_GPMI_CTRL1_BCH_MODE (1 << 18)
  95. #define BP_GPMI_CTRL1_DLL_ENABLE 17
  96. #define BM_GPMI_CTRL1_DLL_ENABLE (1 << BP_GPMI_CTRL1_DLL_ENABLE)
  97. #define BP_GPMI_CTRL1_HALF_PERIOD 16
  98. #define BM_GPMI_CTRL1_HALF_PERIOD (1 << BP_GPMI_CTRL1_HALF_PERIOD)
  99. #define BP_GPMI_CTRL1_RDN_DELAY 12
  100. #define BM_GPMI_CTRL1_RDN_DELAY (0xf << BP_GPMI_CTRL1_RDN_DELAY)
  101. #define BF_GPMI_CTRL1_RDN_DELAY(v) \
  102. (((v) << BP_GPMI_CTRL1_RDN_DELAY) & BM_GPMI_CTRL1_RDN_DELAY)
  103. #define BM_GPMI_CTRL1_DEV_RESET (1 << 3)
  104. #define BV_GPMI_CTRL1_DEV_RESET__ENABLED 0x0
  105. #define BV_GPMI_CTRL1_DEV_RESET__DISABLED 0x1
  106. #define BM_GPMI_CTRL1_ATA_IRQRDY_POLARITY (1 << 2)
  107. #define BV_GPMI_CTRL1_ATA_IRQRDY_POLARITY__ACTIVELOW 0x0
  108. #define BV_GPMI_CTRL1_ATA_IRQRDY_POLARITY__ACTIVEHIGH 0x1
  109. #define BM_GPMI_CTRL1_CAMERA_MODE (1 << 1)
  110. #define BV_GPMI_CTRL1_GPMI_MODE__NAND 0x0
  111. #define BV_GPMI_CTRL1_GPMI_MODE__ATA 0x1
  112. #define BM_GPMI_CTRL1_GPMI_MODE (1 << 0)
  113. #define BM_GPMI_CTRL1_CLEAR_MASK (BM_GPMI_CTRL1_WRN_DLY_SEL | \
  114. BM_GPMI_CTRL1_DLL_ENABLE | \
  115. BM_GPMI_CTRL1_RDN_DELAY | \
  116. BM_GPMI_CTRL1_HALF_PERIOD)
  117. #define HW_GPMI_TIMING0 0x00000070
  118. #define BP_GPMI_TIMING0_ADDRESS_SETUP 16
  119. #define BM_GPMI_TIMING0_ADDRESS_SETUP (0xff << BP_GPMI_TIMING0_ADDRESS_SETUP)
  120. #define BF_GPMI_TIMING0_ADDRESS_SETUP(v) \
  121. (((v) << BP_GPMI_TIMING0_ADDRESS_SETUP) & BM_GPMI_TIMING0_ADDRESS_SETUP)
  122. #define BP_GPMI_TIMING0_DATA_HOLD 8
  123. #define BM_GPMI_TIMING0_DATA_HOLD (0xff << BP_GPMI_TIMING0_DATA_HOLD)
  124. #define BF_GPMI_TIMING0_DATA_HOLD(v) \
  125. (((v) << BP_GPMI_TIMING0_DATA_HOLD) & BM_GPMI_TIMING0_DATA_HOLD)
  126. #define BP_GPMI_TIMING0_DATA_SETUP 0
  127. #define BM_GPMI_TIMING0_DATA_SETUP (0xff << BP_GPMI_TIMING0_DATA_SETUP)
  128. #define BF_GPMI_TIMING0_DATA_SETUP(v) \
  129. (((v) << BP_GPMI_TIMING0_DATA_SETUP) & BM_GPMI_TIMING0_DATA_SETUP)
  130. #define HW_GPMI_TIMING1 0x00000080
  131. #define BP_GPMI_TIMING1_BUSY_TIMEOUT 16
  132. #define BM_GPMI_TIMING1_BUSY_TIMEOUT (0xffff << BP_GPMI_TIMING1_BUSY_TIMEOUT)
  133. #define BF_GPMI_TIMING1_BUSY_TIMEOUT(v) \
  134. (((v) << BP_GPMI_TIMING1_BUSY_TIMEOUT) & BM_GPMI_TIMING1_BUSY_TIMEOUT)
  135. #define HW_GPMI_TIMING2 0x00000090
  136. #define HW_GPMI_DATA 0x000000a0
  137. /* MX28 uses this to detect READY. */
  138. #define HW_GPMI_STAT 0x000000b0
  139. #define MX28_BP_GPMI_STAT_READY_BUSY 24
  140. #define MX28_BM_GPMI_STAT_READY_BUSY (0xff << MX28_BP_GPMI_STAT_READY_BUSY)
  141. #define MX28_BF_GPMI_STAT_READY_BUSY(v) \
  142. (((v) << MX28_BP_GPMI_STAT_READY_BUSY) & MX28_BM_GPMI_STAT_READY_BUSY)
  143. /* MX23 uses this to detect READY. */
  144. #define HW_GPMI_DEBUG 0x000000c0
  145. #define MX23_BP_GPMI_DEBUG_READY0 28
  146. #define MX23_BM_GPMI_DEBUG_READY0 (1 << MX23_BP_GPMI_DEBUG_READY0)
  147. #endif