pci-me.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2003-2022, Intel Corporation. All rights reserved.
  4. * Intel Management Engine Interface (Intel MEI) Linux driver
  5. */
  6. #include <linux/module.h>
  7. #include <linux/kernel.h>
  8. #include <linux/device.h>
  9. #include <linux/errno.h>
  10. #include <linux/types.h>
  11. #include <linux/pci.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/sched.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/pm_domain.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/mei.h>
  18. #include "mei_dev.h"
  19. #include "client.h"
  20. #include "hw-me-regs.h"
  21. #include "hw-me.h"
  22. /* mei_pci_tbl - PCI Device ID Table */
  23. static const struct pci_device_id mei_me_pci_tbl[] = {
  24. {MEI_PCI_DEVICE(MEI_DEV_ID_82946GZ, MEI_ME_ICH_CFG)},
  25. {MEI_PCI_DEVICE(MEI_DEV_ID_82G35, MEI_ME_ICH_CFG)},
  26. {MEI_PCI_DEVICE(MEI_DEV_ID_82Q965, MEI_ME_ICH_CFG)},
  27. {MEI_PCI_DEVICE(MEI_DEV_ID_82G965, MEI_ME_ICH_CFG)},
  28. {MEI_PCI_DEVICE(MEI_DEV_ID_82GM965, MEI_ME_ICH_CFG)},
  29. {MEI_PCI_DEVICE(MEI_DEV_ID_82GME965, MEI_ME_ICH_CFG)},
  30. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q35, MEI_ME_ICH_CFG)},
  31. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82G33, MEI_ME_ICH_CFG)},
  32. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q33, MEI_ME_ICH_CFG)},
  33. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82X38, MEI_ME_ICH_CFG)},
  34. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_3200, MEI_ME_ICH_CFG)},
  35. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_6, MEI_ME_ICH_CFG)},
  36. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_7, MEI_ME_ICH_CFG)},
  37. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_8, MEI_ME_ICH_CFG)},
  38. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_9, MEI_ME_ICH_CFG)},
  39. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_10, MEI_ME_ICH_CFG)},
  40. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_1, MEI_ME_ICH_CFG)},
  41. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_2, MEI_ME_ICH_CFG)},
  42. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_3, MEI_ME_ICH_CFG)},
  43. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_4, MEI_ME_ICH_CFG)},
  44. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_1, MEI_ME_ICH10_CFG)},
  45. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_2, MEI_ME_ICH10_CFG)},
  46. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_3, MEI_ME_ICH10_CFG)},
  47. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_4, MEI_ME_ICH10_CFG)},
  48. {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_1, MEI_ME_PCH6_CFG)},
  49. {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_2, MEI_ME_PCH6_CFG)},
  50. {MEI_PCI_DEVICE(MEI_DEV_ID_CPT_1, MEI_ME_PCH_CPT_PBG_CFG)},
  51. {MEI_PCI_DEVICE(MEI_DEV_ID_PBG_1, MEI_ME_PCH_CPT_PBG_CFG)},
  52. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_1, MEI_ME_PCH7_CFG)},
  53. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_2, MEI_ME_PCH7_CFG)},
  54. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_3, MEI_ME_PCH7_CFG)},
  55. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_H, MEI_ME_PCH8_SPS_4_CFG)},
  56. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_W, MEI_ME_PCH8_SPS_4_CFG)},
  57. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_LP, MEI_ME_PCH8_CFG)},
  58. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_HR, MEI_ME_PCH8_SPS_4_CFG)},
  59. {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP, MEI_ME_PCH8_CFG)},
  60. {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP_2, MEI_ME_PCH8_CFG)},
  61. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT, MEI_ME_PCH8_CFG)},
  62. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_2, MEI_ME_PCH8_CFG)},
  63. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_3, MEI_ME_PCH8_ITOUCH_CFG)},
  64. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H, MEI_ME_PCH8_SPS_4_CFG)},
  65. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H_2, MEI_ME_PCH8_SPS_4_CFG)},
  66. {MEI_PCI_DEVICE(MEI_DEV_ID_LBG, MEI_ME_PCH12_SPS_4_CFG)},
  67. {MEI_PCI_DEVICE(MEI_DEV_ID_BXT_M, MEI_ME_PCH8_CFG)},
  68. {MEI_PCI_DEVICE(MEI_DEV_ID_APL_I, MEI_ME_PCH8_CFG)},
  69. {MEI_PCI_DEVICE(MEI_DEV_ID_DNV_IE, MEI_ME_PCH8_CFG)},
  70. {MEI_PCI_DEVICE(MEI_DEV_ID_GLK, MEI_ME_PCH8_CFG)},
  71. {MEI_PCI_DEVICE(MEI_DEV_ID_KBP, MEI_ME_PCH8_CFG)},
  72. {MEI_PCI_DEVICE(MEI_DEV_ID_KBP_2, MEI_ME_PCH8_CFG)},
  73. {MEI_PCI_DEVICE(MEI_DEV_ID_KBP_3, MEI_ME_PCH8_CFG)},
  74. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP, MEI_ME_PCH12_CFG)},
  75. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP_3, MEI_ME_PCH8_ITOUCH_CFG)},
  76. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H, MEI_ME_PCH12_SPS_CFG)},
  77. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H_3, MEI_ME_PCH12_SPS_ITOUCH_CFG)},
  78. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_LP, MEI_ME_PCH12_CFG)},
  79. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_LP_3, MEI_ME_PCH8_ITOUCH_CFG)},
  80. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_V, MEI_ME_PCH12_CFG)},
  81. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_H, MEI_ME_PCH12_CFG)},
  82. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_H_3, MEI_ME_PCH8_ITOUCH_CFG)},
  83. {MEI_PCI_DEVICE(MEI_DEV_ID_ICP_LP, MEI_ME_PCH12_CFG)},
  84. {MEI_PCI_DEVICE(MEI_DEV_ID_ICP_N, MEI_ME_PCH12_CFG)},
  85. {MEI_PCI_DEVICE(MEI_DEV_ID_TGP_LP, MEI_ME_PCH15_CFG)},
  86. {MEI_PCI_DEVICE(MEI_DEV_ID_TGP_H, MEI_ME_PCH15_SPS_CFG)},
  87. {MEI_PCI_DEVICE(MEI_DEV_ID_JSP_N, MEI_ME_PCH15_CFG)},
  88. {MEI_PCI_DEVICE(MEI_DEV_ID_MCC, MEI_ME_PCH15_CFG)},
  89. {MEI_PCI_DEVICE(MEI_DEV_ID_MCC_4, MEI_ME_PCH8_CFG)},
  90. {MEI_PCI_DEVICE(MEI_DEV_ID_CDF, MEI_ME_PCH8_CFG)},
  91. {MEI_PCI_DEVICE(MEI_DEV_ID_EBG, MEI_ME_PCH15_SPS_CFG)},
  92. {MEI_PCI_DEVICE(MEI_DEV_ID_ADP_S, MEI_ME_PCH15_CFG)},
  93. {MEI_PCI_DEVICE(MEI_DEV_ID_ADP_LP, MEI_ME_PCH15_CFG)},
  94. {MEI_PCI_DEVICE(MEI_DEV_ID_ADP_P, MEI_ME_PCH15_CFG)},
  95. {MEI_PCI_DEVICE(MEI_DEV_ID_ADP_N, MEI_ME_PCH15_CFG)},
  96. {MEI_PCI_DEVICE(MEI_DEV_ID_RPL_S, MEI_ME_PCH15_CFG)},
  97. {MEI_PCI_DEVICE(MEI_DEV_ID_MTL_M, MEI_ME_PCH15_CFG)},
  98. /* required last entry */
  99. {0, }
  100. };
  101. MODULE_DEVICE_TABLE(pci, mei_me_pci_tbl);
  102. #ifdef CONFIG_PM
  103. static inline void mei_me_set_pm_domain(struct mei_device *dev);
  104. static inline void mei_me_unset_pm_domain(struct mei_device *dev);
  105. #else
  106. static inline void mei_me_set_pm_domain(struct mei_device *dev) {}
  107. static inline void mei_me_unset_pm_domain(struct mei_device *dev) {}
  108. #endif /* CONFIG_PM */
  109. static int mei_me_read_fws(const struct mei_device *dev, int where, u32 *val)
  110. {
  111. struct pci_dev *pdev = to_pci_dev(dev->dev);
  112. return pci_read_config_dword(pdev, where, val);
  113. }
  114. /**
  115. * mei_me_quirk_probe - probe for devices that doesn't valid ME interface
  116. *
  117. * @pdev: PCI device structure
  118. * @cfg: per generation config
  119. *
  120. * Return: true if ME Interface is valid, false otherwise
  121. */
  122. static bool mei_me_quirk_probe(struct pci_dev *pdev,
  123. const struct mei_cfg *cfg)
  124. {
  125. if (cfg->quirk_probe && cfg->quirk_probe(pdev)) {
  126. dev_info(&pdev->dev, "Device doesn't have valid ME Interface\n");
  127. return false;
  128. }
  129. return true;
  130. }
  131. /**
  132. * mei_me_probe - Device Initialization Routine
  133. *
  134. * @pdev: PCI device structure
  135. * @ent: entry in kcs_pci_tbl
  136. *
  137. * Return: 0 on success, <0 on failure.
  138. */
  139. static int mei_me_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  140. {
  141. const struct mei_cfg *cfg;
  142. struct mei_device *dev;
  143. struct mei_me_hw *hw;
  144. unsigned int irqflags;
  145. int err;
  146. cfg = mei_me_get_cfg(ent->driver_data);
  147. if (!cfg)
  148. return -ENODEV;
  149. if (!mei_me_quirk_probe(pdev, cfg))
  150. return -ENODEV;
  151. /* enable pci dev */
  152. err = pcim_enable_device(pdev);
  153. if (err) {
  154. dev_err(&pdev->dev, "failed to enable pci device.\n");
  155. goto end;
  156. }
  157. /* set PCI host mastering */
  158. pci_set_master(pdev);
  159. /* pci request regions and mapping IO device memory for mei driver */
  160. err = pcim_iomap_regions(pdev, BIT(0), KBUILD_MODNAME);
  161. if (err) {
  162. dev_err(&pdev->dev, "failed to get pci regions.\n");
  163. goto end;
  164. }
  165. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  166. if (err) {
  167. dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
  168. goto end;
  169. }
  170. /* allocates and initializes the mei dev structure */
  171. dev = mei_me_dev_init(&pdev->dev, cfg, false);
  172. if (!dev) {
  173. err = -ENOMEM;
  174. goto end;
  175. }
  176. hw = to_me_hw(dev);
  177. hw->mem_addr = pcim_iomap_table(pdev)[0];
  178. hw->read_fws = mei_me_read_fws;
  179. pci_enable_msi(pdev);
  180. hw->irq = pdev->irq;
  181. /* request and enable interrupt */
  182. irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
  183. err = request_threaded_irq(pdev->irq,
  184. mei_me_irq_quick_handler,
  185. mei_me_irq_thread_handler,
  186. irqflags, KBUILD_MODNAME, dev);
  187. if (err) {
  188. dev_err(&pdev->dev, "request_threaded_irq failure. irq = %d\n",
  189. pdev->irq);
  190. goto end;
  191. }
  192. if (mei_start(dev)) {
  193. dev_err(&pdev->dev, "init hw failure.\n");
  194. err = -ENODEV;
  195. goto release_irq;
  196. }
  197. pm_runtime_set_autosuspend_delay(&pdev->dev, MEI_ME_RPM_TIMEOUT);
  198. pm_runtime_use_autosuspend(&pdev->dev);
  199. err = mei_register(dev, &pdev->dev);
  200. if (err)
  201. goto stop;
  202. pci_set_drvdata(pdev, dev);
  203. /*
  204. * MEI requires to resume from runtime suspend mode
  205. * in order to perform link reset flow upon system suspend.
  206. */
  207. dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NO_DIRECT_COMPLETE);
  208. /*
  209. * ME maps runtime suspend/resume to D0i states,
  210. * hence we need to go around native PCI runtime service which
  211. * eventually brings the device into D3cold/hot state,
  212. * but the mei device cannot wake up from D3 unlike from D0i3.
  213. * To get around the PCI device native runtime pm,
  214. * ME uses runtime pm domain handlers which take precedence
  215. * over the driver's pm handlers.
  216. */
  217. mei_me_set_pm_domain(dev);
  218. if (mei_pg_is_enabled(dev)) {
  219. pm_runtime_put_noidle(&pdev->dev);
  220. if (hw->d0i3_supported)
  221. pm_runtime_allow(&pdev->dev);
  222. }
  223. dev_dbg(&pdev->dev, "initialization successful.\n");
  224. return 0;
  225. stop:
  226. mei_stop(dev);
  227. release_irq:
  228. mei_cancel_work(dev);
  229. mei_disable_interrupts(dev);
  230. free_irq(pdev->irq, dev);
  231. end:
  232. dev_err(&pdev->dev, "initialization failed.\n");
  233. return err;
  234. }
  235. /**
  236. * mei_me_shutdown - Device Removal Routine
  237. *
  238. * @pdev: PCI device structure
  239. *
  240. * mei_me_shutdown is called from the reboot notifier
  241. * it's a simplified version of remove so we go down
  242. * faster.
  243. */
  244. static void mei_me_shutdown(struct pci_dev *pdev)
  245. {
  246. struct mei_device *dev;
  247. dev = pci_get_drvdata(pdev);
  248. if (!dev)
  249. return;
  250. dev_dbg(&pdev->dev, "shutdown\n");
  251. mei_stop(dev);
  252. mei_me_unset_pm_domain(dev);
  253. mei_disable_interrupts(dev);
  254. free_irq(pdev->irq, dev);
  255. }
  256. /**
  257. * mei_me_remove - Device Removal Routine
  258. *
  259. * @pdev: PCI device structure
  260. *
  261. * mei_me_remove is called by the PCI subsystem to alert the driver
  262. * that it should release a PCI device.
  263. */
  264. static void mei_me_remove(struct pci_dev *pdev)
  265. {
  266. struct mei_device *dev;
  267. dev = pci_get_drvdata(pdev);
  268. if (!dev)
  269. return;
  270. if (mei_pg_is_enabled(dev))
  271. pm_runtime_get_noresume(&pdev->dev);
  272. dev_dbg(&pdev->dev, "stop\n");
  273. mei_stop(dev);
  274. mei_me_unset_pm_domain(dev);
  275. mei_disable_interrupts(dev);
  276. free_irq(pdev->irq, dev);
  277. mei_deregister(dev);
  278. }
  279. #ifdef CONFIG_PM_SLEEP
  280. static int mei_me_pci_suspend(struct device *device)
  281. {
  282. struct pci_dev *pdev = to_pci_dev(device);
  283. struct mei_device *dev = pci_get_drvdata(pdev);
  284. if (!dev)
  285. return -ENODEV;
  286. dev_dbg(&pdev->dev, "suspend\n");
  287. mei_stop(dev);
  288. mei_disable_interrupts(dev);
  289. free_irq(pdev->irq, dev);
  290. pci_disable_msi(pdev);
  291. return 0;
  292. }
  293. static int mei_me_pci_resume(struct device *device)
  294. {
  295. struct pci_dev *pdev = to_pci_dev(device);
  296. struct mei_device *dev;
  297. unsigned int irqflags;
  298. int err;
  299. dev = pci_get_drvdata(pdev);
  300. if (!dev)
  301. return -ENODEV;
  302. pci_enable_msi(pdev);
  303. irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
  304. /* request and enable interrupt */
  305. err = request_threaded_irq(pdev->irq,
  306. mei_me_irq_quick_handler,
  307. mei_me_irq_thread_handler,
  308. irqflags, KBUILD_MODNAME, dev);
  309. if (err) {
  310. dev_err(&pdev->dev, "request_threaded_irq failed: irq = %d.\n",
  311. pdev->irq);
  312. return err;
  313. }
  314. err = mei_restart(dev);
  315. if (err)
  316. return err;
  317. /* Start timer if stopped in suspend */
  318. schedule_delayed_work(&dev->timer_work, HZ);
  319. return 0;
  320. }
  321. #endif /* CONFIG_PM_SLEEP */
  322. #ifdef CONFIG_PM
  323. static int mei_me_pm_runtime_idle(struct device *device)
  324. {
  325. struct mei_device *dev;
  326. dev_dbg(device, "rpm: me: runtime_idle\n");
  327. dev = dev_get_drvdata(device);
  328. if (!dev)
  329. return -ENODEV;
  330. if (mei_write_is_idle(dev))
  331. pm_runtime_autosuspend(device);
  332. return -EBUSY;
  333. }
  334. static int mei_me_pm_runtime_suspend(struct device *device)
  335. {
  336. struct mei_device *dev;
  337. int ret;
  338. dev_dbg(device, "rpm: me: runtime suspend\n");
  339. dev = dev_get_drvdata(device);
  340. if (!dev)
  341. return -ENODEV;
  342. mutex_lock(&dev->device_lock);
  343. if (mei_write_is_idle(dev))
  344. ret = mei_me_pg_enter_sync(dev);
  345. else
  346. ret = -EAGAIN;
  347. mutex_unlock(&dev->device_lock);
  348. dev_dbg(device, "rpm: me: runtime suspend ret=%d\n", ret);
  349. if (ret && ret != -EAGAIN)
  350. schedule_work(&dev->reset_work);
  351. return ret;
  352. }
  353. static int mei_me_pm_runtime_resume(struct device *device)
  354. {
  355. struct mei_device *dev;
  356. int ret;
  357. dev_dbg(device, "rpm: me: runtime resume\n");
  358. dev = dev_get_drvdata(device);
  359. if (!dev)
  360. return -ENODEV;
  361. mutex_lock(&dev->device_lock);
  362. ret = mei_me_pg_exit_sync(dev);
  363. mutex_unlock(&dev->device_lock);
  364. dev_dbg(device, "rpm: me: runtime resume ret = %d\n", ret);
  365. if (ret)
  366. schedule_work(&dev->reset_work);
  367. return ret;
  368. }
  369. /**
  370. * mei_me_set_pm_domain - fill and set pm domain structure for device
  371. *
  372. * @dev: mei_device
  373. */
  374. static inline void mei_me_set_pm_domain(struct mei_device *dev)
  375. {
  376. struct pci_dev *pdev = to_pci_dev(dev->dev);
  377. if (pdev->dev.bus && pdev->dev.bus->pm) {
  378. dev->pg_domain.ops = *pdev->dev.bus->pm;
  379. dev->pg_domain.ops.runtime_suspend = mei_me_pm_runtime_suspend;
  380. dev->pg_domain.ops.runtime_resume = mei_me_pm_runtime_resume;
  381. dev->pg_domain.ops.runtime_idle = mei_me_pm_runtime_idle;
  382. dev_pm_domain_set(&pdev->dev, &dev->pg_domain);
  383. }
  384. }
  385. /**
  386. * mei_me_unset_pm_domain - clean pm domain structure for device
  387. *
  388. * @dev: mei_device
  389. */
  390. static inline void mei_me_unset_pm_domain(struct mei_device *dev)
  391. {
  392. /* stop using pm callbacks if any */
  393. dev_pm_domain_set(dev->dev, NULL);
  394. }
  395. static const struct dev_pm_ops mei_me_pm_ops = {
  396. SET_SYSTEM_SLEEP_PM_OPS(mei_me_pci_suspend,
  397. mei_me_pci_resume)
  398. SET_RUNTIME_PM_OPS(
  399. mei_me_pm_runtime_suspend,
  400. mei_me_pm_runtime_resume,
  401. mei_me_pm_runtime_idle)
  402. };
  403. #define MEI_ME_PM_OPS (&mei_me_pm_ops)
  404. #else
  405. #define MEI_ME_PM_OPS NULL
  406. #endif /* CONFIG_PM */
  407. /*
  408. * PCI driver structure
  409. */
  410. static struct pci_driver mei_me_driver = {
  411. .name = KBUILD_MODNAME,
  412. .id_table = mei_me_pci_tbl,
  413. .probe = mei_me_probe,
  414. .remove = mei_me_remove,
  415. .shutdown = mei_me_shutdown,
  416. .driver.pm = MEI_ME_PM_OPS,
  417. .driver.probe_type = PROBE_PREFER_ASYNCHRONOUS,
  418. };
  419. module_pci_driver(mei_me_driver);
  420. MODULE_AUTHOR("Intel Corporation");
  421. MODULE_DESCRIPTION("Intel(R) Management Engine Interface");
  422. MODULE_LICENSE("GPL v2");