sm501.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* linux/drivers/mfd/sm501.c
  3. *
  4. * Copyright (C) 2006 Simtec Electronics
  5. * Ben Dooks <[email protected]>
  6. * Vincent Sanders <[email protected]>
  7. *
  8. * SM501 MFD driver
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/delay.h>
  13. #include <linux/init.h>
  14. #include <linux/list.h>
  15. #include <linux/device.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/pci.h>
  18. #include <linux/platform_data/i2c-gpio.h>
  19. #include <linux/gpio/driver.h>
  20. #include <linux/gpio/machine.h>
  21. #include <linux/slab.h>
  22. #include <linux/sm501.h>
  23. #include <linux/sm501-regs.h>
  24. #include <linux/serial_8250.h>
  25. #include <linux/io.h>
  26. struct sm501_device {
  27. struct list_head list;
  28. struct platform_device pdev;
  29. };
  30. struct sm501_gpio;
  31. #ifdef CONFIG_MFD_SM501_GPIO
  32. #include <linux/gpio.h>
  33. struct sm501_gpio_chip {
  34. struct gpio_chip gpio;
  35. struct sm501_gpio *ourgpio; /* to get back to parent. */
  36. void __iomem *regbase;
  37. void __iomem *control; /* address of control reg. */
  38. };
  39. struct sm501_gpio {
  40. struct sm501_gpio_chip low;
  41. struct sm501_gpio_chip high;
  42. spinlock_t lock;
  43. unsigned int registered : 1;
  44. void __iomem *regs;
  45. struct resource *regs_res;
  46. };
  47. #else
  48. struct sm501_gpio {
  49. /* no gpio support, empty definition for sm501_devdata. */
  50. };
  51. #endif
  52. struct sm501_devdata {
  53. spinlock_t reg_lock;
  54. struct mutex clock_lock;
  55. struct list_head devices;
  56. struct sm501_gpio gpio;
  57. struct device *dev;
  58. struct resource *io_res;
  59. struct resource *mem_res;
  60. struct resource *regs_claim;
  61. struct sm501_platdata *platdata;
  62. unsigned int in_suspend;
  63. unsigned long pm_misc;
  64. int unit_power[20];
  65. unsigned int pdev_id;
  66. unsigned int irq;
  67. void __iomem *regs;
  68. unsigned int rev;
  69. };
  70. #define MHZ (1000 * 1000)
  71. #ifdef DEBUG
  72. static const unsigned int div_tab[] = {
  73. [0] = 1,
  74. [1] = 2,
  75. [2] = 4,
  76. [3] = 8,
  77. [4] = 16,
  78. [5] = 32,
  79. [6] = 64,
  80. [7] = 128,
  81. [8] = 3,
  82. [9] = 6,
  83. [10] = 12,
  84. [11] = 24,
  85. [12] = 48,
  86. [13] = 96,
  87. [14] = 192,
  88. [15] = 384,
  89. [16] = 5,
  90. [17] = 10,
  91. [18] = 20,
  92. [19] = 40,
  93. [20] = 80,
  94. [21] = 160,
  95. [22] = 320,
  96. [23] = 604,
  97. };
  98. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  99. unsigned int lshft, unsigned int selbit,
  100. unsigned long mask)
  101. {
  102. if (val & selbit)
  103. pll2 = 288 * MHZ;
  104. return pll2 / div_tab[(val >> lshft) & mask];
  105. }
  106. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  107. /* sm501_dump_clk
  108. *
  109. * Print out the current clock configuration for the device
  110. */
  111. static void sm501_dump_clk(struct sm501_devdata *sm)
  112. {
  113. unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING);
  114. unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  115. unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  116. unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  117. unsigned long sdclk0, sdclk1;
  118. unsigned long pll2 = 0;
  119. switch (misct & 0x30) {
  120. case 0x00:
  121. pll2 = 336 * MHZ;
  122. break;
  123. case 0x10:
  124. pll2 = 288 * MHZ;
  125. break;
  126. case 0x20:
  127. pll2 = 240 * MHZ;
  128. break;
  129. case 0x30:
  130. pll2 = 192 * MHZ;
  131. break;
  132. }
  133. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  134. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  135. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  136. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  137. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  138. misct, pm0, pm1);
  139. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  140. fmt_freq(pll2), sdclk0, sdclk1);
  141. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  142. dev_dbg(sm->dev, "PM0[%c]: "
  143. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  144. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  145. (pmc & 3 ) == 0 ? '*' : '-',
  146. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  147. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  148. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  149. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  150. dev_dbg(sm->dev, "PM1[%c]: "
  151. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  152. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  153. (pmc & 3 ) == 1 ? '*' : '-',
  154. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  155. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  156. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  157. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  158. }
  159. static void sm501_dump_regs(struct sm501_devdata *sm)
  160. {
  161. void __iomem *regs = sm->regs;
  162. dev_info(sm->dev, "System Control %08x\n",
  163. smc501_readl(regs + SM501_SYSTEM_CONTROL));
  164. dev_info(sm->dev, "Misc Control %08x\n",
  165. smc501_readl(regs + SM501_MISC_CONTROL));
  166. dev_info(sm->dev, "GPIO Control Low %08x\n",
  167. smc501_readl(regs + SM501_GPIO31_0_CONTROL));
  168. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  169. smc501_readl(regs + SM501_GPIO63_32_CONTROL));
  170. dev_info(sm->dev, "DRAM Control %08x\n",
  171. smc501_readl(regs + SM501_DRAM_CONTROL));
  172. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  173. smc501_readl(regs + SM501_ARBTRTN_CONTROL));
  174. dev_info(sm->dev, "Misc Timing %08x\n",
  175. smc501_readl(regs + SM501_MISC_TIMING));
  176. }
  177. static void sm501_dump_gate(struct sm501_devdata *sm)
  178. {
  179. dev_info(sm->dev, "CurrentGate %08x\n",
  180. smc501_readl(sm->regs + SM501_CURRENT_GATE));
  181. dev_info(sm->dev, "CurrentClock %08x\n",
  182. smc501_readl(sm->regs + SM501_CURRENT_CLOCK));
  183. dev_info(sm->dev, "PowerModeControl %08x\n",
  184. smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL));
  185. }
  186. #else
  187. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  188. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  189. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  190. #endif
  191. /* sm501_sync_regs
  192. *
  193. * ensure the
  194. */
  195. static void sm501_sync_regs(struct sm501_devdata *sm)
  196. {
  197. smc501_readl(sm->regs);
  198. }
  199. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  200. {
  201. /* during suspend/resume, we are currently not allowed to sleep,
  202. * so change to using mdelay() instead of msleep() if we
  203. * are in one of these paths */
  204. if (sm->in_suspend)
  205. mdelay(delay);
  206. else
  207. msleep(delay);
  208. }
  209. /* sm501_misc_control
  210. *
  211. * alters the miscellaneous control parameters
  212. */
  213. int sm501_misc_control(struct device *dev,
  214. unsigned long set, unsigned long clear)
  215. {
  216. struct sm501_devdata *sm = dev_get_drvdata(dev);
  217. unsigned long misc;
  218. unsigned long save;
  219. unsigned long to;
  220. spin_lock_irqsave(&sm->reg_lock, save);
  221. misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  222. to = (misc & ~clear) | set;
  223. if (to != misc) {
  224. smc501_writel(to, sm->regs + SM501_MISC_CONTROL);
  225. sm501_sync_regs(sm);
  226. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  227. }
  228. spin_unlock_irqrestore(&sm->reg_lock, save);
  229. return to;
  230. }
  231. EXPORT_SYMBOL_GPL(sm501_misc_control);
  232. /* sm501_modify_reg
  233. *
  234. * Modify a register in the SM501 which may be shared with other
  235. * drivers.
  236. */
  237. unsigned long sm501_modify_reg(struct device *dev,
  238. unsigned long reg,
  239. unsigned long set,
  240. unsigned long clear)
  241. {
  242. struct sm501_devdata *sm = dev_get_drvdata(dev);
  243. unsigned long data;
  244. unsigned long save;
  245. spin_lock_irqsave(&sm->reg_lock, save);
  246. data = smc501_readl(sm->regs + reg);
  247. data |= set;
  248. data &= ~clear;
  249. smc501_writel(data, sm->regs + reg);
  250. sm501_sync_regs(sm);
  251. spin_unlock_irqrestore(&sm->reg_lock, save);
  252. return data;
  253. }
  254. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  255. /* sm501_unit_power
  256. *
  257. * alters the power active gate to set specific units on or off
  258. */
  259. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  260. {
  261. struct sm501_devdata *sm = dev_get_drvdata(dev);
  262. unsigned long mode;
  263. unsigned long gate;
  264. unsigned long clock;
  265. mutex_lock(&sm->clock_lock);
  266. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  267. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  268. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  269. mode &= 3; /* get current power mode */
  270. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  271. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  272. goto already;
  273. }
  274. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  275. sm->unit_power[unit], to);
  276. if (to == 0 && sm->unit_power[unit] == 0) {
  277. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  278. goto already;
  279. }
  280. sm->unit_power[unit] += to ? 1 : -1;
  281. to = sm->unit_power[unit] ? 1 : 0;
  282. if (to) {
  283. if (gate & (1 << unit))
  284. goto already;
  285. gate |= (1 << unit);
  286. } else {
  287. if (!(gate & (1 << unit)))
  288. goto already;
  289. gate &= ~(1 << unit);
  290. }
  291. switch (mode) {
  292. case 1:
  293. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  294. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  295. mode = 0;
  296. break;
  297. case 2:
  298. case 0:
  299. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  300. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  301. mode = 1;
  302. break;
  303. default:
  304. gate = -1;
  305. goto already;
  306. }
  307. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  308. sm501_sync_regs(sm);
  309. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  310. gate, clock, mode);
  311. sm501_mdelay(sm, 16);
  312. already:
  313. mutex_unlock(&sm->clock_lock);
  314. return gate;
  315. }
  316. EXPORT_SYMBOL_GPL(sm501_unit_power);
  317. /* clock value structure. */
  318. struct sm501_clock {
  319. unsigned long mclk;
  320. int divider;
  321. int shift;
  322. unsigned int m, n, k;
  323. };
  324. /* sm501_calc_clock
  325. *
  326. * Calculates the nearest discrete clock frequency that
  327. * can be achieved with the specified input clock.
  328. * the maximum divisor is 3 or 5
  329. */
  330. static int sm501_calc_clock(unsigned long freq,
  331. struct sm501_clock *clock,
  332. int max_div,
  333. unsigned long mclk,
  334. long *best_diff)
  335. {
  336. int ret = 0;
  337. int divider;
  338. int shift;
  339. long diff;
  340. /* try dividers 1 and 3 for CRT and for panel,
  341. try divider 5 for panel only.*/
  342. for (divider = 1; divider <= max_div; divider += 2) {
  343. /* try all 8 shift values.*/
  344. for (shift = 0; shift < 8; shift++) {
  345. /* Calculate difference to requested clock */
  346. diff = DIV_ROUND_CLOSEST(mclk, divider << shift) - freq;
  347. if (diff < 0)
  348. diff = -diff;
  349. /* If it is less than the current, use it */
  350. if (diff < *best_diff) {
  351. *best_diff = diff;
  352. clock->mclk = mclk;
  353. clock->divider = divider;
  354. clock->shift = shift;
  355. ret = 1;
  356. }
  357. }
  358. }
  359. return ret;
  360. }
  361. /* sm501_calc_pll
  362. *
  363. * Calculates the nearest discrete clock frequency that can be
  364. * achieved using the programmable PLL.
  365. * the maximum divisor is 3 or 5
  366. */
  367. static unsigned long sm501_calc_pll(unsigned long freq,
  368. struct sm501_clock *clock,
  369. int max_div)
  370. {
  371. unsigned long mclk;
  372. unsigned int m, n, k;
  373. long best_diff = 999999999;
  374. /*
  375. * The SM502 datasheet doesn't specify the min/max values for M and N.
  376. * N = 1 at least doesn't work in practice.
  377. */
  378. for (m = 2; m <= 255; m++) {
  379. for (n = 2; n <= 127; n++) {
  380. for (k = 0; k <= 1; k++) {
  381. mclk = (24000000UL * m / n) >> k;
  382. if (sm501_calc_clock(freq, clock, max_div,
  383. mclk, &best_diff)) {
  384. clock->m = m;
  385. clock->n = n;
  386. clock->k = k;
  387. }
  388. }
  389. }
  390. }
  391. /* Return best clock. */
  392. return clock->mclk / (clock->divider << clock->shift);
  393. }
  394. /* sm501_select_clock
  395. *
  396. * Calculates the nearest discrete clock frequency that can be
  397. * achieved using the 288MHz and 336MHz PLLs.
  398. * the maximum divisor is 3 or 5
  399. */
  400. static unsigned long sm501_select_clock(unsigned long freq,
  401. struct sm501_clock *clock,
  402. int max_div)
  403. {
  404. unsigned long mclk;
  405. long best_diff = 999999999;
  406. /* Try 288MHz and 336MHz clocks. */
  407. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  408. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  409. }
  410. /* Return best clock. */
  411. return clock->mclk / (clock->divider << clock->shift);
  412. }
  413. /* sm501_set_clock
  414. *
  415. * set one of the four clock sources to the closest available frequency to
  416. * the one specified
  417. */
  418. unsigned long sm501_set_clock(struct device *dev,
  419. int clksrc,
  420. unsigned long req_freq)
  421. {
  422. struct sm501_devdata *sm = dev_get_drvdata(dev);
  423. unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  424. unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  425. unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  426. unsigned int pll_reg = 0;
  427. unsigned long sm501_freq; /* the actual frequency achieved */
  428. u64 reg;
  429. struct sm501_clock to;
  430. /* find achivable discrete frequency and setup register value
  431. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  432. * has an extra bit for the divider */
  433. switch (clksrc) {
  434. case SM501_CLOCK_P2XCLK:
  435. /* This clock is divided in half so to achieve the
  436. * requested frequency the value must be multiplied by
  437. * 2. This clock also has an additional pre divisor */
  438. if (sm->rev >= 0xC0) {
  439. /* SM502 -> use the programmable PLL */
  440. sm501_freq = (sm501_calc_pll(2 * req_freq,
  441. &to, 5) / 2);
  442. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  443. if (to.divider == 3)
  444. reg |= 0x08; /* /3 divider required */
  445. else if (to.divider == 5)
  446. reg |= 0x10; /* /5 divider required */
  447. reg |= 0x40; /* select the programmable PLL */
  448. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  449. } else {
  450. sm501_freq = (sm501_select_clock(2 * req_freq,
  451. &to, 5) / 2);
  452. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  453. if (to.divider == 3)
  454. reg |= 0x08; /* /3 divider required */
  455. else if (to.divider == 5)
  456. reg |= 0x10; /* /5 divider required */
  457. if (to.mclk != 288000000)
  458. reg |= 0x20; /* which mclk pll is source */
  459. }
  460. break;
  461. case SM501_CLOCK_V2XCLK:
  462. /* This clock is divided in half so to achieve the
  463. * requested frequency the value must be multiplied by 2. */
  464. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  465. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  466. if (to.divider == 3)
  467. reg |= 0x08; /* /3 divider required */
  468. if (to.mclk != 288000000)
  469. reg |= 0x10; /* which mclk pll is source */
  470. break;
  471. case SM501_CLOCK_MCLK:
  472. case SM501_CLOCK_M1XCLK:
  473. /* These clocks are the same and not further divided */
  474. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  475. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  476. if (to.divider == 3)
  477. reg |= 0x08; /* /3 divider required */
  478. if (to.mclk != 288000000)
  479. reg |= 0x10; /* which mclk pll is source */
  480. break;
  481. default:
  482. return 0; /* this is bad */
  483. }
  484. mutex_lock(&sm->clock_lock);
  485. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  486. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  487. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  488. clock = clock & ~(0xFF << clksrc);
  489. clock |= reg<<clksrc;
  490. mode &= 3; /* find current mode */
  491. switch (mode) {
  492. case 1:
  493. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  494. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  495. mode = 0;
  496. break;
  497. case 2:
  498. case 0:
  499. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  500. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  501. mode = 1;
  502. break;
  503. default:
  504. mutex_unlock(&sm->clock_lock);
  505. return -1;
  506. }
  507. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  508. if (pll_reg)
  509. smc501_writel(pll_reg,
  510. sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  511. sm501_sync_regs(sm);
  512. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  513. gate, clock, mode);
  514. sm501_mdelay(sm, 16);
  515. mutex_unlock(&sm->clock_lock);
  516. sm501_dump_clk(sm);
  517. return sm501_freq;
  518. }
  519. EXPORT_SYMBOL_GPL(sm501_set_clock);
  520. /* sm501_find_clock
  521. *
  522. * finds the closest available frequency for a given clock
  523. */
  524. unsigned long sm501_find_clock(struct device *dev,
  525. int clksrc,
  526. unsigned long req_freq)
  527. {
  528. struct sm501_devdata *sm = dev_get_drvdata(dev);
  529. unsigned long sm501_freq; /* the frequency achieveable by the 501 */
  530. struct sm501_clock to;
  531. switch (clksrc) {
  532. case SM501_CLOCK_P2XCLK:
  533. if (sm->rev >= 0xC0) {
  534. /* SM502 -> use the programmable PLL */
  535. sm501_freq = (sm501_calc_pll(2 * req_freq,
  536. &to, 5) / 2);
  537. } else {
  538. sm501_freq = (sm501_select_clock(2 * req_freq,
  539. &to, 5) / 2);
  540. }
  541. break;
  542. case SM501_CLOCK_V2XCLK:
  543. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  544. break;
  545. case SM501_CLOCK_MCLK:
  546. case SM501_CLOCK_M1XCLK:
  547. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  548. break;
  549. default:
  550. sm501_freq = 0; /* error */
  551. }
  552. return sm501_freq;
  553. }
  554. EXPORT_SYMBOL_GPL(sm501_find_clock);
  555. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  556. {
  557. return container_of(pdev, struct sm501_device, pdev);
  558. }
  559. /* sm501_device_release
  560. *
  561. * A release function for the platform devices we create to allow us to
  562. * free any items we allocated
  563. */
  564. static void sm501_device_release(struct device *dev)
  565. {
  566. kfree(to_sm_device(to_platform_device(dev)));
  567. }
  568. /* sm501_create_subdev
  569. *
  570. * Create a skeleton platform device with resources for passing to a
  571. * sub-driver
  572. */
  573. static struct platform_device *
  574. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  575. unsigned int res_count, unsigned int platform_data_size)
  576. {
  577. struct sm501_device *smdev;
  578. smdev = kzalloc(sizeof(struct sm501_device) +
  579. (sizeof(struct resource) * res_count) +
  580. platform_data_size, GFP_KERNEL);
  581. if (!smdev)
  582. return NULL;
  583. smdev->pdev.dev.release = sm501_device_release;
  584. smdev->pdev.name = name;
  585. smdev->pdev.id = sm->pdev_id;
  586. smdev->pdev.dev.parent = sm->dev;
  587. smdev->pdev.dev.coherent_dma_mask = 0xffffffff;
  588. if (res_count) {
  589. smdev->pdev.resource = (struct resource *)(smdev+1);
  590. smdev->pdev.num_resources = res_count;
  591. }
  592. if (platform_data_size)
  593. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  594. return &smdev->pdev;
  595. }
  596. /* sm501_register_device
  597. *
  598. * Register a platform device created with sm501_create_subdev()
  599. */
  600. static int sm501_register_device(struct sm501_devdata *sm,
  601. struct platform_device *pdev)
  602. {
  603. struct sm501_device *smdev = to_sm_device(pdev);
  604. int ptr;
  605. int ret;
  606. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  607. printk(KERN_DEBUG "%s[%d] %pR\n",
  608. pdev->name, ptr, &pdev->resource[ptr]);
  609. }
  610. ret = platform_device_register(pdev);
  611. if (ret >= 0) {
  612. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  613. list_add_tail(&smdev->list, &sm->devices);
  614. } else
  615. dev_err(sm->dev, "error registering %s (%d)\n",
  616. pdev->name, ret);
  617. return ret;
  618. }
  619. /* sm501_create_subio
  620. *
  621. * Fill in an IO resource for a sub device
  622. */
  623. static void sm501_create_subio(struct sm501_devdata *sm,
  624. struct resource *res,
  625. resource_size_t offs,
  626. resource_size_t size)
  627. {
  628. res->flags = IORESOURCE_MEM;
  629. res->parent = sm->io_res;
  630. res->start = sm->io_res->start + offs;
  631. res->end = res->start + size - 1;
  632. }
  633. /* sm501_create_mem
  634. *
  635. * Fill in an MEM resource for a sub device
  636. */
  637. static void sm501_create_mem(struct sm501_devdata *sm,
  638. struct resource *res,
  639. resource_size_t *offs,
  640. resource_size_t size)
  641. {
  642. *offs -= size; /* adjust memory size */
  643. res->flags = IORESOURCE_MEM;
  644. res->parent = sm->mem_res;
  645. res->start = sm->mem_res->start + *offs;
  646. res->end = res->start + size - 1;
  647. }
  648. /* sm501_create_irq
  649. *
  650. * Fill in an IRQ resource for a sub device
  651. */
  652. static void sm501_create_irq(struct sm501_devdata *sm,
  653. struct resource *res)
  654. {
  655. res->flags = IORESOURCE_IRQ;
  656. res->parent = NULL;
  657. res->start = res->end = sm->irq;
  658. }
  659. static int sm501_register_usbhost(struct sm501_devdata *sm,
  660. resource_size_t *mem_avail)
  661. {
  662. struct platform_device *pdev;
  663. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  664. if (!pdev)
  665. return -ENOMEM;
  666. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  667. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  668. sm501_create_irq(sm, &pdev->resource[2]);
  669. return sm501_register_device(sm, pdev);
  670. }
  671. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  672. struct plat_serial8250_port *uart_data,
  673. unsigned int offset)
  674. {
  675. uart_data->membase = sm->regs + offset;
  676. uart_data->mapbase = sm->io_res->start + offset;
  677. uart_data->iotype = UPIO_MEM;
  678. uart_data->irq = sm->irq;
  679. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  680. uart_data->regshift = 2;
  681. uart_data->uartclk = (9600 * 16);
  682. }
  683. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  684. {
  685. struct platform_device *pdev;
  686. struct plat_serial8250_port *uart_data;
  687. pdev = sm501_create_subdev(sm, "serial8250", 0,
  688. sizeof(struct plat_serial8250_port) * 3);
  689. if (!pdev)
  690. return -ENOMEM;
  691. uart_data = dev_get_platdata(&pdev->dev);
  692. if (devices & SM501_USE_UART0) {
  693. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  694. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  695. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  696. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  697. }
  698. if (devices & SM501_USE_UART1) {
  699. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  700. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  701. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  702. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  703. }
  704. pdev->id = PLAT8250_DEV_SM501;
  705. return sm501_register_device(sm, pdev);
  706. }
  707. static int sm501_register_display(struct sm501_devdata *sm,
  708. resource_size_t *mem_avail)
  709. {
  710. struct platform_device *pdev;
  711. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  712. if (!pdev)
  713. return -ENOMEM;
  714. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  715. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  716. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  717. sm501_create_irq(sm, &pdev->resource[3]);
  718. return sm501_register_device(sm, pdev);
  719. }
  720. #ifdef CONFIG_MFD_SM501_GPIO
  721. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  722. {
  723. return container_of(gpio, struct sm501_devdata, gpio);
  724. }
  725. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  726. {
  727. struct sm501_gpio_chip *smgpio = gpiochip_get_data(chip);
  728. unsigned long result;
  729. result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  730. result >>= offset;
  731. return result & 1UL;
  732. }
  733. static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
  734. unsigned long bit)
  735. {
  736. unsigned long ctrl;
  737. /* check and modify if this pin is not set as gpio. */
  738. if (smc501_readl(smchip->control) & bit) {
  739. dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
  740. "changing mode of gpio, bit %08lx\n", bit);
  741. ctrl = smc501_readl(smchip->control);
  742. ctrl &= ~bit;
  743. smc501_writel(ctrl, smchip->control);
  744. sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
  745. }
  746. }
  747. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  748. {
  749. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  750. struct sm501_gpio *smgpio = smchip->ourgpio;
  751. unsigned long bit = 1 << offset;
  752. void __iomem *regs = smchip->regbase;
  753. unsigned long save;
  754. unsigned long val;
  755. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  756. __func__, chip, offset);
  757. spin_lock_irqsave(&smgpio->lock, save);
  758. val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  759. if (value)
  760. val |= bit;
  761. smc501_writel(val, regs);
  762. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  763. sm501_gpio_ensure_gpio(smchip, bit);
  764. spin_unlock_irqrestore(&smgpio->lock, save);
  765. }
  766. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  767. {
  768. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  769. struct sm501_gpio *smgpio = smchip->ourgpio;
  770. void __iomem *regs = smchip->regbase;
  771. unsigned long bit = 1 << offset;
  772. unsigned long save;
  773. unsigned long ddr;
  774. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  775. __func__, chip, offset);
  776. spin_lock_irqsave(&smgpio->lock, save);
  777. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  778. smc501_writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  779. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  780. sm501_gpio_ensure_gpio(smchip, bit);
  781. spin_unlock_irqrestore(&smgpio->lock, save);
  782. return 0;
  783. }
  784. static int sm501_gpio_output(struct gpio_chip *chip,
  785. unsigned offset, int value)
  786. {
  787. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  788. struct sm501_gpio *smgpio = smchip->ourgpio;
  789. unsigned long bit = 1 << offset;
  790. void __iomem *regs = smchip->regbase;
  791. unsigned long save;
  792. unsigned long val;
  793. unsigned long ddr;
  794. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  795. __func__, chip, offset, value);
  796. spin_lock_irqsave(&smgpio->lock, save);
  797. val = smc501_readl(regs + SM501_GPIO_DATA_LOW);
  798. if (value)
  799. val |= bit;
  800. else
  801. val &= ~bit;
  802. smc501_writel(val, regs);
  803. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  804. smc501_writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  805. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  806. smc501_writel(val, regs + SM501_GPIO_DATA_LOW);
  807. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  808. spin_unlock_irqrestore(&smgpio->lock, save);
  809. return 0;
  810. }
  811. static const struct gpio_chip gpio_chip_template = {
  812. .ngpio = 32,
  813. .direction_input = sm501_gpio_input,
  814. .direction_output = sm501_gpio_output,
  815. .set = sm501_gpio_set,
  816. .get = sm501_gpio_get,
  817. };
  818. static int sm501_gpio_register_chip(struct sm501_devdata *sm,
  819. struct sm501_gpio *gpio,
  820. struct sm501_gpio_chip *chip)
  821. {
  822. struct sm501_platdata *pdata = sm->platdata;
  823. struct gpio_chip *gchip = &chip->gpio;
  824. int base = pdata->gpio_base;
  825. chip->gpio = gpio_chip_template;
  826. if (chip == &gpio->high) {
  827. if (base > 0)
  828. base += 32;
  829. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  830. chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
  831. gchip->label = "SM501-HIGH";
  832. } else {
  833. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  834. chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
  835. gchip->label = "SM501-LOW";
  836. }
  837. gchip->base = base;
  838. chip->ourgpio = gpio;
  839. return gpiochip_add_data(gchip, chip);
  840. }
  841. static int sm501_register_gpio(struct sm501_devdata *sm)
  842. {
  843. struct sm501_gpio *gpio = &sm->gpio;
  844. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  845. int ret;
  846. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  847. (unsigned long long)iobase);
  848. spin_lock_init(&gpio->lock);
  849. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  850. if (!gpio->regs_res) {
  851. dev_err(sm->dev, "gpio: failed to request region\n");
  852. return -ENXIO;
  853. }
  854. gpio->regs = ioremap(iobase, 0x20);
  855. if (!gpio->regs) {
  856. dev_err(sm->dev, "gpio: failed to remap registers\n");
  857. ret = -ENXIO;
  858. goto err_claimed;
  859. }
  860. /* Register both our chips. */
  861. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  862. if (ret) {
  863. dev_err(sm->dev, "failed to add low chip\n");
  864. goto err_mapped;
  865. }
  866. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  867. if (ret) {
  868. dev_err(sm->dev, "failed to add high chip\n");
  869. goto err_low_chip;
  870. }
  871. gpio->registered = 1;
  872. return 0;
  873. err_low_chip:
  874. gpiochip_remove(&gpio->low.gpio);
  875. err_mapped:
  876. iounmap(gpio->regs);
  877. err_claimed:
  878. release_mem_region(iobase, 0x20);
  879. return ret;
  880. }
  881. static void sm501_gpio_remove(struct sm501_devdata *sm)
  882. {
  883. struct sm501_gpio *gpio = &sm->gpio;
  884. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  885. if (!sm->gpio.registered)
  886. return;
  887. gpiochip_remove(&gpio->low.gpio);
  888. gpiochip_remove(&gpio->high.gpio);
  889. iounmap(gpio->regs);
  890. release_mem_region(iobase, 0x20);
  891. }
  892. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  893. {
  894. return sm->gpio.registered;
  895. }
  896. #else
  897. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  898. {
  899. return 0;
  900. }
  901. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  902. {
  903. }
  904. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  905. {
  906. return 0;
  907. }
  908. #endif
  909. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  910. struct sm501_platdata_gpio_i2c *iic)
  911. {
  912. struct i2c_gpio_platform_data *icd;
  913. struct platform_device *pdev;
  914. struct gpiod_lookup_table *lookup;
  915. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  916. sizeof(struct i2c_gpio_platform_data));
  917. if (!pdev)
  918. return -ENOMEM;
  919. /* Create a gpiod lookup using gpiochip-local offsets */
  920. lookup = devm_kzalloc(&pdev->dev, struct_size(lookup, table, 3),
  921. GFP_KERNEL);
  922. if (!lookup)
  923. return -ENOMEM;
  924. lookup->dev_id = "i2c-gpio";
  925. lookup->table[0] = (struct gpiod_lookup)
  926. GPIO_LOOKUP_IDX(iic->pin_sda < 32 ? "SM501-LOW" : "SM501-HIGH",
  927. iic->pin_sda % 32, NULL, 0,
  928. GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN);
  929. lookup->table[1] = (struct gpiod_lookup)
  930. GPIO_LOOKUP_IDX(iic->pin_scl < 32 ? "SM501-LOW" : "SM501-HIGH",
  931. iic->pin_scl % 32, NULL, 1,
  932. GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN);
  933. gpiod_add_lookup_table(lookup);
  934. icd = dev_get_platdata(&pdev->dev);
  935. icd->timeout = iic->timeout;
  936. icd->udelay = iic->udelay;
  937. /* note, we can't use either of the pin numbers, as the i2c-gpio
  938. * driver uses the platform.id field to generate the bus number
  939. * to register with the i2c core; The i2c core doesn't have enough
  940. * entries to deal with anything we currently use.
  941. */
  942. pdev->id = iic->bus_num;
  943. dev_info(sm->dev, "registering i2c-%d: sda=%d, scl=%d\n",
  944. iic->bus_num,
  945. iic->pin_sda, iic->pin_scl);
  946. return sm501_register_device(sm, pdev);
  947. }
  948. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  949. struct sm501_platdata *pdata)
  950. {
  951. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  952. int index;
  953. int ret;
  954. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  955. ret = sm501_register_gpio_i2c_instance(sm, iic);
  956. if (ret < 0)
  957. return ret;
  958. }
  959. return 0;
  960. }
  961. /* dbg_regs_show
  962. *
  963. * Debug attribute to attach to parent device to show core registers
  964. */
  965. static ssize_t dbg_regs_show(struct device *dev,
  966. struct device_attribute *attr, char *buff)
  967. {
  968. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  969. unsigned int reg;
  970. char *ptr = buff;
  971. int ret;
  972. for (reg = 0x00; reg < 0x70; reg += 4) {
  973. ret = sprintf(ptr, "%08x = %08x\n",
  974. reg, smc501_readl(sm->regs + reg));
  975. ptr += ret;
  976. }
  977. return ptr - buff;
  978. }
  979. static DEVICE_ATTR_RO(dbg_regs);
  980. /* sm501_init_reg
  981. *
  982. * Helper function for the init code to setup a register
  983. *
  984. * clear the bits which are set in r->mask, and then set
  985. * the bits set in r->set.
  986. */
  987. static inline void sm501_init_reg(struct sm501_devdata *sm,
  988. unsigned long reg,
  989. struct sm501_reg_init *r)
  990. {
  991. unsigned long tmp;
  992. tmp = smc501_readl(sm->regs + reg);
  993. tmp &= ~r->mask;
  994. tmp |= r->set;
  995. smc501_writel(tmp, sm->regs + reg);
  996. }
  997. /* sm501_init_regs
  998. *
  999. * Setup core register values
  1000. */
  1001. static void sm501_init_regs(struct sm501_devdata *sm,
  1002. struct sm501_initdata *init)
  1003. {
  1004. sm501_misc_control(sm->dev,
  1005. init->misc_control.set,
  1006. init->misc_control.mask);
  1007. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1008. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1009. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1010. if (init->m1xclk) {
  1011. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1012. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1013. }
  1014. if (init->mclk) {
  1015. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1016. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1017. }
  1018. }
  1019. /* Check the PLL sources for the M1CLK and M1XCLK
  1020. *
  1021. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1022. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1023. * function. If this happens, then it is likely the SM501 will
  1024. * hang the system.
  1025. */
  1026. static int sm501_check_clocks(struct sm501_devdata *sm)
  1027. {
  1028. unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  1029. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1030. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1031. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1032. }
  1033. static unsigned int sm501_mem_local[] = {
  1034. [0] = 4*1024*1024,
  1035. [1] = 8*1024*1024,
  1036. [2] = 16*1024*1024,
  1037. [3] = 32*1024*1024,
  1038. [4] = 64*1024*1024,
  1039. [5] = 2*1024*1024,
  1040. };
  1041. /* sm501_init_dev
  1042. *
  1043. * Common init code for an SM501
  1044. */
  1045. static int sm501_init_dev(struct sm501_devdata *sm)
  1046. {
  1047. struct sm501_initdata *idata;
  1048. struct sm501_platdata *pdata;
  1049. resource_size_t mem_avail;
  1050. unsigned long dramctrl;
  1051. unsigned long devid;
  1052. int ret;
  1053. mutex_init(&sm->clock_lock);
  1054. spin_lock_init(&sm->reg_lock);
  1055. INIT_LIST_HEAD(&sm->devices);
  1056. devid = smc501_readl(sm->regs + SM501_DEVICEID);
  1057. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1058. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1059. return -EINVAL;
  1060. }
  1061. /* disable irqs */
  1062. smc501_writel(0, sm->regs + SM501_IRQ_MASK);
  1063. dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL);
  1064. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1065. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1066. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1067. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1068. sm501_dump_gate(sm);
  1069. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1070. if (ret)
  1071. dev_err(sm->dev, "failed to create debug regs file\n");
  1072. sm501_dump_clk(sm);
  1073. /* check to see if we have some device initialisation */
  1074. pdata = sm->platdata;
  1075. idata = pdata ? pdata->init : NULL;
  1076. if (idata) {
  1077. sm501_init_regs(sm, idata);
  1078. if (idata->devices & SM501_USE_USB_HOST)
  1079. sm501_register_usbhost(sm, &mem_avail);
  1080. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1081. sm501_register_uart(sm, idata->devices);
  1082. if (idata->devices & SM501_USE_GPIO)
  1083. sm501_register_gpio(sm);
  1084. }
  1085. if (pdata && pdata->gpio_i2c && pdata->gpio_i2c_nr > 0) {
  1086. if (!sm501_gpio_isregistered(sm))
  1087. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1088. else
  1089. sm501_register_gpio_i2c(sm, pdata);
  1090. }
  1091. ret = sm501_check_clocks(sm);
  1092. if (ret) {
  1093. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1094. "PLLs\n");
  1095. return -EINVAL;
  1096. }
  1097. /* always create a framebuffer */
  1098. sm501_register_display(sm, &mem_avail);
  1099. return 0;
  1100. }
  1101. static int sm501_plat_probe(struct platform_device *dev)
  1102. {
  1103. struct sm501_devdata *sm;
  1104. int ret;
  1105. sm = kzalloc(sizeof(*sm), GFP_KERNEL);
  1106. if (!sm) {
  1107. ret = -ENOMEM;
  1108. goto err1;
  1109. }
  1110. sm->dev = &dev->dev;
  1111. sm->pdev_id = dev->id;
  1112. sm->platdata = dev_get_platdata(&dev->dev);
  1113. ret = platform_get_irq(dev, 0);
  1114. if (ret < 0)
  1115. goto err_res;
  1116. sm->irq = ret;
  1117. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1118. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1119. if (!sm->io_res || !sm->mem_res) {
  1120. dev_err(&dev->dev, "failed to get IO resource\n");
  1121. ret = -ENOENT;
  1122. goto err_res;
  1123. }
  1124. sm->regs_claim = request_mem_region(sm->io_res->start,
  1125. 0x100, "sm501");
  1126. if (!sm->regs_claim) {
  1127. dev_err(&dev->dev, "cannot claim registers\n");
  1128. ret = -EBUSY;
  1129. goto err_res;
  1130. }
  1131. platform_set_drvdata(dev, sm);
  1132. sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
  1133. if (!sm->regs) {
  1134. dev_err(&dev->dev, "cannot remap registers\n");
  1135. ret = -EIO;
  1136. goto err_claim;
  1137. }
  1138. ret = sm501_init_dev(sm);
  1139. if (ret)
  1140. goto err_unmap;
  1141. return 0;
  1142. err_unmap:
  1143. iounmap(sm->regs);
  1144. err_claim:
  1145. release_mem_region(sm->io_res->start, 0x100);
  1146. err_res:
  1147. kfree(sm);
  1148. err1:
  1149. return ret;
  1150. }
  1151. #ifdef CONFIG_PM
  1152. /* power management support */
  1153. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1154. {
  1155. struct sm501_platdata *pd = sm->platdata;
  1156. if (!pd)
  1157. return;
  1158. if (pd->get_power) {
  1159. if (pd->get_power(sm->dev) == on) {
  1160. dev_dbg(sm->dev, "is already %d\n", on);
  1161. return;
  1162. }
  1163. }
  1164. if (pd->set_power) {
  1165. dev_dbg(sm->dev, "setting power to %d\n", on);
  1166. pd->set_power(sm->dev, on);
  1167. sm501_mdelay(sm, 10);
  1168. }
  1169. }
  1170. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1171. {
  1172. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1173. sm->in_suspend = 1;
  1174. sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  1175. sm501_dump_regs(sm);
  1176. if (sm->platdata) {
  1177. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1178. sm501_set_power(sm, 0);
  1179. }
  1180. return 0;
  1181. }
  1182. static int sm501_plat_resume(struct platform_device *pdev)
  1183. {
  1184. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1185. sm501_set_power(sm, 1);
  1186. sm501_dump_regs(sm);
  1187. sm501_dump_gate(sm);
  1188. sm501_dump_clk(sm);
  1189. /* check to see if we are in the same state as when suspended */
  1190. if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1191. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1192. smc501_writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1193. /* our suspend causes the controller state to change,
  1194. * either by something attempting setup, power loss,
  1195. * or an external reset event on power change */
  1196. if (sm->platdata && sm->platdata->init) {
  1197. sm501_init_regs(sm, sm->platdata->init);
  1198. }
  1199. }
  1200. /* dump our state from resume */
  1201. sm501_dump_regs(sm);
  1202. sm501_dump_clk(sm);
  1203. sm->in_suspend = 0;
  1204. return 0;
  1205. }
  1206. #else
  1207. #define sm501_plat_suspend NULL
  1208. #define sm501_plat_resume NULL
  1209. #endif
  1210. /* Initialisation data for PCI devices */
  1211. static struct sm501_initdata sm501_pci_initdata = {
  1212. .gpio_high = {
  1213. .set = 0x3F000000, /* 24bit panel */
  1214. .mask = 0x0,
  1215. },
  1216. .misc_timing = {
  1217. .set = 0x010100, /* SDRAM timing */
  1218. .mask = 0x1F1F00,
  1219. },
  1220. .misc_control = {
  1221. .set = SM501_MISC_PNL_24BIT,
  1222. .mask = 0,
  1223. },
  1224. .devices = SM501_USE_ALL,
  1225. /* Errata AB-3 says that 72MHz is the fastest available
  1226. * for 33MHZ PCI with proper bus-mastering operation */
  1227. .mclk = 72 * MHZ,
  1228. .m1xclk = 144 * MHZ,
  1229. };
  1230. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1231. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1232. SM501FB_FLAG_USE_HWCURSOR |
  1233. SM501FB_FLAG_USE_HWACCEL |
  1234. SM501FB_FLAG_DISABLE_AT_EXIT),
  1235. };
  1236. static struct sm501_platdata_fb sm501_fb_pdata = {
  1237. .fb_route = SM501_FB_OWN,
  1238. .fb_crt = &sm501_pdata_fbsub,
  1239. .fb_pnl = &sm501_pdata_fbsub,
  1240. };
  1241. static struct sm501_platdata sm501_pci_platdata = {
  1242. .init = &sm501_pci_initdata,
  1243. .fb = &sm501_fb_pdata,
  1244. .gpio_base = -1,
  1245. };
  1246. static int sm501_pci_probe(struct pci_dev *dev,
  1247. const struct pci_device_id *id)
  1248. {
  1249. struct sm501_devdata *sm;
  1250. int err;
  1251. sm = kzalloc(sizeof(*sm), GFP_KERNEL);
  1252. if (!sm) {
  1253. err = -ENOMEM;
  1254. goto err1;
  1255. }
  1256. /* set a default set of platform data */
  1257. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1258. /* set a hopefully unique id for our child platform devices */
  1259. sm->pdev_id = 32 + dev->devfn;
  1260. pci_set_drvdata(dev, sm);
  1261. err = pci_enable_device(dev);
  1262. if (err) {
  1263. dev_err(&dev->dev, "cannot enable device\n");
  1264. goto err2;
  1265. }
  1266. sm->dev = &dev->dev;
  1267. sm->irq = dev->irq;
  1268. #ifdef __BIG_ENDIAN
  1269. /* if the system is big-endian, we most probably have a
  1270. * translation in the IO layer making the PCI bus little endian
  1271. * so make the framebuffer swapped pixels */
  1272. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1273. #endif
  1274. /* check our resources */
  1275. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1276. dev_err(&dev->dev, "region #0 is not memory?\n");
  1277. err = -EINVAL;
  1278. goto err3;
  1279. }
  1280. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1281. dev_err(&dev->dev, "region #1 is not memory?\n");
  1282. err = -EINVAL;
  1283. goto err3;
  1284. }
  1285. /* make our resources ready for sharing */
  1286. sm->io_res = &dev->resource[1];
  1287. sm->mem_res = &dev->resource[0];
  1288. sm->regs_claim = request_mem_region(sm->io_res->start,
  1289. 0x100, "sm501");
  1290. if (!sm->regs_claim) {
  1291. dev_err(&dev->dev, "cannot claim registers\n");
  1292. err= -EBUSY;
  1293. goto err3;
  1294. }
  1295. sm->regs = pci_ioremap_bar(dev, 1);
  1296. if (!sm->regs) {
  1297. dev_err(&dev->dev, "cannot remap registers\n");
  1298. err = -EIO;
  1299. goto err4;
  1300. }
  1301. sm501_init_dev(sm);
  1302. return 0;
  1303. err4:
  1304. release_mem_region(sm->io_res->start, 0x100);
  1305. err3:
  1306. pci_disable_device(dev);
  1307. err2:
  1308. kfree(sm);
  1309. err1:
  1310. return err;
  1311. }
  1312. static void sm501_remove_sub(struct sm501_devdata *sm,
  1313. struct sm501_device *smdev)
  1314. {
  1315. list_del(&smdev->list);
  1316. platform_device_unregister(&smdev->pdev);
  1317. }
  1318. static void sm501_dev_remove(struct sm501_devdata *sm)
  1319. {
  1320. struct sm501_device *smdev, *tmp;
  1321. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1322. sm501_remove_sub(sm, smdev);
  1323. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1324. sm501_gpio_remove(sm);
  1325. }
  1326. static void sm501_pci_remove(struct pci_dev *dev)
  1327. {
  1328. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1329. sm501_dev_remove(sm);
  1330. iounmap(sm->regs);
  1331. release_mem_region(sm->io_res->start, 0x100);
  1332. pci_disable_device(dev);
  1333. }
  1334. static int sm501_plat_remove(struct platform_device *dev)
  1335. {
  1336. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1337. sm501_dev_remove(sm);
  1338. iounmap(sm->regs);
  1339. release_mem_region(sm->io_res->start, 0x100);
  1340. return 0;
  1341. }
  1342. static const struct pci_device_id sm501_pci_tbl[] = {
  1343. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1344. { 0, },
  1345. };
  1346. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1347. static struct pci_driver sm501_pci_driver = {
  1348. .name = "sm501",
  1349. .id_table = sm501_pci_tbl,
  1350. .probe = sm501_pci_probe,
  1351. .remove = sm501_pci_remove,
  1352. };
  1353. MODULE_ALIAS("platform:sm501");
  1354. static const struct of_device_id of_sm501_match_tbl[] = {
  1355. { .compatible = "smi,sm501", },
  1356. { /* end */ }
  1357. };
  1358. MODULE_DEVICE_TABLE(of, of_sm501_match_tbl);
  1359. static struct platform_driver sm501_plat_driver = {
  1360. .driver = {
  1361. .name = "sm501",
  1362. .of_match_table = of_sm501_match_tbl,
  1363. },
  1364. .probe = sm501_plat_probe,
  1365. .remove = sm501_plat_remove,
  1366. .suspend = sm501_plat_suspend,
  1367. .resume = sm501_plat_resume,
  1368. };
  1369. static int __init sm501_base_init(void)
  1370. {
  1371. int ret;
  1372. ret = platform_driver_register(&sm501_plat_driver);
  1373. if (ret < 0)
  1374. return ret;
  1375. return pci_register_driver(&sm501_pci_driver);
  1376. }
  1377. static void __exit sm501_base_exit(void)
  1378. {
  1379. platform_driver_unregister(&sm501_plat_driver);
  1380. pci_unregister_driver(&sm501_pci_driver);
  1381. }
  1382. module_init(sm501_base_init);
  1383. module_exit(sm501_base_exit);
  1384. MODULE_DESCRIPTION("SM501 Core Driver");
  1385. MODULE_AUTHOR("Ben Dooks <[email protected]>, Vincent Sanders");
  1386. MODULE_LICENSE("GPL v2");