palmas.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * TI Palmas MFD Driver
  4. *
  5. * Copyright 2011-2012 Texas Instruments Inc.
  6. *
  7. * Author: Graeme Gregory <gg@slimlogic.co.uk>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/slab.h>
  13. #include <linux/i2c.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/regmap.h>
  17. #include <linux/err.h>
  18. #include <linux/mfd/core.h>
  19. #include <linux/mfd/palmas.h>
  20. #include <linux/of_device.h>
  21. static const struct regmap_config palmas_regmap_config[PALMAS_NUM_CLIENTS] = {
  22. {
  23. .reg_bits = 8,
  24. .val_bits = 8,
  25. .max_register = PALMAS_BASE_TO_REG(PALMAS_PU_PD_OD_BASE,
  26. PALMAS_PRIMARY_SECONDARY_PAD3),
  27. },
  28. {
  29. .reg_bits = 8,
  30. .val_bits = 8,
  31. .max_register = PALMAS_BASE_TO_REG(PALMAS_GPADC_BASE,
  32. PALMAS_GPADC_SMPS_VSEL_MONITORING),
  33. },
  34. {
  35. .reg_bits = 8,
  36. .val_bits = 8,
  37. .max_register = PALMAS_BASE_TO_REG(PALMAS_TRIM_GPADC_BASE,
  38. PALMAS_GPADC_TRIM16),
  39. },
  40. };
  41. static const struct regmap_irq tps65917_irqs[] = {
  42. /* INT1 IRQs */
  43. [TPS65917_RESERVED1] = {
  44. .mask = TPS65917_RESERVED,
  45. },
  46. [TPS65917_PWRON_IRQ] = {
  47. .mask = TPS65917_INT1_STATUS_PWRON,
  48. },
  49. [TPS65917_LONG_PRESS_KEY_IRQ] = {
  50. .mask = TPS65917_INT1_STATUS_LONG_PRESS_KEY,
  51. },
  52. [TPS65917_RESERVED2] = {
  53. .mask = TPS65917_RESERVED,
  54. },
  55. [TPS65917_PWRDOWN_IRQ] = {
  56. .mask = TPS65917_INT1_STATUS_PWRDOWN,
  57. },
  58. [TPS65917_HOTDIE_IRQ] = {
  59. .mask = TPS65917_INT1_STATUS_HOTDIE,
  60. },
  61. [TPS65917_VSYS_MON_IRQ] = {
  62. .mask = TPS65917_INT1_STATUS_VSYS_MON,
  63. },
  64. [TPS65917_RESERVED3] = {
  65. .mask = TPS65917_RESERVED,
  66. },
  67. /* INT2 IRQs*/
  68. [TPS65917_RESERVED4] = {
  69. .mask = TPS65917_RESERVED,
  70. .reg_offset = 1,
  71. },
  72. [TPS65917_OTP_ERROR_IRQ] = {
  73. .mask = TPS65917_INT2_STATUS_OTP_ERROR,
  74. .reg_offset = 1,
  75. },
  76. [TPS65917_WDT_IRQ] = {
  77. .mask = TPS65917_INT2_STATUS_WDT,
  78. .reg_offset = 1,
  79. },
  80. [TPS65917_RESERVED5] = {
  81. .mask = TPS65917_RESERVED,
  82. .reg_offset = 1,
  83. },
  84. [TPS65917_RESET_IN_IRQ] = {
  85. .mask = TPS65917_INT2_STATUS_RESET_IN,
  86. .reg_offset = 1,
  87. },
  88. [TPS65917_FSD_IRQ] = {
  89. .mask = TPS65917_INT2_STATUS_FSD,
  90. .reg_offset = 1,
  91. },
  92. [TPS65917_SHORT_IRQ] = {
  93. .mask = TPS65917_INT2_STATUS_SHORT,
  94. .reg_offset = 1,
  95. },
  96. [TPS65917_RESERVED6] = {
  97. .mask = TPS65917_RESERVED,
  98. .reg_offset = 1,
  99. },
  100. /* INT3 IRQs */
  101. [TPS65917_GPADC_AUTO_0_IRQ] = {
  102. .mask = TPS65917_INT3_STATUS_GPADC_AUTO_0,
  103. .reg_offset = 2,
  104. },
  105. [TPS65917_GPADC_AUTO_1_IRQ] = {
  106. .mask = TPS65917_INT3_STATUS_GPADC_AUTO_1,
  107. .reg_offset = 2,
  108. },
  109. [TPS65917_GPADC_EOC_SW_IRQ] = {
  110. .mask = TPS65917_INT3_STATUS_GPADC_EOC_SW,
  111. .reg_offset = 2,
  112. },
  113. [TPS65917_RESREVED6] = {
  114. .mask = TPS65917_RESERVED6,
  115. .reg_offset = 2,
  116. },
  117. [TPS65917_RESERVED7] = {
  118. .mask = TPS65917_RESERVED,
  119. .reg_offset = 2,
  120. },
  121. [TPS65917_RESERVED8] = {
  122. .mask = TPS65917_RESERVED,
  123. .reg_offset = 2,
  124. },
  125. [TPS65917_RESERVED9] = {
  126. .mask = TPS65917_RESERVED,
  127. .reg_offset = 2,
  128. },
  129. [TPS65917_VBUS_IRQ] = {
  130. .mask = TPS65917_INT3_STATUS_VBUS,
  131. .reg_offset = 2,
  132. },
  133. /* INT4 IRQs */
  134. [TPS65917_GPIO_0_IRQ] = {
  135. .mask = TPS65917_INT4_STATUS_GPIO_0,
  136. .reg_offset = 3,
  137. },
  138. [TPS65917_GPIO_1_IRQ] = {
  139. .mask = TPS65917_INT4_STATUS_GPIO_1,
  140. .reg_offset = 3,
  141. },
  142. [TPS65917_GPIO_2_IRQ] = {
  143. .mask = TPS65917_INT4_STATUS_GPIO_2,
  144. .reg_offset = 3,
  145. },
  146. [TPS65917_GPIO_3_IRQ] = {
  147. .mask = TPS65917_INT4_STATUS_GPIO_3,
  148. .reg_offset = 3,
  149. },
  150. [TPS65917_GPIO_4_IRQ] = {
  151. .mask = TPS65917_INT4_STATUS_GPIO_4,
  152. .reg_offset = 3,
  153. },
  154. [TPS65917_GPIO_5_IRQ] = {
  155. .mask = TPS65917_INT4_STATUS_GPIO_5,
  156. .reg_offset = 3,
  157. },
  158. [TPS65917_GPIO_6_IRQ] = {
  159. .mask = TPS65917_INT4_STATUS_GPIO_6,
  160. .reg_offset = 3,
  161. },
  162. [TPS65917_RESERVED10] = {
  163. .mask = TPS65917_RESERVED10,
  164. .reg_offset = 3,
  165. },
  166. };
  167. static const struct regmap_irq palmas_irqs[] = {
  168. /* INT1 IRQs */
  169. [PALMAS_CHARG_DET_N_VBUS_OVV_IRQ] = {
  170. .mask = PALMAS_INT1_STATUS_CHARG_DET_N_VBUS_OVV,
  171. },
  172. [PALMAS_PWRON_IRQ] = {
  173. .mask = PALMAS_INT1_STATUS_PWRON,
  174. },
  175. [PALMAS_LONG_PRESS_KEY_IRQ] = {
  176. .mask = PALMAS_INT1_STATUS_LONG_PRESS_KEY,
  177. },
  178. [PALMAS_RPWRON_IRQ] = {
  179. .mask = PALMAS_INT1_STATUS_RPWRON,
  180. },
  181. [PALMAS_PWRDOWN_IRQ] = {
  182. .mask = PALMAS_INT1_STATUS_PWRDOWN,
  183. },
  184. [PALMAS_HOTDIE_IRQ] = {
  185. .mask = PALMAS_INT1_STATUS_HOTDIE,
  186. },
  187. [PALMAS_VSYS_MON_IRQ] = {
  188. .mask = PALMAS_INT1_STATUS_VSYS_MON,
  189. },
  190. [PALMAS_VBAT_MON_IRQ] = {
  191. .mask = PALMAS_INT1_STATUS_VBAT_MON,
  192. },
  193. /* INT2 IRQs*/
  194. [PALMAS_RTC_ALARM_IRQ] = {
  195. .mask = PALMAS_INT2_STATUS_RTC_ALARM,
  196. .reg_offset = 1,
  197. },
  198. [PALMAS_RTC_TIMER_IRQ] = {
  199. .mask = PALMAS_INT2_STATUS_RTC_TIMER,
  200. .reg_offset = 1,
  201. },
  202. [PALMAS_WDT_IRQ] = {
  203. .mask = PALMAS_INT2_STATUS_WDT,
  204. .reg_offset = 1,
  205. },
  206. [PALMAS_BATREMOVAL_IRQ] = {
  207. .mask = PALMAS_INT2_STATUS_BATREMOVAL,
  208. .reg_offset = 1,
  209. },
  210. [PALMAS_RESET_IN_IRQ] = {
  211. .mask = PALMAS_INT2_STATUS_RESET_IN,
  212. .reg_offset = 1,
  213. },
  214. [PALMAS_FBI_BB_IRQ] = {
  215. .mask = PALMAS_INT2_STATUS_FBI_BB,
  216. .reg_offset = 1,
  217. },
  218. [PALMAS_SHORT_IRQ] = {
  219. .mask = PALMAS_INT2_STATUS_SHORT,
  220. .reg_offset = 1,
  221. },
  222. [PALMAS_VAC_ACOK_IRQ] = {
  223. .mask = PALMAS_INT2_STATUS_VAC_ACOK,
  224. .reg_offset = 1,
  225. },
  226. /* INT3 IRQs */
  227. [PALMAS_GPADC_AUTO_0_IRQ] = {
  228. .mask = PALMAS_INT3_STATUS_GPADC_AUTO_0,
  229. .reg_offset = 2,
  230. },
  231. [PALMAS_GPADC_AUTO_1_IRQ] = {
  232. .mask = PALMAS_INT3_STATUS_GPADC_AUTO_1,
  233. .reg_offset = 2,
  234. },
  235. [PALMAS_GPADC_EOC_SW_IRQ] = {
  236. .mask = PALMAS_INT3_STATUS_GPADC_EOC_SW,
  237. .reg_offset = 2,
  238. },
  239. [PALMAS_GPADC_EOC_RT_IRQ] = {
  240. .mask = PALMAS_INT3_STATUS_GPADC_EOC_RT,
  241. .reg_offset = 2,
  242. },
  243. [PALMAS_ID_OTG_IRQ] = {
  244. .mask = PALMAS_INT3_STATUS_ID_OTG,
  245. .reg_offset = 2,
  246. },
  247. [PALMAS_ID_IRQ] = {
  248. .mask = PALMAS_INT3_STATUS_ID,
  249. .reg_offset = 2,
  250. },
  251. [PALMAS_VBUS_OTG_IRQ] = {
  252. .mask = PALMAS_INT3_STATUS_VBUS_OTG,
  253. .reg_offset = 2,
  254. },
  255. [PALMAS_VBUS_IRQ] = {
  256. .mask = PALMAS_INT3_STATUS_VBUS,
  257. .reg_offset = 2,
  258. },
  259. /* INT4 IRQs */
  260. [PALMAS_GPIO_0_IRQ] = {
  261. .mask = PALMAS_INT4_STATUS_GPIO_0,
  262. .reg_offset = 3,
  263. },
  264. [PALMAS_GPIO_1_IRQ] = {
  265. .mask = PALMAS_INT4_STATUS_GPIO_1,
  266. .reg_offset = 3,
  267. },
  268. [PALMAS_GPIO_2_IRQ] = {
  269. .mask = PALMAS_INT4_STATUS_GPIO_2,
  270. .reg_offset = 3,
  271. },
  272. [PALMAS_GPIO_3_IRQ] = {
  273. .mask = PALMAS_INT4_STATUS_GPIO_3,
  274. .reg_offset = 3,
  275. },
  276. [PALMAS_GPIO_4_IRQ] = {
  277. .mask = PALMAS_INT4_STATUS_GPIO_4,
  278. .reg_offset = 3,
  279. },
  280. [PALMAS_GPIO_5_IRQ] = {
  281. .mask = PALMAS_INT4_STATUS_GPIO_5,
  282. .reg_offset = 3,
  283. },
  284. [PALMAS_GPIO_6_IRQ] = {
  285. .mask = PALMAS_INT4_STATUS_GPIO_6,
  286. .reg_offset = 3,
  287. },
  288. [PALMAS_GPIO_7_IRQ] = {
  289. .mask = PALMAS_INT4_STATUS_GPIO_7,
  290. .reg_offset = 3,
  291. },
  292. };
  293. static struct regmap_irq_chip palmas_irq_chip = {
  294. .name = "palmas",
  295. .irqs = palmas_irqs,
  296. .num_irqs = ARRAY_SIZE(palmas_irqs),
  297. .num_regs = 4,
  298. .irq_reg_stride = 5,
  299. .status_base = PALMAS_BASE_TO_REG(PALMAS_INTERRUPT_BASE,
  300. PALMAS_INT1_STATUS),
  301. .mask_base = PALMAS_BASE_TO_REG(PALMAS_INTERRUPT_BASE,
  302. PALMAS_INT1_MASK),
  303. };
  304. static struct regmap_irq_chip tps65917_irq_chip = {
  305. .name = "tps65917",
  306. .irqs = tps65917_irqs,
  307. .num_irqs = ARRAY_SIZE(tps65917_irqs),
  308. .num_regs = 4,
  309. .irq_reg_stride = 5,
  310. .status_base = PALMAS_BASE_TO_REG(PALMAS_INTERRUPT_BASE,
  311. PALMAS_INT1_STATUS),
  312. .mask_base = PALMAS_BASE_TO_REG(PALMAS_INTERRUPT_BASE,
  313. PALMAS_INT1_MASK),
  314. };
  315. int palmas_ext_control_req_config(struct palmas *palmas,
  316. enum palmas_external_requestor_id id, int ext_ctrl, bool enable)
  317. {
  318. struct palmas_pmic_driver_data *pmic_ddata = palmas->pmic_ddata;
  319. int preq_mask_bit = 0;
  320. int reg_add = 0;
  321. int bit_pos, ret;
  322. if (!(ext_ctrl & PALMAS_EXT_REQ))
  323. return 0;
  324. if (id >= PALMAS_EXTERNAL_REQSTR_ID_MAX)
  325. return 0;
  326. if (ext_ctrl & PALMAS_EXT_CONTROL_NSLEEP) {
  327. reg_add = PALMAS_NSLEEP_RES_ASSIGN;
  328. preq_mask_bit = 0;
  329. } else if (ext_ctrl & PALMAS_EXT_CONTROL_ENABLE1) {
  330. reg_add = PALMAS_ENABLE1_RES_ASSIGN;
  331. preq_mask_bit = 1;
  332. } else if (ext_ctrl & PALMAS_EXT_CONTROL_ENABLE2) {
  333. reg_add = PALMAS_ENABLE2_RES_ASSIGN;
  334. preq_mask_bit = 2;
  335. }
  336. bit_pos = pmic_ddata->sleep_req_info[id].bit_pos;
  337. reg_add += pmic_ddata->sleep_req_info[id].reg_offset;
  338. if (enable)
  339. ret = palmas_update_bits(palmas, PALMAS_RESOURCE_BASE,
  340. reg_add, BIT(bit_pos), BIT(bit_pos));
  341. else
  342. ret = palmas_update_bits(palmas, PALMAS_RESOURCE_BASE,
  343. reg_add, BIT(bit_pos), 0);
  344. if (ret < 0) {
  345. dev_err(palmas->dev, "Resource reg 0x%02x update failed %d\n",
  346. reg_add, ret);
  347. return ret;
  348. }
  349. /* Unmask the PREQ */
  350. ret = palmas_update_bits(palmas, PALMAS_PMU_CONTROL_BASE,
  351. PALMAS_POWER_CTRL, BIT(preq_mask_bit), 0);
  352. if (ret < 0) {
  353. dev_err(palmas->dev, "POWER_CTRL register update failed %d\n",
  354. ret);
  355. return ret;
  356. }
  357. return ret;
  358. }
  359. EXPORT_SYMBOL_GPL(palmas_ext_control_req_config);
  360. static int palmas_set_pdata_irq_flag(struct i2c_client *i2c,
  361. struct palmas_platform_data *pdata)
  362. {
  363. struct irq_data *irq_data = irq_get_irq_data(i2c->irq);
  364. if (!irq_data) {
  365. dev_err(&i2c->dev, "Invalid IRQ: %d\n", i2c->irq);
  366. return -EINVAL;
  367. }
  368. pdata->irq_flags = irqd_get_trigger_type(irq_data);
  369. dev_info(&i2c->dev, "Irq flag is 0x%08x\n", pdata->irq_flags);
  370. return 0;
  371. }
  372. static void palmas_dt_to_pdata(struct i2c_client *i2c,
  373. struct palmas_platform_data *pdata)
  374. {
  375. struct device_node *node = i2c->dev.of_node;
  376. int ret;
  377. u32 prop;
  378. ret = of_property_read_u32(node, "ti,mux-pad1", &prop);
  379. if (!ret) {
  380. pdata->mux_from_pdata = 1;
  381. pdata->pad1 = prop;
  382. }
  383. ret = of_property_read_u32(node, "ti,mux-pad2", &prop);
  384. if (!ret) {
  385. pdata->mux_from_pdata = 1;
  386. pdata->pad2 = prop;
  387. }
  388. /* The default for this register is all masked */
  389. ret = of_property_read_u32(node, "ti,power-ctrl", &prop);
  390. if (!ret)
  391. pdata->power_ctrl = prop;
  392. else
  393. pdata->power_ctrl = PALMAS_POWER_CTRL_NSLEEP_MASK |
  394. PALMAS_POWER_CTRL_ENABLE1_MASK |
  395. PALMAS_POWER_CTRL_ENABLE2_MASK;
  396. if (i2c->irq)
  397. palmas_set_pdata_irq_flag(i2c, pdata);
  398. pdata->pm_off = of_property_read_bool(node,
  399. "ti,system-power-controller");
  400. }
  401. static struct palmas *palmas_dev;
  402. static void palmas_power_off(void)
  403. {
  404. unsigned int addr;
  405. int ret, slave;
  406. u8 powerhold_mask;
  407. struct device_node *np = palmas_dev->dev->of_node;
  408. if (of_property_read_bool(np, "ti,palmas-override-powerhold")) {
  409. addr = PALMAS_BASE_TO_REG(PALMAS_PU_PD_OD_BASE,
  410. PALMAS_PRIMARY_SECONDARY_PAD2);
  411. slave = PALMAS_BASE_TO_SLAVE(PALMAS_PU_PD_OD_BASE);
  412. if (of_device_is_compatible(np, "ti,tps65917"))
  413. powerhold_mask =
  414. TPS65917_PRIMARY_SECONDARY_PAD2_GPIO_5_MASK;
  415. else
  416. powerhold_mask =
  417. PALMAS_PRIMARY_SECONDARY_PAD2_GPIO_7_MASK;
  418. ret = regmap_update_bits(palmas_dev->regmap[slave], addr,
  419. powerhold_mask, 0);
  420. if (ret)
  421. dev_err(palmas_dev->dev,
  422. "Unable to write PRIMARY_SECONDARY_PAD2 %d\n",
  423. ret);
  424. }
  425. slave = PALMAS_BASE_TO_SLAVE(PALMAS_PMU_CONTROL_BASE);
  426. addr = PALMAS_BASE_TO_REG(PALMAS_PMU_CONTROL_BASE, PALMAS_DEV_CTRL);
  427. ret = regmap_update_bits(
  428. palmas_dev->regmap[slave],
  429. addr,
  430. PALMAS_DEV_CTRL_DEV_ON,
  431. 0);
  432. if (ret)
  433. pr_err("%s: Unable to write to DEV_CTRL_DEV_ON: %d\n",
  434. __func__, ret);
  435. }
  436. static unsigned int palmas_features = PALMAS_PMIC_FEATURE_SMPS10_BOOST;
  437. static unsigned int tps659038_features;
  438. struct palmas_driver_data {
  439. unsigned int *features;
  440. struct regmap_irq_chip *irq_chip;
  441. };
  442. static struct palmas_driver_data palmas_data = {
  443. .features = &palmas_features,
  444. .irq_chip = &palmas_irq_chip,
  445. };
  446. static struct palmas_driver_data tps659038_data = {
  447. .features = &tps659038_features,
  448. .irq_chip = &palmas_irq_chip,
  449. };
  450. static struct palmas_driver_data tps65917_data = {
  451. .features = &tps659038_features,
  452. .irq_chip = &tps65917_irq_chip,
  453. };
  454. static const struct of_device_id of_palmas_match_tbl[] = {
  455. {
  456. .compatible = "ti,palmas",
  457. .data = &palmas_data,
  458. },
  459. {
  460. .compatible = "ti,tps659038",
  461. .data = &tps659038_data,
  462. },
  463. {
  464. .compatible = "ti,tps65917",
  465. .data = &tps65917_data,
  466. },
  467. { },
  468. };
  469. MODULE_DEVICE_TABLE(of, of_palmas_match_tbl);
  470. static int palmas_i2c_probe(struct i2c_client *i2c,
  471. const struct i2c_device_id *id)
  472. {
  473. struct palmas *palmas;
  474. struct palmas_platform_data *pdata;
  475. struct palmas_driver_data *driver_data;
  476. struct device_node *node = i2c->dev.of_node;
  477. int ret = 0, i;
  478. unsigned int reg, addr;
  479. int slave;
  480. const struct of_device_id *match;
  481. pdata = dev_get_platdata(&i2c->dev);
  482. if (node && !pdata) {
  483. pdata = devm_kzalloc(&i2c->dev, sizeof(*pdata), GFP_KERNEL);
  484. if (!pdata)
  485. return -ENOMEM;
  486. palmas_dt_to_pdata(i2c, pdata);
  487. }
  488. if (!pdata)
  489. return -EINVAL;
  490. palmas = devm_kzalloc(&i2c->dev, sizeof(struct palmas), GFP_KERNEL);
  491. if (palmas == NULL)
  492. return -ENOMEM;
  493. i2c_set_clientdata(i2c, palmas);
  494. palmas->dev = &i2c->dev;
  495. palmas->irq = i2c->irq;
  496. match = of_match_device(of_palmas_match_tbl, &i2c->dev);
  497. if (!match)
  498. return -ENODATA;
  499. driver_data = (struct palmas_driver_data *)match->data;
  500. palmas->features = *driver_data->features;
  501. for (i = 0; i < PALMAS_NUM_CLIENTS; i++) {
  502. if (i == 0)
  503. palmas->i2c_clients[i] = i2c;
  504. else {
  505. palmas->i2c_clients[i] =
  506. i2c_new_dummy_device(i2c->adapter,
  507. i2c->addr + i);
  508. if (IS_ERR(palmas->i2c_clients[i])) {
  509. dev_err(palmas->dev,
  510. "can't attach client %d\n", i);
  511. ret = PTR_ERR(palmas->i2c_clients[i]);
  512. goto err_i2c;
  513. }
  514. palmas->i2c_clients[i]->dev.of_node = of_node_get(node);
  515. }
  516. palmas->regmap[i] = devm_regmap_init_i2c(palmas->i2c_clients[i],
  517. &palmas_regmap_config[i]);
  518. if (IS_ERR(palmas->regmap[i])) {
  519. ret = PTR_ERR(palmas->regmap[i]);
  520. dev_err(palmas->dev,
  521. "Failed to allocate regmap %d, err: %d\n",
  522. i, ret);
  523. goto err_i2c;
  524. }
  525. }
  526. if (!palmas->irq) {
  527. dev_warn(palmas->dev, "IRQ missing: skipping irq request\n");
  528. goto no_irq;
  529. }
  530. /* Change interrupt line output polarity */
  531. if (pdata->irq_flags & IRQ_TYPE_LEVEL_HIGH)
  532. reg = PALMAS_POLARITY_CTRL_INT_POLARITY;
  533. else
  534. reg = 0;
  535. ret = palmas_update_bits(palmas, PALMAS_PU_PD_OD_BASE,
  536. PALMAS_POLARITY_CTRL, PALMAS_POLARITY_CTRL_INT_POLARITY,
  537. reg);
  538. if (ret < 0) {
  539. dev_err(palmas->dev, "POLARITY_CTRL update failed: %d\n", ret);
  540. goto err_i2c;
  541. }
  542. /* Change IRQ into clear on read mode for efficiency */
  543. slave = PALMAS_BASE_TO_SLAVE(PALMAS_INTERRUPT_BASE);
  544. addr = PALMAS_BASE_TO_REG(PALMAS_INTERRUPT_BASE, PALMAS_INT_CTRL);
  545. reg = PALMAS_INT_CTRL_INT_CLEAR;
  546. regmap_write(palmas->regmap[slave], addr, reg);
  547. ret = regmap_add_irq_chip(palmas->regmap[slave], palmas->irq,
  548. IRQF_ONESHOT | pdata->irq_flags, 0,
  549. driver_data->irq_chip, &palmas->irq_data);
  550. if (ret < 0)
  551. goto err_i2c;
  552. no_irq:
  553. slave = PALMAS_BASE_TO_SLAVE(PALMAS_PU_PD_OD_BASE);
  554. addr = PALMAS_BASE_TO_REG(PALMAS_PU_PD_OD_BASE,
  555. PALMAS_PRIMARY_SECONDARY_PAD1);
  556. if (pdata->mux_from_pdata) {
  557. reg = pdata->pad1;
  558. ret = regmap_write(palmas->regmap[slave], addr, reg);
  559. if (ret)
  560. goto err_irq;
  561. } else {
  562. ret = regmap_read(palmas->regmap[slave], addr, &reg);
  563. if (ret)
  564. goto err_irq;
  565. }
  566. if (!(reg & PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_0))
  567. palmas->gpio_muxed |= PALMAS_GPIO_0_MUXED;
  568. if (!(reg & PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_1_MASK))
  569. palmas->gpio_muxed |= PALMAS_GPIO_1_MUXED;
  570. else if ((reg & PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_1_MASK) ==
  571. (2 << PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_1_SHIFT))
  572. palmas->led_muxed |= PALMAS_LED1_MUXED;
  573. else if ((reg & PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_1_MASK) ==
  574. (3 << PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_1_SHIFT))
  575. palmas->pwm_muxed |= PALMAS_PWM1_MUXED;
  576. if (!(reg & PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_2_MASK))
  577. palmas->gpio_muxed |= PALMAS_GPIO_2_MUXED;
  578. else if ((reg & PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_2_MASK) ==
  579. (2 << PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_2_SHIFT))
  580. palmas->led_muxed |= PALMAS_LED2_MUXED;
  581. else if ((reg & PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_2_MASK) ==
  582. (3 << PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_2_SHIFT))
  583. palmas->pwm_muxed |= PALMAS_PWM2_MUXED;
  584. if (!(reg & PALMAS_PRIMARY_SECONDARY_PAD1_GPIO_3))
  585. palmas->gpio_muxed |= PALMAS_GPIO_3_MUXED;
  586. addr = PALMAS_BASE_TO_REG(PALMAS_PU_PD_OD_BASE,
  587. PALMAS_PRIMARY_SECONDARY_PAD2);
  588. if (pdata->mux_from_pdata) {
  589. reg = pdata->pad2;
  590. ret = regmap_write(palmas->regmap[slave], addr, reg);
  591. if (ret)
  592. goto err_irq;
  593. } else {
  594. ret = regmap_read(palmas->regmap[slave], addr, &reg);
  595. if (ret)
  596. goto err_irq;
  597. }
  598. if (!(reg & PALMAS_PRIMARY_SECONDARY_PAD2_GPIO_4))
  599. palmas->gpio_muxed |= PALMAS_GPIO_4_MUXED;
  600. if (!(reg & PALMAS_PRIMARY_SECONDARY_PAD2_GPIO_5_MASK))
  601. palmas->gpio_muxed |= PALMAS_GPIO_5_MUXED;
  602. if (!(reg & PALMAS_PRIMARY_SECONDARY_PAD2_GPIO_6))
  603. palmas->gpio_muxed |= PALMAS_GPIO_6_MUXED;
  604. if (!(reg & PALMAS_PRIMARY_SECONDARY_PAD2_GPIO_7_MASK))
  605. palmas->gpio_muxed |= PALMAS_GPIO_7_MUXED;
  606. dev_info(palmas->dev, "Muxing GPIO %x, PWM %x, LED %x\n",
  607. palmas->gpio_muxed, palmas->pwm_muxed,
  608. palmas->led_muxed);
  609. reg = pdata->power_ctrl;
  610. slave = PALMAS_BASE_TO_SLAVE(PALMAS_PMU_CONTROL_BASE);
  611. addr = PALMAS_BASE_TO_REG(PALMAS_PMU_CONTROL_BASE, PALMAS_POWER_CTRL);
  612. ret = regmap_write(palmas->regmap[slave], addr, reg);
  613. if (ret)
  614. goto err_irq;
  615. /*
  616. * If we are probing with DT do this the DT way and return here
  617. * otherwise continue and add devices using mfd helpers.
  618. */
  619. if (node) {
  620. ret = devm_of_platform_populate(&i2c->dev);
  621. if (ret < 0) {
  622. goto err_irq;
  623. } else if (pdata->pm_off && !pm_power_off) {
  624. palmas_dev = palmas;
  625. pm_power_off = palmas_power_off;
  626. }
  627. }
  628. return ret;
  629. err_irq:
  630. regmap_del_irq_chip(palmas->irq, palmas->irq_data);
  631. err_i2c:
  632. for (i = 1; i < PALMAS_NUM_CLIENTS; i++) {
  633. if (palmas->i2c_clients[i])
  634. i2c_unregister_device(palmas->i2c_clients[i]);
  635. }
  636. return ret;
  637. }
  638. static void palmas_i2c_remove(struct i2c_client *i2c)
  639. {
  640. struct palmas *palmas = i2c_get_clientdata(i2c);
  641. int i;
  642. regmap_del_irq_chip(palmas->irq, palmas->irq_data);
  643. for (i = 1; i < PALMAS_NUM_CLIENTS; i++) {
  644. if (palmas->i2c_clients[i])
  645. i2c_unregister_device(palmas->i2c_clients[i]);
  646. }
  647. if (palmas == palmas_dev) {
  648. pm_power_off = NULL;
  649. palmas_dev = NULL;
  650. }
  651. }
  652. static const struct i2c_device_id palmas_i2c_id[] = {
  653. { "palmas", },
  654. { "twl6035", },
  655. { "twl6037", },
  656. { "tps65913", },
  657. { /* end */ }
  658. };
  659. MODULE_DEVICE_TABLE(i2c, palmas_i2c_id);
  660. static struct i2c_driver palmas_i2c_driver = {
  661. .driver = {
  662. .name = "palmas",
  663. .of_match_table = of_palmas_match_tbl,
  664. },
  665. .probe = palmas_i2c_probe,
  666. .remove = palmas_i2c_remove,
  667. .id_table = palmas_i2c_id,
  668. };
  669. static int __init palmas_i2c_init(void)
  670. {
  671. return i2c_add_driver(&palmas_i2c_driver);
  672. }
  673. /* init early so consumer devices can complete system boot */
  674. subsys_initcall(palmas_i2c_init);
  675. static void __exit palmas_i2c_exit(void)
  676. {
  677. i2c_del_driver(&palmas_i2c_driver);
  678. }
  679. module_exit(palmas_i2c_exit);
  680. MODULE_AUTHOR("Graeme Gregory <gg@slimlogic.co.uk>");
  681. MODULE_DESCRIPTION("Palmas chip family multi-function driver");
  682. MODULE_LICENSE("GPL");