lpc_ich.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * lpc_ich.c - LPC interface for Intel ICH
  4. *
  5. * LPC bridge function of the Intel ICH contains many other
  6. * functional units, such as Interrupt controllers, Timers,
  7. * Power Management, System Management, GPIO, RTC, and LPC
  8. * Configuration Registers.
  9. *
  10. * This driver is derived from lpc_sch.
  11. *
  12. * Copyright (c) 2017, 2021-2022 Intel Corporation
  13. * Copyright (c) 2011 Extreme Engineering Solution, Inc.
  14. * Author: Aaron Sierra <[email protected]>
  15. *
  16. * This driver supports the following I/O Controller hubs:
  17. * (See the intel documentation on http://developer.intel.com.)
  18. * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
  19. * document number 290687-002, 298242-027: 82801BA (ICH2)
  20. * document number 290733-003, 290739-013: 82801CA (ICH3-S)
  21. * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
  22. * document number 290744-001, 290745-025: 82801DB (ICH4)
  23. * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
  24. * document number 273599-001, 273645-002: 82801E (C-ICH)
  25. * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
  26. * document number 300641-004, 300884-013: 6300ESB
  27. * document number 301473-002, 301474-026: 82801F (ICH6)
  28. * document number 313082-001, 313075-006: 631xESB, 632xESB
  29. * document number 307013-003, 307014-024: 82801G (ICH7)
  30. * document number 322896-001, 322897-001: NM10
  31. * document number 313056-003, 313057-017: 82801H (ICH8)
  32. * document number 316972-004, 316973-012: 82801I (ICH9)
  33. * document number 319973-002, 319974-002: 82801J (ICH10)
  34. * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
  35. * document number 320066-003, 320257-008: EP80597 (IICH)
  36. * document number 324645-001, 324646-001: Cougar Point (CPT)
  37. */
  38. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/errno.h>
  42. #include <linux/acpi.h>
  43. #include <linux/pci.h>
  44. #include <linux/pinctrl/pinctrl.h>
  45. #include <linux/mfd/core.h>
  46. #include <linux/mfd/lpc_ich.h>
  47. #include <linux/platform_data/itco_wdt.h>
  48. #include <linux/platform_data/x86/p2sb.h>
  49. #define ACPIBASE 0x40
  50. #define ACPIBASE_GPE_OFF 0x28
  51. #define ACPIBASE_GPE_END 0x2f
  52. #define ACPIBASE_SMI_OFF 0x30
  53. #define ACPIBASE_SMI_END 0x33
  54. #define ACPIBASE_PMC_OFF 0x08
  55. #define ACPIBASE_PMC_END 0x0c
  56. #define ACPIBASE_TCO_OFF 0x60
  57. #define ACPIBASE_TCO_END 0x7f
  58. #define ACPICTRL_PMCBASE 0x44
  59. #define ACPIBASE_GCS_OFF 0x3410
  60. #define ACPIBASE_GCS_END 0x3414
  61. #define SPIBASE_BYT 0x54
  62. #define SPIBASE_BYT_SZ 512
  63. #define SPIBASE_BYT_EN BIT(1)
  64. #define BYT_BCR 0xfc
  65. #define BYT_BCR_WPD BIT(0)
  66. #define SPIBASE_LPT 0x3800
  67. #define SPIBASE_LPT_SZ 512
  68. #define BCR 0xdc
  69. #define BCR_WPD BIT(0)
  70. #define GPIOBASE_ICH0 0x58
  71. #define GPIOCTRL_ICH0 0x5C
  72. #define GPIOBASE_ICH6 0x48
  73. #define GPIOCTRL_ICH6 0x4C
  74. #define RCBABASE 0xf0
  75. #define wdt_io_res(i) wdt_res(0, i)
  76. #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
  77. #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
  78. struct lpc_ich_priv {
  79. int chipset;
  80. int abase; /* ACPI base */
  81. int actrl_pbase; /* ACPI control or PMC base */
  82. int gbase; /* GPIO base */
  83. int gctrl; /* GPIO control */
  84. int abase_save; /* Cached ACPI base value */
  85. int actrl_pbase_save; /* Cached ACPI control or PMC base value */
  86. int gctrl_save; /* Cached GPIO control value */
  87. };
  88. static struct resource wdt_ich_res[] = {
  89. /* ACPI - TCO */
  90. {
  91. .flags = IORESOURCE_IO,
  92. },
  93. /* ACPI - SMI */
  94. {
  95. .flags = IORESOURCE_IO,
  96. },
  97. /* GCS or PMC */
  98. {
  99. .flags = IORESOURCE_MEM,
  100. },
  101. };
  102. static struct resource gpio_ich_res[] = {
  103. /* GPIO */
  104. {
  105. .flags = IORESOURCE_IO,
  106. },
  107. /* ACPI - GPE0 */
  108. {
  109. .flags = IORESOURCE_IO,
  110. },
  111. };
  112. static struct resource intel_spi_res[] = {
  113. {
  114. .flags = IORESOURCE_MEM,
  115. }
  116. };
  117. static struct mfd_cell lpc_ich_wdt_cell = {
  118. .name = "iTCO_wdt",
  119. .num_resources = ARRAY_SIZE(wdt_ich_res),
  120. .resources = wdt_ich_res,
  121. .ignore_resource_conflicts = true,
  122. };
  123. static struct mfd_cell lpc_ich_gpio_cell = {
  124. .name = "gpio_ich",
  125. .num_resources = ARRAY_SIZE(gpio_ich_res),
  126. .resources = gpio_ich_res,
  127. .ignore_resource_conflicts = true,
  128. };
  129. #define APL_GPIO_NORTH 0
  130. #define APL_GPIO_NORTHWEST 1
  131. #define APL_GPIO_WEST 2
  132. #define APL_GPIO_SOUTHWEST 3
  133. #define APL_GPIO_NR_DEVICES 4
  134. /* Offset data for Apollo Lake GPIO controllers */
  135. static resource_size_t apl_gpio_offsets[APL_GPIO_NR_DEVICES] = {
  136. [APL_GPIO_NORTH] = 0xc50000,
  137. [APL_GPIO_NORTHWEST] = 0xc40000,
  138. [APL_GPIO_WEST] = 0xc70000,
  139. [APL_GPIO_SOUTHWEST] = 0xc00000,
  140. };
  141. #define APL_GPIO_RESOURCE_SIZE 0x1000
  142. #define APL_GPIO_IRQ 14
  143. static struct resource apl_gpio_resources[APL_GPIO_NR_DEVICES][2] = {
  144. [APL_GPIO_NORTH] = {
  145. DEFINE_RES_MEM(0, 0),
  146. DEFINE_RES_IRQ(APL_GPIO_IRQ),
  147. },
  148. [APL_GPIO_NORTHWEST] = {
  149. DEFINE_RES_MEM(0, 0),
  150. DEFINE_RES_IRQ(APL_GPIO_IRQ),
  151. },
  152. [APL_GPIO_WEST] = {
  153. DEFINE_RES_MEM(0, 0),
  154. DEFINE_RES_IRQ(APL_GPIO_IRQ),
  155. },
  156. [APL_GPIO_SOUTHWEST] = {
  157. DEFINE_RES_MEM(0, 0),
  158. DEFINE_RES_IRQ(APL_GPIO_IRQ),
  159. },
  160. };
  161. static const struct mfd_cell apl_gpio_devices[APL_GPIO_NR_DEVICES] = {
  162. [APL_GPIO_NORTH] = {
  163. .name = "apollolake-pinctrl",
  164. .id = APL_GPIO_NORTH,
  165. .num_resources = ARRAY_SIZE(apl_gpio_resources[APL_GPIO_NORTH]),
  166. .resources = apl_gpio_resources[APL_GPIO_NORTH],
  167. .ignore_resource_conflicts = true,
  168. },
  169. [APL_GPIO_NORTHWEST] = {
  170. .name = "apollolake-pinctrl",
  171. .id = APL_GPIO_NORTHWEST,
  172. .num_resources = ARRAY_SIZE(apl_gpio_resources[APL_GPIO_NORTHWEST]),
  173. .resources = apl_gpio_resources[APL_GPIO_NORTHWEST],
  174. .ignore_resource_conflicts = true,
  175. },
  176. [APL_GPIO_WEST] = {
  177. .name = "apollolake-pinctrl",
  178. .id = APL_GPIO_WEST,
  179. .num_resources = ARRAY_SIZE(apl_gpio_resources[APL_GPIO_WEST]),
  180. .resources = apl_gpio_resources[APL_GPIO_WEST],
  181. .ignore_resource_conflicts = true,
  182. },
  183. [APL_GPIO_SOUTHWEST] = {
  184. .name = "apollolake-pinctrl",
  185. .id = APL_GPIO_SOUTHWEST,
  186. .num_resources = ARRAY_SIZE(apl_gpio_resources[APL_GPIO_SOUTHWEST]),
  187. .resources = apl_gpio_resources[APL_GPIO_SOUTHWEST],
  188. .ignore_resource_conflicts = true,
  189. },
  190. };
  191. static struct mfd_cell lpc_ich_spi_cell = {
  192. .name = "intel-spi",
  193. .num_resources = ARRAY_SIZE(intel_spi_res),
  194. .resources = intel_spi_res,
  195. .ignore_resource_conflicts = true,
  196. };
  197. /* chipset related info */
  198. enum lpc_chipsets {
  199. LPC_ICH = 0, /* ICH */
  200. LPC_ICH0, /* ICH0 */
  201. LPC_ICH2, /* ICH2 */
  202. LPC_ICH2M, /* ICH2-M */
  203. LPC_ICH3, /* ICH3-S */
  204. LPC_ICH3M, /* ICH3-M */
  205. LPC_ICH4, /* ICH4 */
  206. LPC_ICH4M, /* ICH4-M */
  207. LPC_CICH, /* C-ICH */
  208. LPC_ICH5, /* ICH5 & ICH5R */
  209. LPC_6300ESB, /* 6300ESB */
  210. LPC_ICH6, /* ICH6 & ICH6R */
  211. LPC_ICH6M, /* ICH6-M */
  212. LPC_ICH6W, /* ICH6W & ICH6RW */
  213. LPC_631XESB, /* 631xESB/632xESB */
  214. LPC_ICH7, /* ICH7 & ICH7R */
  215. LPC_ICH7DH, /* ICH7DH */
  216. LPC_ICH7M, /* ICH7-M & ICH7-U */
  217. LPC_ICH7MDH, /* ICH7-M DH */
  218. LPC_NM10, /* NM10 */
  219. LPC_ICH8, /* ICH8 & ICH8R */
  220. LPC_ICH8DH, /* ICH8DH */
  221. LPC_ICH8DO, /* ICH8DO */
  222. LPC_ICH8M, /* ICH8M */
  223. LPC_ICH8ME, /* ICH8M-E */
  224. LPC_ICH9, /* ICH9 */
  225. LPC_ICH9R, /* ICH9R */
  226. LPC_ICH9DH, /* ICH9DH */
  227. LPC_ICH9DO, /* ICH9DO */
  228. LPC_ICH9M, /* ICH9M */
  229. LPC_ICH9ME, /* ICH9M-E */
  230. LPC_ICH10, /* ICH10 */
  231. LPC_ICH10R, /* ICH10R */
  232. LPC_ICH10D, /* ICH10D */
  233. LPC_ICH10DO, /* ICH10DO */
  234. LPC_PCH, /* PCH Desktop Full Featured */
  235. LPC_PCHM, /* PCH Mobile Full Featured */
  236. LPC_P55, /* P55 */
  237. LPC_PM55, /* PM55 */
  238. LPC_H55, /* H55 */
  239. LPC_QM57, /* QM57 */
  240. LPC_H57, /* H57 */
  241. LPC_HM55, /* HM55 */
  242. LPC_Q57, /* Q57 */
  243. LPC_HM57, /* HM57 */
  244. LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
  245. LPC_QS57, /* QS57 */
  246. LPC_3400, /* 3400 */
  247. LPC_3420, /* 3420 */
  248. LPC_3450, /* 3450 */
  249. LPC_EP80579, /* EP80579 */
  250. LPC_CPT, /* Cougar Point */
  251. LPC_CPTD, /* Cougar Point Desktop */
  252. LPC_CPTM, /* Cougar Point Mobile */
  253. LPC_PBG, /* Patsburg */
  254. LPC_DH89XXCC, /* DH89xxCC */
  255. LPC_PPT, /* Panther Point */
  256. LPC_LPT, /* Lynx Point */
  257. LPC_LPT_LP, /* Lynx Point-LP */
  258. LPC_WBG, /* Wellsburg */
  259. LPC_AVN, /* Avoton SoC */
  260. LPC_BAYTRAIL, /* Bay Trail SoC */
  261. LPC_COLETO, /* Coleto Creek */
  262. LPC_WPT_LP, /* Wildcat Point-LP */
  263. LPC_BRASWELL, /* Braswell SoC */
  264. LPC_LEWISBURG, /* Lewisburg */
  265. LPC_9S, /* 9 Series */
  266. LPC_APL, /* Apollo Lake SoC */
  267. LPC_GLK, /* Gemini Lake SoC */
  268. LPC_COUGARMOUNTAIN,/* Cougar Mountain SoC*/
  269. };
  270. static struct lpc_ich_info lpc_chipset_info[] = {
  271. [LPC_ICH] = {
  272. .name = "ICH",
  273. .iTCO_version = 1,
  274. },
  275. [LPC_ICH0] = {
  276. .name = "ICH0",
  277. .iTCO_version = 1,
  278. },
  279. [LPC_ICH2] = {
  280. .name = "ICH2",
  281. .iTCO_version = 1,
  282. },
  283. [LPC_ICH2M] = {
  284. .name = "ICH2-M",
  285. .iTCO_version = 1,
  286. },
  287. [LPC_ICH3] = {
  288. .name = "ICH3-S",
  289. .iTCO_version = 1,
  290. },
  291. [LPC_ICH3M] = {
  292. .name = "ICH3-M",
  293. .iTCO_version = 1,
  294. },
  295. [LPC_ICH4] = {
  296. .name = "ICH4",
  297. .iTCO_version = 1,
  298. },
  299. [LPC_ICH4M] = {
  300. .name = "ICH4-M",
  301. .iTCO_version = 1,
  302. },
  303. [LPC_CICH] = {
  304. .name = "C-ICH",
  305. .iTCO_version = 1,
  306. },
  307. [LPC_ICH5] = {
  308. .name = "ICH5 or ICH5R",
  309. .iTCO_version = 1,
  310. },
  311. [LPC_6300ESB] = {
  312. .name = "6300ESB",
  313. .iTCO_version = 1,
  314. },
  315. [LPC_ICH6] = {
  316. .name = "ICH6 or ICH6R",
  317. .iTCO_version = 2,
  318. .gpio_version = ICH_V6_GPIO,
  319. },
  320. [LPC_ICH6M] = {
  321. .name = "ICH6-M",
  322. .iTCO_version = 2,
  323. .gpio_version = ICH_V6_GPIO,
  324. },
  325. [LPC_ICH6W] = {
  326. .name = "ICH6W or ICH6RW",
  327. .iTCO_version = 2,
  328. .gpio_version = ICH_V6_GPIO,
  329. },
  330. [LPC_631XESB] = {
  331. .name = "631xESB/632xESB",
  332. .iTCO_version = 2,
  333. .gpio_version = ICH_V6_GPIO,
  334. },
  335. [LPC_ICH7] = {
  336. .name = "ICH7 or ICH7R",
  337. .iTCO_version = 2,
  338. .gpio_version = ICH_V7_GPIO,
  339. },
  340. [LPC_ICH7DH] = {
  341. .name = "ICH7DH",
  342. .iTCO_version = 2,
  343. .gpio_version = ICH_V7_GPIO,
  344. },
  345. [LPC_ICH7M] = {
  346. .name = "ICH7-M or ICH7-U",
  347. .iTCO_version = 2,
  348. .gpio_version = ICH_V7_GPIO,
  349. },
  350. [LPC_ICH7MDH] = {
  351. .name = "ICH7-M DH",
  352. .iTCO_version = 2,
  353. .gpio_version = ICH_V7_GPIO,
  354. },
  355. [LPC_NM10] = {
  356. .name = "NM10",
  357. .iTCO_version = 2,
  358. .gpio_version = ICH_V7_GPIO,
  359. },
  360. [LPC_ICH8] = {
  361. .name = "ICH8 or ICH8R",
  362. .iTCO_version = 2,
  363. .gpio_version = ICH_V7_GPIO,
  364. },
  365. [LPC_ICH8DH] = {
  366. .name = "ICH8DH",
  367. .iTCO_version = 2,
  368. .gpio_version = ICH_V7_GPIO,
  369. },
  370. [LPC_ICH8DO] = {
  371. .name = "ICH8DO",
  372. .iTCO_version = 2,
  373. .gpio_version = ICH_V7_GPIO,
  374. },
  375. [LPC_ICH8M] = {
  376. .name = "ICH8M",
  377. .iTCO_version = 2,
  378. .gpio_version = ICH_V7_GPIO,
  379. },
  380. [LPC_ICH8ME] = {
  381. .name = "ICH8M-E",
  382. .iTCO_version = 2,
  383. .gpio_version = ICH_V7_GPIO,
  384. },
  385. [LPC_ICH9] = {
  386. .name = "ICH9",
  387. .iTCO_version = 2,
  388. .gpio_version = ICH_V9_GPIO,
  389. },
  390. [LPC_ICH9R] = {
  391. .name = "ICH9R",
  392. .iTCO_version = 2,
  393. .gpio_version = ICH_V9_GPIO,
  394. },
  395. [LPC_ICH9DH] = {
  396. .name = "ICH9DH",
  397. .iTCO_version = 2,
  398. .gpio_version = ICH_V9_GPIO,
  399. },
  400. [LPC_ICH9DO] = {
  401. .name = "ICH9DO",
  402. .iTCO_version = 2,
  403. .gpio_version = ICH_V9_GPIO,
  404. },
  405. [LPC_ICH9M] = {
  406. .name = "ICH9M",
  407. .iTCO_version = 2,
  408. .gpio_version = ICH_V9_GPIO,
  409. },
  410. [LPC_ICH9ME] = {
  411. .name = "ICH9M-E",
  412. .iTCO_version = 2,
  413. .gpio_version = ICH_V9_GPIO,
  414. },
  415. [LPC_ICH10] = {
  416. .name = "ICH10",
  417. .iTCO_version = 2,
  418. .gpio_version = ICH_V10CONS_GPIO,
  419. },
  420. [LPC_ICH10R] = {
  421. .name = "ICH10R",
  422. .iTCO_version = 2,
  423. .gpio_version = ICH_V10CONS_GPIO,
  424. },
  425. [LPC_ICH10D] = {
  426. .name = "ICH10D",
  427. .iTCO_version = 2,
  428. .gpio_version = ICH_V10CORP_GPIO,
  429. },
  430. [LPC_ICH10DO] = {
  431. .name = "ICH10DO",
  432. .iTCO_version = 2,
  433. .gpio_version = ICH_V10CORP_GPIO,
  434. },
  435. [LPC_PCH] = {
  436. .name = "PCH Desktop Full Featured",
  437. .iTCO_version = 2,
  438. .gpio_version = ICH_V5_GPIO,
  439. },
  440. [LPC_PCHM] = {
  441. .name = "PCH Mobile Full Featured",
  442. .iTCO_version = 2,
  443. .gpio_version = ICH_V5_GPIO,
  444. },
  445. [LPC_P55] = {
  446. .name = "P55",
  447. .iTCO_version = 2,
  448. .gpio_version = ICH_V5_GPIO,
  449. },
  450. [LPC_PM55] = {
  451. .name = "PM55",
  452. .iTCO_version = 2,
  453. .gpio_version = ICH_V5_GPIO,
  454. },
  455. [LPC_H55] = {
  456. .name = "H55",
  457. .iTCO_version = 2,
  458. .gpio_version = ICH_V5_GPIO,
  459. },
  460. [LPC_QM57] = {
  461. .name = "QM57",
  462. .iTCO_version = 2,
  463. .gpio_version = ICH_V5_GPIO,
  464. },
  465. [LPC_H57] = {
  466. .name = "H57",
  467. .iTCO_version = 2,
  468. .gpio_version = ICH_V5_GPIO,
  469. },
  470. [LPC_HM55] = {
  471. .name = "HM55",
  472. .iTCO_version = 2,
  473. .gpio_version = ICH_V5_GPIO,
  474. },
  475. [LPC_Q57] = {
  476. .name = "Q57",
  477. .iTCO_version = 2,
  478. .gpio_version = ICH_V5_GPIO,
  479. },
  480. [LPC_HM57] = {
  481. .name = "HM57",
  482. .iTCO_version = 2,
  483. .gpio_version = ICH_V5_GPIO,
  484. },
  485. [LPC_PCHMSFF] = {
  486. .name = "PCH Mobile SFF Full Featured",
  487. .iTCO_version = 2,
  488. .gpio_version = ICH_V5_GPIO,
  489. },
  490. [LPC_QS57] = {
  491. .name = "QS57",
  492. .iTCO_version = 2,
  493. .gpio_version = ICH_V5_GPIO,
  494. },
  495. [LPC_3400] = {
  496. .name = "3400",
  497. .iTCO_version = 2,
  498. .gpio_version = ICH_V5_GPIO,
  499. },
  500. [LPC_3420] = {
  501. .name = "3420",
  502. .iTCO_version = 2,
  503. .gpio_version = ICH_V5_GPIO,
  504. },
  505. [LPC_3450] = {
  506. .name = "3450",
  507. .iTCO_version = 2,
  508. .gpio_version = ICH_V5_GPIO,
  509. },
  510. [LPC_EP80579] = {
  511. .name = "EP80579",
  512. .iTCO_version = 2,
  513. },
  514. [LPC_CPT] = {
  515. .name = "Cougar Point",
  516. .iTCO_version = 2,
  517. .gpio_version = ICH_V5_GPIO,
  518. },
  519. [LPC_CPTD] = {
  520. .name = "Cougar Point Desktop",
  521. .iTCO_version = 2,
  522. .gpio_version = ICH_V5_GPIO,
  523. },
  524. [LPC_CPTM] = {
  525. .name = "Cougar Point Mobile",
  526. .iTCO_version = 2,
  527. .gpio_version = ICH_V5_GPIO,
  528. },
  529. [LPC_PBG] = {
  530. .name = "Patsburg",
  531. .iTCO_version = 2,
  532. },
  533. [LPC_DH89XXCC] = {
  534. .name = "DH89xxCC",
  535. .iTCO_version = 2,
  536. .gpio_version = ICH_V5_GPIO,
  537. },
  538. [LPC_PPT] = {
  539. .name = "Panther Point",
  540. .iTCO_version = 2,
  541. .gpio_version = ICH_V5_GPIO,
  542. },
  543. [LPC_LPT] = {
  544. .name = "Lynx Point",
  545. .iTCO_version = 2,
  546. .gpio_version = ICH_V5_GPIO,
  547. .spi_type = INTEL_SPI_LPT,
  548. },
  549. [LPC_LPT_LP] = {
  550. .name = "Lynx Point_LP",
  551. .iTCO_version = 2,
  552. .spi_type = INTEL_SPI_LPT,
  553. },
  554. [LPC_WBG] = {
  555. .name = "Wellsburg",
  556. .iTCO_version = 2,
  557. },
  558. [LPC_AVN] = {
  559. .name = "Avoton SoC",
  560. .iTCO_version = 3,
  561. .gpio_version = AVOTON_GPIO,
  562. .spi_type = INTEL_SPI_BYT,
  563. },
  564. [LPC_BAYTRAIL] = {
  565. .name = "Bay Trail SoC",
  566. .iTCO_version = 3,
  567. .spi_type = INTEL_SPI_BYT,
  568. },
  569. [LPC_COLETO] = {
  570. .name = "Coleto Creek",
  571. .iTCO_version = 2,
  572. },
  573. [LPC_WPT_LP] = {
  574. .name = "Wildcat Point_LP",
  575. .iTCO_version = 2,
  576. .spi_type = INTEL_SPI_LPT,
  577. },
  578. [LPC_BRASWELL] = {
  579. .name = "Braswell SoC",
  580. .iTCO_version = 3,
  581. .spi_type = INTEL_SPI_BYT,
  582. },
  583. [LPC_LEWISBURG] = {
  584. .name = "Lewisburg",
  585. .iTCO_version = 2,
  586. },
  587. [LPC_9S] = {
  588. .name = "9 Series",
  589. .iTCO_version = 2,
  590. .gpio_version = ICH_V5_GPIO,
  591. },
  592. [LPC_APL] = {
  593. .name = "Apollo Lake SoC",
  594. .iTCO_version = 5,
  595. .spi_type = INTEL_SPI_BXT,
  596. },
  597. [LPC_GLK] = {
  598. .name = "Gemini Lake SoC",
  599. .spi_type = INTEL_SPI_BXT,
  600. },
  601. [LPC_COUGARMOUNTAIN] = {
  602. .name = "Cougar Mountain SoC",
  603. .iTCO_version = 3,
  604. },
  605. };
  606. /*
  607. * This data only exists for exporting the supported PCI ids
  608. * via MODULE_DEVICE_TABLE. We do not actually register a
  609. * pci_driver, because the I/O Controller Hub has also other
  610. * functions that probably will be registered by other drivers.
  611. */
  612. static const struct pci_device_id lpc_ich_ids[] = {
  613. { PCI_VDEVICE(INTEL, 0x0f1c), LPC_BAYTRAIL},
  614. { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
  615. { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
  616. { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
  617. { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
  618. { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
  619. { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
  620. { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
  621. { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
  622. { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
  623. { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
  624. { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
  625. { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
  626. { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
  627. { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
  628. { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
  629. { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
  630. { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
  631. { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
  632. { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
  633. { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
  634. { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
  635. { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
  636. { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
  637. { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
  638. { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
  639. { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
  640. { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
  641. { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
  642. { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
  643. { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
  644. { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
  645. { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
  646. { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
  647. { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
  648. { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
  649. { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
  650. { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
  651. { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
  652. { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
  653. { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
  654. { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
  655. { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
  656. { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
  657. { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
  658. { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
  659. { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
  660. { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
  661. { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
  662. { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
  663. { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
  664. { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
  665. { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
  666. { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
  667. { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
  668. { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
  669. { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
  670. { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
  671. { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
  672. { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
  673. { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
  674. { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
  675. { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
  676. { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
  677. { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
  678. { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
  679. { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
  680. { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
  681. { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
  682. { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
  683. { PCI_VDEVICE(INTEL, 0x229c), LPC_BRASWELL},
  684. { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
  685. { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
  686. { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
  687. { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
  688. { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
  689. { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
  690. { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
  691. { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
  692. { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
  693. { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
  694. { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
  695. { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
  696. { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
  697. { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
  698. { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
  699. { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
  700. { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
  701. { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
  702. { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
  703. { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
  704. { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
  705. { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
  706. { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
  707. { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
  708. { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
  709. { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
  710. { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
  711. { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
  712. { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
  713. { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
  714. { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
  715. { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
  716. { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
  717. { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
  718. { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
  719. { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
  720. { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
  721. { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
  722. { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
  723. { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
  724. { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
  725. { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
  726. { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
  727. { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
  728. { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
  729. { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
  730. { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
  731. { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
  732. { PCI_VDEVICE(INTEL, 0x3197), LPC_GLK},
  733. { PCI_VDEVICE(INTEL, 0x2b9c), LPC_COUGARMOUNTAIN},
  734. { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
  735. { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
  736. { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
  737. { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
  738. { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
  739. { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
  740. { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
  741. { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
  742. { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
  743. { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
  744. { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
  745. { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
  746. { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
  747. { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
  748. { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
  749. { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
  750. { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
  751. { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
  752. { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
  753. { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
  754. { PCI_VDEVICE(INTEL, 0x5ae8), LPC_APL},
  755. { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
  756. { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
  757. { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
  758. { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
  759. { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
  760. { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
  761. { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
  762. { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
  763. { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
  764. { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
  765. { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
  766. { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
  767. { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
  768. { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
  769. { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
  770. { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
  771. { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
  772. { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
  773. { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
  774. { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
  775. { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
  776. { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
  777. { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
  778. { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
  779. { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
  780. { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
  781. { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
  782. { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
  783. { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
  784. { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
  785. { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
  786. { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
  787. { PCI_VDEVICE(INTEL, 0x8cc1), LPC_9S},
  788. { PCI_VDEVICE(INTEL, 0x8cc2), LPC_9S},
  789. { PCI_VDEVICE(INTEL, 0x8cc3), LPC_9S},
  790. { PCI_VDEVICE(INTEL, 0x8cc4), LPC_9S},
  791. { PCI_VDEVICE(INTEL, 0x8cc6), LPC_9S},
  792. { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
  793. { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
  794. { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
  795. { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
  796. { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
  797. { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
  798. { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
  799. { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
  800. { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
  801. { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
  802. { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
  803. { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
  804. { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
  805. { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
  806. { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
  807. { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
  808. { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
  809. { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
  810. { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
  811. { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
  812. { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
  813. { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
  814. { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
  815. { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
  816. { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
  817. { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
  818. { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
  819. { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
  820. { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
  821. { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
  822. { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
  823. { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
  824. { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
  825. { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
  826. { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
  827. { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
  828. { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
  829. { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
  830. { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
  831. { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
  832. { PCI_VDEVICE(INTEL, 0x9cc1), LPC_WPT_LP},
  833. { PCI_VDEVICE(INTEL, 0x9cc2), LPC_WPT_LP},
  834. { PCI_VDEVICE(INTEL, 0x9cc3), LPC_WPT_LP},
  835. { PCI_VDEVICE(INTEL, 0x9cc5), LPC_WPT_LP},
  836. { PCI_VDEVICE(INTEL, 0x9cc6), LPC_WPT_LP},
  837. { PCI_VDEVICE(INTEL, 0x9cc7), LPC_WPT_LP},
  838. { PCI_VDEVICE(INTEL, 0x9cc9), LPC_WPT_LP},
  839. { PCI_VDEVICE(INTEL, 0xa1c1), LPC_LEWISBURG},
  840. { PCI_VDEVICE(INTEL, 0xa1c2), LPC_LEWISBURG},
  841. { PCI_VDEVICE(INTEL, 0xa1c3), LPC_LEWISBURG},
  842. { PCI_VDEVICE(INTEL, 0xa1c4), LPC_LEWISBURG},
  843. { PCI_VDEVICE(INTEL, 0xa1c5), LPC_LEWISBURG},
  844. { PCI_VDEVICE(INTEL, 0xa1c6), LPC_LEWISBURG},
  845. { PCI_VDEVICE(INTEL, 0xa1c7), LPC_LEWISBURG},
  846. { PCI_VDEVICE(INTEL, 0xa242), LPC_LEWISBURG},
  847. { PCI_VDEVICE(INTEL, 0xa243), LPC_LEWISBURG},
  848. { 0, }, /* End of list */
  849. };
  850. MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
  851. static void lpc_ich_restore_config_space(struct pci_dev *dev)
  852. {
  853. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  854. if (priv->abase_save >= 0) {
  855. pci_write_config_byte(dev, priv->abase, priv->abase_save);
  856. priv->abase_save = -1;
  857. }
  858. if (priv->actrl_pbase_save >= 0) {
  859. pci_write_config_byte(dev, priv->actrl_pbase,
  860. priv->actrl_pbase_save);
  861. priv->actrl_pbase_save = -1;
  862. }
  863. if (priv->gctrl_save >= 0) {
  864. pci_write_config_byte(dev, priv->gctrl, priv->gctrl_save);
  865. priv->gctrl_save = -1;
  866. }
  867. }
  868. static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
  869. {
  870. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  871. u8 reg_save;
  872. switch (lpc_chipset_info[priv->chipset].iTCO_version) {
  873. case 3:
  874. /*
  875. * Some chipsets (eg Avoton) enable the ACPI space in the
  876. * ACPI BASE register.
  877. */
  878. pci_read_config_byte(dev, priv->abase, &reg_save);
  879. pci_write_config_byte(dev, priv->abase, reg_save | 0x2);
  880. priv->abase_save = reg_save;
  881. break;
  882. default:
  883. /*
  884. * Most chipsets enable the ACPI space in the ACPI control
  885. * register.
  886. */
  887. pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
  888. pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x80);
  889. priv->actrl_pbase_save = reg_save;
  890. break;
  891. }
  892. }
  893. static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
  894. {
  895. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  896. u8 reg_save;
  897. pci_read_config_byte(dev, priv->gctrl, &reg_save);
  898. pci_write_config_byte(dev, priv->gctrl, reg_save | 0x10);
  899. priv->gctrl_save = reg_save;
  900. }
  901. static void lpc_ich_enable_pmc_space(struct pci_dev *dev)
  902. {
  903. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  904. u8 reg_save;
  905. pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
  906. pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x2);
  907. priv->actrl_pbase_save = reg_save;
  908. }
  909. static int lpc_ich_finalize_wdt_cell(struct pci_dev *dev)
  910. {
  911. struct itco_wdt_platform_data *pdata;
  912. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  913. struct lpc_ich_info *info;
  914. struct mfd_cell *cell = &lpc_ich_wdt_cell;
  915. pdata = devm_kzalloc(&dev->dev, sizeof(*pdata), GFP_KERNEL);
  916. if (!pdata)
  917. return -ENOMEM;
  918. info = &lpc_chipset_info[priv->chipset];
  919. pdata->version = info->iTCO_version;
  920. strscpy(pdata->name, info->name, sizeof(pdata->name));
  921. cell->platform_data = pdata;
  922. cell->pdata_size = sizeof(*pdata);
  923. return 0;
  924. }
  925. static void lpc_ich_finalize_gpio_cell(struct pci_dev *dev)
  926. {
  927. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  928. struct mfd_cell *cell = &lpc_ich_gpio_cell;
  929. cell->platform_data = &lpc_chipset_info[priv->chipset];
  930. cell->pdata_size = sizeof(struct lpc_ich_info);
  931. }
  932. /*
  933. * We don't check for resource conflict globally. There are 2 or 3 independent
  934. * GPIO groups and it's enough to have access to one of these to instantiate
  935. * the device.
  936. */
  937. static int lpc_ich_check_conflict_gpio(struct resource *res)
  938. {
  939. int ret;
  940. u8 use_gpio = 0;
  941. if (resource_size(res) >= 0x50 &&
  942. !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
  943. use_gpio |= 1 << 2;
  944. if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
  945. use_gpio |= 1 << 1;
  946. ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
  947. if (!ret)
  948. use_gpio |= 1 << 0;
  949. return use_gpio ? use_gpio : ret;
  950. }
  951. static int lpc_ich_init_gpio(struct pci_dev *dev)
  952. {
  953. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  954. u32 base_addr_cfg;
  955. u32 base_addr;
  956. int ret;
  957. bool acpi_conflict = false;
  958. struct resource *res;
  959. /* Setup power management base register */
  960. pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
  961. base_addr = base_addr_cfg & 0x0000ff80;
  962. if (!base_addr) {
  963. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  964. lpc_ich_gpio_cell.num_resources--;
  965. goto gpe0_done;
  966. }
  967. res = &gpio_ich_res[ICH_RES_GPE0];
  968. res->start = base_addr + ACPIBASE_GPE_OFF;
  969. res->end = base_addr + ACPIBASE_GPE_END;
  970. ret = acpi_check_resource_conflict(res);
  971. if (ret) {
  972. /*
  973. * This isn't fatal for the GPIO, but we have to make sure that
  974. * the platform_device subsystem doesn't see this resource
  975. * or it will register an invalid region.
  976. */
  977. lpc_ich_gpio_cell.num_resources--;
  978. acpi_conflict = true;
  979. } else {
  980. lpc_ich_enable_acpi_space(dev);
  981. }
  982. gpe0_done:
  983. /* Setup GPIO base register */
  984. pci_read_config_dword(dev, priv->gbase, &base_addr_cfg);
  985. base_addr = base_addr_cfg & 0x0000ff80;
  986. if (!base_addr) {
  987. dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
  988. ret = -ENODEV;
  989. goto gpio_done;
  990. }
  991. /* Older devices provide fewer GPIO and have a smaller resource size. */
  992. res = &gpio_ich_res[ICH_RES_GPIO];
  993. res->start = base_addr;
  994. switch (lpc_chipset_info[priv->chipset].gpio_version) {
  995. case ICH_V5_GPIO:
  996. case ICH_V10CORP_GPIO:
  997. res->end = res->start + 128 - 1;
  998. break;
  999. default:
  1000. res->end = res->start + 64 - 1;
  1001. break;
  1002. }
  1003. ret = lpc_ich_check_conflict_gpio(res);
  1004. if (ret < 0) {
  1005. /* this isn't necessarily fatal for the GPIO */
  1006. acpi_conflict = true;
  1007. goto gpio_done;
  1008. }
  1009. lpc_chipset_info[priv->chipset].use_gpio = ret;
  1010. lpc_ich_enable_gpio_space(dev);
  1011. lpc_ich_finalize_gpio_cell(dev);
  1012. ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
  1013. &lpc_ich_gpio_cell, 1, NULL, 0, NULL);
  1014. gpio_done:
  1015. if (acpi_conflict)
  1016. pr_warn("Resource conflict(s) found affecting %s\n",
  1017. lpc_ich_gpio_cell.name);
  1018. return ret;
  1019. }
  1020. static int lpc_ich_init_wdt(struct pci_dev *dev)
  1021. {
  1022. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  1023. u32 base_addr_cfg;
  1024. u32 base_addr;
  1025. int ret;
  1026. struct resource *res;
  1027. /* If we have ACPI based watchdog use that instead */
  1028. if (acpi_has_watchdog())
  1029. return -ENODEV;
  1030. /* Setup power management base register */
  1031. pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
  1032. base_addr = base_addr_cfg & 0x0000ff80;
  1033. if (!base_addr) {
  1034. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  1035. ret = -ENODEV;
  1036. goto wdt_done;
  1037. }
  1038. res = wdt_io_res(ICH_RES_IO_TCO);
  1039. res->start = base_addr + ACPIBASE_TCO_OFF;
  1040. res->end = base_addr + ACPIBASE_TCO_END;
  1041. res = wdt_io_res(ICH_RES_IO_SMI);
  1042. res->start = base_addr + ACPIBASE_SMI_OFF;
  1043. res->end = base_addr + ACPIBASE_SMI_END;
  1044. lpc_ich_enable_acpi_space(dev);
  1045. /*
  1046. * iTCO v2:
  1047. * Get the Memory-Mapped GCS register. To get access to it
  1048. * we have to read RCBA from PCI Config space 0xf0 and use
  1049. * it as base. GCS = RCBA + ICH6_GCS(0x3410).
  1050. *
  1051. * iTCO v3:
  1052. * Get the Power Management Configuration register. To get access
  1053. * to it we have to read the PMC BASE from config space and address
  1054. * the register at offset 0x8.
  1055. */
  1056. if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
  1057. /* Don't register iomem for TCO ver 1 */
  1058. lpc_ich_wdt_cell.num_resources--;
  1059. } else if (lpc_chipset_info[priv->chipset].iTCO_version == 2) {
  1060. pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
  1061. base_addr = base_addr_cfg & 0xffffc000;
  1062. if (!(base_addr_cfg & 1)) {
  1063. dev_notice(&dev->dev, "RCBA is disabled by "
  1064. "hardware/BIOS, device disabled\n");
  1065. ret = -ENODEV;
  1066. goto wdt_done;
  1067. }
  1068. res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
  1069. res->start = base_addr + ACPIBASE_GCS_OFF;
  1070. res->end = base_addr + ACPIBASE_GCS_END;
  1071. } else if (lpc_chipset_info[priv->chipset].iTCO_version == 3) {
  1072. lpc_ich_enable_pmc_space(dev);
  1073. pci_read_config_dword(dev, ACPICTRL_PMCBASE, &base_addr_cfg);
  1074. base_addr = base_addr_cfg & 0xfffffe00;
  1075. res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
  1076. res->start = base_addr + ACPIBASE_PMC_OFF;
  1077. res->end = base_addr + ACPIBASE_PMC_END;
  1078. }
  1079. ret = lpc_ich_finalize_wdt_cell(dev);
  1080. if (ret)
  1081. goto wdt_done;
  1082. ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
  1083. &lpc_ich_wdt_cell, 1, NULL, 0, NULL);
  1084. wdt_done:
  1085. return ret;
  1086. }
  1087. static int lpc_ich_init_pinctrl(struct pci_dev *dev)
  1088. {
  1089. struct resource base;
  1090. unsigned int i;
  1091. int ret;
  1092. /* Check, if GPIO has been exported as an ACPI device */
  1093. if (acpi_dev_present("INT3452", NULL, -1))
  1094. return -EEXIST;
  1095. ret = p2sb_bar(dev->bus, 0, &base);
  1096. if (ret)
  1097. return ret;
  1098. for (i = 0; i < ARRAY_SIZE(apl_gpio_devices); i++) {
  1099. struct resource *mem = &apl_gpio_resources[i][0];
  1100. resource_size_t offset = apl_gpio_offsets[i];
  1101. /* Fill MEM resource */
  1102. mem->start = base.start + offset;
  1103. mem->end = base.start + offset + APL_GPIO_RESOURCE_SIZE - 1;
  1104. mem->flags = base.flags;
  1105. }
  1106. return mfd_add_devices(&dev->dev, 0, apl_gpio_devices,
  1107. ARRAY_SIZE(apl_gpio_devices), NULL, 0, NULL);
  1108. }
  1109. static bool lpc_ich_byt_set_writeable(void __iomem *base, void *data)
  1110. {
  1111. u32 val;
  1112. val = readl(base + BYT_BCR);
  1113. if (!(val & BYT_BCR_WPD)) {
  1114. val |= BYT_BCR_WPD;
  1115. writel(val, base + BYT_BCR);
  1116. val = readl(base + BYT_BCR);
  1117. }
  1118. return val & BYT_BCR_WPD;
  1119. }
  1120. static bool lpc_ich_set_writeable(struct pci_bus *bus, unsigned int devfn)
  1121. {
  1122. u32 bcr;
  1123. pci_bus_read_config_dword(bus, devfn, BCR, &bcr);
  1124. if (!(bcr & BCR_WPD)) {
  1125. bcr |= BCR_WPD;
  1126. pci_bus_write_config_dword(bus, devfn, BCR, bcr);
  1127. pci_bus_read_config_dword(bus, devfn, BCR, &bcr);
  1128. }
  1129. return bcr & BCR_WPD;
  1130. }
  1131. static bool lpc_ich_lpt_set_writeable(void __iomem *base, void *data)
  1132. {
  1133. struct pci_dev *pdev = data;
  1134. return lpc_ich_set_writeable(pdev->bus, pdev->devfn);
  1135. }
  1136. static bool lpc_ich_bxt_set_writeable(void __iomem *base, void *data)
  1137. {
  1138. struct pci_dev *pdev = data;
  1139. return lpc_ich_set_writeable(pdev->bus, PCI_DEVFN(13, 2));
  1140. }
  1141. static int lpc_ich_init_spi(struct pci_dev *dev)
  1142. {
  1143. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  1144. struct resource *res = &intel_spi_res[0];
  1145. struct intel_spi_boardinfo *info;
  1146. u32 spi_base, rcba;
  1147. int ret;
  1148. info = devm_kzalloc(&dev->dev, sizeof(*info), GFP_KERNEL);
  1149. if (!info)
  1150. return -ENOMEM;
  1151. info->type = lpc_chipset_info[priv->chipset].spi_type;
  1152. switch (info->type) {
  1153. case INTEL_SPI_BYT:
  1154. pci_read_config_dword(dev, SPIBASE_BYT, &spi_base);
  1155. if (spi_base & SPIBASE_BYT_EN) {
  1156. res->start = spi_base & ~(SPIBASE_BYT_SZ - 1);
  1157. res->end = res->start + SPIBASE_BYT_SZ - 1;
  1158. info->set_writeable = lpc_ich_byt_set_writeable;
  1159. }
  1160. break;
  1161. case INTEL_SPI_LPT:
  1162. pci_read_config_dword(dev, RCBABASE, &rcba);
  1163. if (rcba & 1) {
  1164. spi_base = round_down(rcba, SPIBASE_LPT_SZ);
  1165. res->start = spi_base + SPIBASE_LPT;
  1166. res->end = res->start + SPIBASE_LPT_SZ - 1;
  1167. info->set_writeable = lpc_ich_lpt_set_writeable;
  1168. info->data = dev;
  1169. }
  1170. break;
  1171. case INTEL_SPI_BXT:
  1172. /*
  1173. * The P2SB is hidden by BIOS and we need to unhide it in
  1174. * order to read BAR of the SPI flash device. Once that is
  1175. * done we hide it again.
  1176. */
  1177. ret = p2sb_bar(dev->bus, PCI_DEVFN(13, 2), res);
  1178. if (ret)
  1179. return ret;
  1180. info->set_writeable = lpc_ich_bxt_set_writeable;
  1181. info->data = dev;
  1182. break;
  1183. default:
  1184. return -EINVAL;
  1185. }
  1186. if (!res->start)
  1187. return -ENODEV;
  1188. lpc_ich_spi_cell.platform_data = info;
  1189. lpc_ich_spi_cell.pdata_size = sizeof(*info);
  1190. return mfd_add_devices(&dev->dev, PLATFORM_DEVID_NONE,
  1191. &lpc_ich_spi_cell, 1, NULL, 0, NULL);
  1192. }
  1193. static int lpc_ich_probe(struct pci_dev *dev,
  1194. const struct pci_device_id *id)
  1195. {
  1196. struct lpc_ich_priv *priv;
  1197. int ret;
  1198. bool cell_added = false;
  1199. priv = devm_kzalloc(&dev->dev,
  1200. sizeof(struct lpc_ich_priv), GFP_KERNEL);
  1201. if (!priv)
  1202. return -ENOMEM;
  1203. priv->chipset = id->driver_data;
  1204. priv->actrl_pbase_save = -1;
  1205. priv->abase_save = -1;
  1206. priv->abase = ACPIBASE;
  1207. priv->actrl_pbase = ACPICTRL_PMCBASE;
  1208. priv->gctrl_save = -1;
  1209. if (priv->chipset <= LPC_ICH5) {
  1210. priv->gbase = GPIOBASE_ICH0;
  1211. priv->gctrl = GPIOCTRL_ICH0;
  1212. } else {
  1213. priv->gbase = GPIOBASE_ICH6;
  1214. priv->gctrl = GPIOCTRL_ICH6;
  1215. }
  1216. pci_set_drvdata(dev, priv);
  1217. if (lpc_chipset_info[priv->chipset].iTCO_version) {
  1218. ret = lpc_ich_init_wdt(dev);
  1219. if (!ret)
  1220. cell_added = true;
  1221. }
  1222. if (lpc_chipset_info[priv->chipset].gpio_version) {
  1223. ret = lpc_ich_init_gpio(dev);
  1224. if (!ret)
  1225. cell_added = true;
  1226. }
  1227. if (priv->chipset == LPC_APL) {
  1228. ret = lpc_ich_init_pinctrl(dev);
  1229. if (!ret)
  1230. cell_added = true;
  1231. }
  1232. if (lpc_chipset_info[priv->chipset].spi_type) {
  1233. ret = lpc_ich_init_spi(dev);
  1234. if (!ret)
  1235. cell_added = true;
  1236. }
  1237. /*
  1238. * We only care if at least one or none of the cells registered
  1239. * successfully.
  1240. */
  1241. if (!cell_added) {
  1242. dev_warn(&dev->dev, "No MFD cells added\n");
  1243. lpc_ich_restore_config_space(dev);
  1244. return -ENODEV;
  1245. }
  1246. return 0;
  1247. }
  1248. static void lpc_ich_remove(struct pci_dev *dev)
  1249. {
  1250. mfd_remove_devices(&dev->dev);
  1251. lpc_ich_restore_config_space(dev);
  1252. }
  1253. static struct pci_driver lpc_ich_driver = {
  1254. .name = "lpc_ich",
  1255. .id_table = lpc_ich_ids,
  1256. .probe = lpc_ich_probe,
  1257. .remove = lpc_ich_remove,
  1258. };
  1259. module_pci_driver(lpc_ich_driver);
  1260. MODULE_AUTHOR("Aaron Sierra <[email protected]>");
  1261. MODULE_DESCRIPTION("LPC interface for Intel ICH");
  1262. MODULE_LICENSE("GPL");