intel_soc_pmic_bxtwc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MFD core driver for Intel Broxton Whiskey Cove PMIC
  4. *
  5. * Copyright (C) 2015-2017, 2022 Intel Corporation. All rights reserved.
  6. */
  7. #include <linux/acpi.h>
  8. #include <linux/bits.h>
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/kernel.h>
  13. #include <linux/mfd/core.h>
  14. #include <linux/mfd/intel_soc_pmic.h>
  15. #include <linux/mfd/intel_soc_pmic_bxtwc.h>
  16. #include <linux/module.h>
  17. #include <asm/intel_scu_ipc.h>
  18. /* PMIC device registers */
  19. #define REG_ADDR_MASK GENMASK(15, 8)
  20. #define REG_ADDR_SHIFT 8
  21. #define REG_OFFSET_MASK GENMASK(7, 0)
  22. /* Interrupt Status Registers */
  23. #define BXTWC_IRQLVL1 0x4E02
  24. #define BXTWC_PWRBTNIRQ 0x4E03
  25. #define BXTWC_THRM0IRQ 0x4E04
  26. #define BXTWC_THRM1IRQ 0x4E05
  27. #define BXTWC_THRM2IRQ 0x4E06
  28. #define BXTWC_BCUIRQ 0x4E07
  29. #define BXTWC_ADCIRQ 0x4E08
  30. #define BXTWC_CHGR0IRQ 0x4E09
  31. #define BXTWC_CHGR1IRQ 0x4E0A
  32. #define BXTWC_GPIOIRQ0 0x4E0B
  33. #define BXTWC_GPIOIRQ1 0x4E0C
  34. #define BXTWC_CRITIRQ 0x4E0D
  35. #define BXTWC_TMUIRQ 0x4FB6
  36. /* Interrupt MASK Registers */
  37. #define BXTWC_MIRQLVL1 0x4E0E
  38. #define BXTWC_MIRQLVL1_MCHGR BIT(5)
  39. #define BXTWC_MPWRBTNIRQ 0x4E0F
  40. #define BXTWC_MTHRM0IRQ 0x4E12
  41. #define BXTWC_MTHRM1IRQ 0x4E13
  42. #define BXTWC_MTHRM2IRQ 0x4E14
  43. #define BXTWC_MBCUIRQ 0x4E15
  44. #define BXTWC_MADCIRQ 0x4E16
  45. #define BXTWC_MCHGR0IRQ 0x4E17
  46. #define BXTWC_MCHGR1IRQ 0x4E18
  47. #define BXTWC_MGPIO0IRQ 0x4E19
  48. #define BXTWC_MGPIO1IRQ 0x4E1A
  49. #define BXTWC_MCRITIRQ 0x4E1B
  50. #define BXTWC_MTMUIRQ 0x4FB7
  51. /* Whiskey Cove PMIC share same ACPI ID between different platforms */
  52. #define BROXTON_PMIC_WC_HRV 4
  53. #define PMC_PMIC_ACCESS 0xFF
  54. #define PMC_PMIC_READ 0x0
  55. #define PMC_PMIC_WRITE 0x1
  56. enum bxtwc_irqs {
  57. BXTWC_PWRBTN_LVL1_IRQ = 0,
  58. BXTWC_TMU_LVL1_IRQ,
  59. BXTWC_THRM_LVL1_IRQ,
  60. BXTWC_BCU_LVL1_IRQ,
  61. BXTWC_ADC_LVL1_IRQ,
  62. BXTWC_CHGR_LVL1_IRQ,
  63. BXTWC_GPIO_LVL1_IRQ,
  64. BXTWC_CRIT_LVL1_IRQ,
  65. };
  66. enum bxtwc_irqs_pwrbtn {
  67. BXTWC_PWRBTN_IRQ = 0,
  68. BXTWC_UIBTN_IRQ,
  69. };
  70. enum bxtwc_irqs_bcu {
  71. BXTWC_BCU_IRQ = 0,
  72. };
  73. enum bxtwc_irqs_adc {
  74. BXTWC_ADC_IRQ = 0,
  75. };
  76. enum bxtwc_irqs_chgr {
  77. BXTWC_USBC_IRQ = 0,
  78. BXTWC_CHGR0_IRQ,
  79. BXTWC_CHGR1_IRQ,
  80. };
  81. enum bxtwc_irqs_tmu {
  82. BXTWC_TMU_IRQ = 0,
  83. };
  84. enum bxtwc_irqs_crit {
  85. BXTWC_CRIT_IRQ = 0,
  86. };
  87. static const struct regmap_irq bxtwc_regmap_irqs[] = {
  88. REGMAP_IRQ_REG(BXTWC_PWRBTN_LVL1_IRQ, 0, BIT(0)),
  89. REGMAP_IRQ_REG(BXTWC_TMU_LVL1_IRQ, 0, BIT(1)),
  90. REGMAP_IRQ_REG(BXTWC_THRM_LVL1_IRQ, 0, BIT(2)),
  91. REGMAP_IRQ_REG(BXTWC_BCU_LVL1_IRQ, 0, BIT(3)),
  92. REGMAP_IRQ_REG(BXTWC_ADC_LVL1_IRQ, 0, BIT(4)),
  93. REGMAP_IRQ_REG(BXTWC_CHGR_LVL1_IRQ, 0, BIT(5)),
  94. REGMAP_IRQ_REG(BXTWC_GPIO_LVL1_IRQ, 0, BIT(6)),
  95. REGMAP_IRQ_REG(BXTWC_CRIT_LVL1_IRQ, 0, BIT(7)),
  96. };
  97. static const struct regmap_irq bxtwc_regmap_irqs_pwrbtn[] = {
  98. REGMAP_IRQ_REG(BXTWC_PWRBTN_IRQ, 0, BIT(0)),
  99. };
  100. static const struct regmap_irq bxtwc_regmap_irqs_bcu[] = {
  101. REGMAP_IRQ_REG(BXTWC_BCU_IRQ, 0, GENMASK(4, 0)),
  102. };
  103. static const struct regmap_irq bxtwc_regmap_irqs_adc[] = {
  104. REGMAP_IRQ_REG(BXTWC_ADC_IRQ, 0, GENMASK(7, 0)),
  105. };
  106. static const struct regmap_irq bxtwc_regmap_irqs_chgr[] = {
  107. REGMAP_IRQ_REG(BXTWC_USBC_IRQ, 0, BIT(5)),
  108. REGMAP_IRQ_REG(BXTWC_CHGR0_IRQ, 0, GENMASK(4, 0)),
  109. REGMAP_IRQ_REG(BXTWC_CHGR1_IRQ, 1, GENMASK(4, 0)),
  110. };
  111. static const struct regmap_irq bxtwc_regmap_irqs_tmu[] = {
  112. REGMAP_IRQ_REG(BXTWC_TMU_IRQ, 0, GENMASK(2, 1)),
  113. };
  114. static const struct regmap_irq bxtwc_regmap_irqs_crit[] = {
  115. REGMAP_IRQ_REG(BXTWC_CRIT_IRQ, 0, GENMASK(1, 0)),
  116. };
  117. static struct regmap_irq_chip bxtwc_regmap_irq_chip = {
  118. .name = "bxtwc_irq_chip",
  119. .status_base = BXTWC_IRQLVL1,
  120. .mask_base = BXTWC_MIRQLVL1,
  121. .irqs = bxtwc_regmap_irqs,
  122. .num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs),
  123. .num_regs = 1,
  124. };
  125. static struct regmap_irq_chip bxtwc_regmap_irq_chip_pwrbtn = {
  126. .name = "bxtwc_irq_chip_pwrbtn",
  127. .status_base = BXTWC_PWRBTNIRQ,
  128. .mask_base = BXTWC_MPWRBTNIRQ,
  129. .irqs = bxtwc_regmap_irqs_pwrbtn,
  130. .num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_pwrbtn),
  131. .num_regs = 1,
  132. };
  133. static struct regmap_irq_chip bxtwc_regmap_irq_chip_tmu = {
  134. .name = "bxtwc_irq_chip_tmu",
  135. .status_base = BXTWC_TMUIRQ,
  136. .mask_base = BXTWC_MTMUIRQ,
  137. .irqs = bxtwc_regmap_irqs_tmu,
  138. .num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_tmu),
  139. .num_regs = 1,
  140. };
  141. static struct regmap_irq_chip bxtwc_regmap_irq_chip_bcu = {
  142. .name = "bxtwc_irq_chip_bcu",
  143. .status_base = BXTWC_BCUIRQ,
  144. .mask_base = BXTWC_MBCUIRQ,
  145. .irqs = bxtwc_regmap_irqs_bcu,
  146. .num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_bcu),
  147. .num_regs = 1,
  148. };
  149. static struct regmap_irq_chip bxtwc_regmap_irq_chip_adc = {
  150. .name = "bxtwc_irq_chip_adc",
  151. .status_base = BXTWC_ADCIRQ,
  152. .mask_base = BXTWC_MADCIRQ,
  153. .irqs = bxtwc_regmap_irqs_adc,
  154. .num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_adc),
  155. .num_regs = 1,
  156. };
  157. static struct regmap_irq_chip bxtwc_regmap_irq_chip_chgr = {
  158. .name = "bxtwc_irq_chip_chgr",
  159. .status_base = BXTWC_CHGR0IRQ,
  160. .mask_base = BXTWC_MCHGR0IRQ,
  161. .irqs = bxtwc_regmap_irqs_chgr,
  162. .num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_chgr),
  163. .num_regs = 2,
  164. };
  165. static struct regmap_irq_chip bxtwc_regmap_irq_chip_crit = {
  166. .name = "bxtwc_irq_chip_crit",
  167. .status_base = BXTWC_CRITIRQ,
  168. .mask_base = BXTWC_MCRITIRQ,
  169. .irqs = bxtwc_regmap_irqs_crit,
  170. .num_irqs = ARRAY_SIZE(bxtwc_regmap_irqs_crit),
  171. .num_regs = 1,
  172. };
  173. static const struct resource gpio_resources[] = {
  174. DEFINE_RES_IRQ_NAMED(BXTWC_GPIO_LVL1_IRQ, "GPIO"),
  175. };
  176. static const struct resource adc_resources[] = {
  177. DEFINE_RES_IRQ_NAMED(BXTWC_ADC_IRQ, "ADC"),
  178. };
  179. static const struct resource usbc_resources[] = {
  180. DEFINE_RES_IRQ(BXTWC_USBC_IRQ),
  181. };
  182. static const struct resource charger_resources[] = {
  183. DEFINE_RES_IRQ_NAMED(BXTWC_CHGR0_IRQ, "CHARGER"),
  184. DEFINE_RES_IRQ_NAMED(BXTWC_CHGR1_IRQ, "CHARGER1"),
  185. };
  186. static const struct resource thermal_resources[] = {
  187. DEFINE_RES_IRQ(BXTWC_THRM_LVL1_IRQ),
  188. };
  189. static const struct resource bcu_resources[] = {
  190. DEFINE_RES_IRQ_NAMED(BXTWC_BCU_IRQ, "BCU"),
  191. };
  192. static const struct resource tmu_resources[] = {
  193. DEFINE_RES_IRQ_NAMED(BXTWC_TMU_IRQ, "TMU"),
  194. };
  195. static struct mfd_cell bxt_wc_dev[] = {
  196. {
  197. .name = "bxt_wcove_gpadc",
  198. .num_resources = ARRAY_SIZE(adc_resources),
  199. .resources = adc_resources,
  200. },
  201. {
  202. .name = "bxt_wcove_thermal",
  203. .num_resources = ARRAY_SIZE(thermal_resources),
  204. .resources = thermal_resources,
  205. },
  206. {
  207. .name = "bxt_wcove_usbc",
  208. .num_resources = ARRAY_SIZE(usbc_resources),
  209. .resources = usbc_resources,
  210. },
  211. {
  212. .name = "bxt_wcove_ext_charger",
  213. .num_resources = ARRAY_SIZE(charger_resources),
  214. .resources = charger_resources,
  215. },
  216. {
  217. .name = "bxt_wcove_bcu",
  218. .num_resources = ARRAY_SIZE(bcu_resources),
  219. .resources = bcu_resources,
  220. },
  221. {
  222. .name = "bxt_wcove_tmu",
  223. .num_resources = ARRAY_SIZE(tmu_resources),
  224. .resources = tmu_resources,
  225. },
  226. {
  227. .name = "bxt_wcove_gpio",
  228. .num_resources = ARRAY_SIZE(gpio_resources),
  229. .resources = gpio_resources,
  230. },
  231. {
  232. .name = "bxt_wcove_region",
  233. },
  234. };
  235. static int regmap_ipc_byte_reg_read(void *context, unsigned int reg,
  236. unsigned int *val)
  237. {
  238. int ret;
  239. int i2c_addr;
  240. u8 ipc_in[2];
  241. u8 ipc_out[4];
  242. struct intel_soc_pmic *pmic = context;
  243. if (!pmic)
  244. return -EINVAL;
  245. if (reg & REG_ADDR_MASK)
  246. i2c_addr = (reg & REG_ADDR_MASK) >> REG_ADDR_SHIFT;
  247. else
  248. i2c_addr = BXTWC_DEVICE1_ADDR;
  249. reg &= REG_OFFSET_MASK;
  250. ipc_in[0] = reg;
  251. ipc_in[1] = i2c_addr;
  252. ret = intel_scu_ipc_dev_command(pmic->scu, PMC_PMIC_ACCESS,
  253. PMC_PMIC_READ, ipc_in, sizeof(ipc_in),
  254. ipc_out, sizeof(ipc_out));
  255. if (ret)
  256. return ret;
  257. *val = ipc_out[0];
  258. return 0;
  259. }
  260. static int regmap_ipc_byte_reg_write(void *context, unsigned int reg,
  261. unsigned int val)
  262. {
  263. int i2c_addr;
  264. u8 ipc_in[3];
  265. struct intel_soc_pmic *pmic = context;
  266. if (!pmic)
  267. return -EINVAL;
  268. if (reg & REG_ADDR_MASK)
  269. i2c_addr = (reg & REG_ADDR_MASK) >> REG_ADDR_SHIFT;
  270. else
  271. i2c_addr = BXTWC_DEVICE1_ADDR;
  272. reg &= REG_OFFSET_MASK;
  273. ipc_in[0] = reg;
  274. ipc_in[1] = i2c_addr;
  275. ipc_in[2] = val;
  276. return intel_scu_ipc_dev_command(pmic->scu, PMC_PMIC_ACCESS,
  277. PMC_PMIC_WRITE, ipc_in, sizeof(ipc_in),
  278. NULL, 0);
  279. }
  280. /* sysfs interfaces to r/w PMIC registers, required by initial script */
  281. static unsigned long bxtwc_reg_addr;
  282. static ssize_t addr_show(struct device *dev,
  283. struct device_attribute *attr, char *buf)
  284. {
  285. return sysfs_emit(buf, "0x%lx\n", bxtwc_reg_addr);
  286. }
  287. static ssize_t addr_store(struct device *dev,
  288. struct device_attribute *attr, const char *buf, size_t count)
  289. {
  290. int ret;
  291. ret = kstrtoul(buf, 0, &bxtwc_reg_addr);
  292. if (ret)
  293. return ret;
  294. return count;
  295. }
  296. static ssize_t val_show(struct device *dev,
  297. struct device_attribute *attr, char *buf)
  298. {
  299. int ret;
  300. unsigned int val;
  301. struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
  302. ret = regmap_read(pmic->regmap, bxtwc_reg_addr, &val);
  303. if (ret) {
  304. dev_err(dev, "Failed to read 0x%lx\n", bxtwc_reg_addr);
  305. return ret;
  306. }
  307. return sysfs_emit(buf, "0x%02x\n", val);
  308. }
  309. static ssize_t val_store(struct device *dev,
  310. struct device_attribute *attr, const char *buf, size_t count)
  311. {
  312. int ret;
  313. unsigned int val;
  314. struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
  315. ret = kstrtouint(buf, 0, &val);
  316. if (ret)
  317. return ret;
  318. ret = regmap_write(pmic->regmap, bxtwc_reg_addr, val);
  319. if (ret) {
  320. dev_err(dev, "Failed to write value 0x%02x to address 0x%lx",
  321. val, bxtwc_reg_addr);
  322. return ret;
  323. }
  324. return count;
  325. }
  326. static DEVICE_ATTR_ADMIN_RW(addr);
  327. static DEVICE_ATTR_ADMIN_RW(val);
  328. static struct attribute *bxtwc_attrs[] = {
  329. &dev_attr_addr.attr,
  330. &dev_attr_val.attr,
  331. NULL
  332. };
  333. static const struct attribute_group bxtwc_group = {
  334. .attrs = bxtwc_attrs,
  335. };
  336. static const struct attribute_group *bxtwc_groups[] = {
  337. &bxtwc_group,
  338. NULL
  339. };
  340. static const struct regmap_config bxtwc_regmap_config = {
  341. .reg_bits = 16,
  342. .val_bits = 8,
  343. .reg_write = regmap_ipc_byte_reg_write,
  344. .reg_read = regmap_ipc_byte_reg_read,
  345. };
  346. static int bxtwc_add_chained_irq_chip(struct intel_soc_pmic *pmic,
  347. struct regmap_irq_chip_data *pdata,
  348. int pirq, int irq_flags,
  349. const struct regmap_irq_chip *chip,
  350. struct regmap_irq_chip_data **data)
  351. {
  352. int irq;
  353. irq = regmap_irq_get_virq(pdata, pirq);
  354. if (irq < 0)
  355. return dev_err_probe(pmic->dev, irq, "Failed to get parent vIRQ(%d) for chip %s\n",
  356. pirq, chip->name);
  357. return devm_regmap_add_irq_chip(pmic->dev, pmic->regmap, irq, irq_flags,
  358. 0, chip, data);
  359. }
  360. static int bxtwc_probe(struct platform_device *pdev)
  361. {
  362. struct device *dev = &pdev->dev;
  363. int ret;
  364. acpi_status status;
  365. unsigned long long hrv;
  366. struct intel_soc_pmic *pmic;
  367. status = acpi_evaluate_integer(ACPI_HANDLE(dev), "_HRV", NULL, &hrv);
  368. if (ACPI_FAILURE(status))
  369. return dev_err_probe(dev, -ENODEV, "Failed to get PMIC hardware revision\n");
  370. if (hrv != BROXTON_PMIC_WC_HRV)
  371. return dev_err_probe(dev, -ENODEV, "Invalid PMIC hardware revision: %llu\n", hrv);
  372. pmic = devm_kzalloc(dev, sizeof(*pmic), GFP_KERNEL);
  373. if (!pmic)
  374. return -ENOMEM;
  375. ret = platform_get_irq(pdev, 0);
  376. if (ret < 0)
  377. return ret;
  378. pmic->irq = ret;
  379. platform_set_drvdata(pdev, pmic);
  380. pmic->dev = dev;
  381. pmic->scu = devm_intel_scu_ipc_dev_get(dev);
  382. if (!pmic->scu)
  383. return -EPROBE_DEFER;
  384. pmic->regmap = devm_regmap_init(dev, NULL, pmic, &bxtwc_regmap_config);
  385. if (IS_ERR(pmic->regmap))
  386. return dev_err_probe(dev, PTR_ERR(pmic->regmap), "Failed to initialise regmap\n");
  387. ret = devm_regmap_add_irq_chip(dev, pmic->regmap, pmic->irq,
  388. IRQF_ONESHOT | IRQF_SHARED,
  389. 0, &bxtwc_regmap_irq_chip,
  390. &pmic->irq_chip_data);
  391. if (ret)
  392. return dev_err_probe(dev, ret, "Failed to add IRQ chip\n");
  393. ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
  394. BXTWC_PWRBTN_LVL1_IRQ,
  395. IRQF_ONESHOT,
  396. &bxtwc_regmap_irq_chip_pwrbtn,
  397. &pmic->irq_chip_data_pwrbtn);
  398. if (ret)
  399. return dev_err_probe(dev, ret, "Failed to add PWRBTN IRQ chip\n");
  400. ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
  401. BXTWC_TMU_LVL1_IRQ,
  402. IRQF_ONESHOT,
  403. &bxtwc_regmap_irq_chip_tmu,
  404. &pmic->irq_chip_data_tmu);
  405. if (ret)
  406. return dev_err_probe(dev, ret, "Failed to add TMU IRQ chip\n");
  407. /* Add chained IRQ handler for BCU IRQs */
  408. ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
  409. BXTWC_BCU_LVL1_IRQ,
  410. IRQF_ONESHOT,
  411. &bxtwc_regmap_irq_chip_bcu,
  412. &pmic->irq_chip_data_bcu);
  413. if (ret)
  414. return dev_err_probe(dev, ret, "Failed to add BUC IRQ chip\n");
  415. /* Add chained IRQ handler for ADC IRQs */
  416. ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
  417. BXTWC_ADC_LVL1_IRQ,
  418. IRQF_ONESHOT,
  419. &bxtwc_regmap_irq_chip_adc,
  420. &pmic->irq_chip_data_adc);
  421. if (ret)
  422. return dev_err_probe(dev, ret, "Failed to add ADC IRQ chip\n");
  423. /* Add chained IRQ handler for CHGR IRQs */
  424. ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
  425. BXTWC_CHGR_LVL1_IRQ,
  426. IRQF_ONESHOT,
  427. &bxtwc_regmap_irq_chip_chgr,
  428. &pmic->irq_chip_data_chgr);
  429. if (ret)
  430. return dev_err_probe(dev, ret, "Failed to add CHGR IRQ chip\n");
  431. /* Add chained IRQ handler for CRIT IRQs */
  432. ret = bxtwc_add_chained_irq_chip(pmic, pmic->irq_chip_data,
  433. BXTWC_CRIT_LVL1_IRQ,
  434. IRQF_ONESHOT,
  435. &bxtwc_regmap_irq_chip_crit,
  436. &pmic->irq_chip_data_crit);
  437. if (ret)
  438. return dev_err_probe(dev, ret, "Failed to add CRIT IRQ chip\n");
  439. ret = devm_mfd_add_devices(dev, PLATFORM_DEVID_NONE, bxt_wc_dev, ARRAY_SIZE(bxt_wc_dev),
  440. NULL, 0, NULL);
  441. if (ret)
  442. return dev_err_probe(dev, ret, "Failed to add devices\n");
  443. /*
  444. * There is a known H/W bug. Upon reset, BIT 5 of register
  445. * BXTWC_CHGR_LVL1_IRQ is 0 which is the expected value. However,
  446. * later it's set to 1(masked) automatically by hardware. So we
  447. * place the software workaround here to unmask it again in order
  448. * to re-enable the charger interrupt.
  449. */
  450. regmap_update_bits(pmic->regmap, BXTWC_MIRQLVL1, BXTWC_MIRQLVL1_MCHGR, 0);
  451. return 0;
  452. }
  453. static void bxtwc_shutdown(struct platform_device *pdev)
  454. {
  455. struct intel_soc_pmic *pmic = platform_get_drvdata(pdev);
  456. disable_irq(pmic->irq);
  457. }
  458. static int bxtwc_suspend(struct device *dev)
  459. {
  460. struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
  461. disable_irq(pmic->irq);
  462. return 0;
  463. }
  464. static int bxtwc_resume(struct device *dev)
  465. {
  466. struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
  467. enable_irq(pmic->irq);
  468. return 0;
  469. }
  470. static DEFINE_SIMPLE_DEV_PM_OPS(bxtwc_pm_ops, bxtwc_suspend, bxtwc_resume);
  471. static const struct acpi_device_id bxtwc_acpi_ids[] = {
  472. { "INT34D3", },
  473. { }
  474. };
  475. MODULE_DEVICE_TABLE(acpi, bxtwc_acpi_ids);
  476. static struct platform_driver bxtwc_driver = {
  477. .probe = bxtwc_probe,
  478. .shutdown = bxtwc_shutdown,
  479. .driver = {
  480. .name = "BXTWC PMIC",
  481. .pm = pm_sleep_ptr(&bxtwc_pm_ops),
  482. .acpi_match_table = bxtwc_acpi_ids,
  483. .dev_groups = bxtwc_groups,
  484. },
  485. };
  486. module_platform_driver(bxtwc_driver);
  487. MODULE_LICENSE("GPL v2");
  488. MODULE_AUTHOR("Qipeng Zha <[email protected]>");