intel-m10-bmc.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel MAX 10 Board Management Controller chip
  4. *
  5. * Copyright (C) 2018-2020 Intel Corporation. All rights reserved.
  6. */
  7. #include <linux/bitfield.h>
  8. #include <linux/init.h>
  9. #include <linux/mfd/core.h>
  10. #include <linux/mfd/intel-m10-bmc.h>
  11. #include <linux/module.h>
  12. #include <linux/mutex.h>
  13. #include <linux/regmap.h>
  14. #include <linux/spi/spi.h>
  15. enum m10bmc_type {
  16. M10_N3000,
  17. M10_D5005,
  18. M10_N5010,
  19. };
  20. static struct mfd_cell m10bmc_d5005_subdevs[] = {
  21. { .name = "d5005bmc-hwmon" },
  22. { .name = "d5005bmc-sec-update" }
  23. };
  24. static struct mfd_cell m10bmc_pacn3000_subdevs[] = {
  25. { .name = "n3000bmc-hwmon" },
  26. { .name = "n3000bmc-retimer" },
  27. { .name = "n3000bmc-sec-update" },
  28. };
  29. static struct mfd_cell m10bmc_n5010_subdevs[] = {
  30. { .name = "n5010bmc-hwmon" },
  31. };
  32. static const struct regmap_range m10bmc_regmap_range[] = {
  33. regmap_reg_range(M10BMC_LEGACY_BUILD_VER, M10BMC_LEGACY_BUILD_VER),
  34. regmap_reg_range(M10BMC_SYS_BASE, M10BMC_SYS_END),
  35. regmap_reg_range(M10BMC_FLASH_BASE, M10BMC_FLASH_END),
  36. };
  37. static const struct regmap_access_table m10bmc_access_table = {
  38. .yes_ranges = m10bmc_regmap_range,
  39. .n_yes_ranges = ARRAY_SIZE(m10bmc_regmap_range),
  40. };
  41. static struct regmap_config intel_m10bmc_regmap_config = {
  42. .reg_bits = 32,
  43. .val_bits = 32,
  44. .reg_stride = 4,
  45. .wr_table = &m10bmc_access_table,
  46. .rd_table = &m10bmc_access_table,
  47. .max_register = M10BMC_MEM_END,
  48. };
  49. static ssize_t bmc_version_show(struct device *dev,
  50. struct device_attribute *attr, char *buf)
  51. {
  52. struct intel_m10bmc *ddata = dev_get_drvdata(dev);
  53. unsigned int val;
  54. int ret;
  55. ret = m10bmc_sys_read(ddata, M10BMC_BUILD_VER, &val);
  56. if (ret)
  57. return ret;
  58. return sprintf(buf, "0x%x\n", val);
  59. }
  60. static DEVICE_ATTR_RO(bmc_version);
  61. static ssize_t bmcfw_version_show(struct device *dev,
  62. struct device_attribute *attr, char *buf)
  63. {
  64. struct intel_m10bmc *ddata = dev_get_drvdata(dev);
  65. unsigned int val;
  66. int ret;
  67. ret = m10bmc_sys_read(ddata, NIOS2_FW_VERSION, &val);
  68. if (ret)
  69. return ret;
  70. return sprintf(buf, "0x%x\n", val);
  71. }
  72. static DEVICE_ATTR_RO(bmcfw_version);
  73. static ssize_t mac_address_show(struct device *dev,
  74. struct device_attribute *attr, char *buf)
  75. {
  76. struct intel_m10bmc *max10 = dev_get_drvdata(dev);
  77. unsigned int macaddr_low, macaddr_high;
  78. int ret;
  79. ret = m10bmc_sys_read(max10, M10BMC_MAC_LOW, &macaddr_low);
  80. if (ret)
  81. return ret;
  82. ret = m10bmc_sys_read(max10, M10BMC_MAC_HIGH, &macaddr_high);
  83. if (ret)
  84. return ret;
  85. return sysfs_emit(buf, "%02x:%02x:%02x:%02x:%02x:%02x\n",
  86. (u8)FIELD_GET(M10BMC_MAC_BYTE1, macaddr_low),
  87. (u8)FIELD_GET(M10BMC_MAC_BYTE2, macaddr_low),
  88. (u8)FIELD_GET(M10BMC_MAC_BYTE3, macaddr_low),
  89. (u8)FIELD_GET(M10BMC_MAC_BYTE4, macaddr_low),
  90. (u8)FIELD_GET(M10BMC_MAC_BYTE5, macaddr_high),
  91. (u8)FIELD_GET(M10BMC_MAC_BYTE6, macaddr_high));
  92. }
  93. static DEVICE_ATTR_RO(mac_address);
  94. static ssize_t mac_count_show(struct device *dev,
  95. struct device_attribute *attr, char *buf)
  96. {
  97. struct intel_m10bmc *max10 = dev_get_drvdata(dev);
  98. unsigned int macaddr_high;
  99. int ret;
  100. ret = m10bmc_sys_read(max10, M10BMC_MAC_HIGH, &macaddr_high);
  101. if (ret)
  102. return ret;
  103. return sysfs_emit(buf, "%u\n",
  104. (u8)FIELD_GET(M10BMC_MAC_COUNT, macaddr_high));
  105. }
  106. static DEVICE_ATTR_RO(mac_count);
  107. static struct attribute *m10bmc_attrs[] = {
  108. &dev_attr_bmc_version.attr,
  109. &dev_attr_bmcfw_version.attr,
  110. &dev_attr_mac_address.attr,
  111. &dev_attr_mac_count.attr,
  112. NULL,
  113. };
  114. ATTRIBUTE_GROUPS(m10bmc);
  115. static int check_m10bmc_version(struct intel_m10bmc *ddata)
  116. {
  117. unsigned int v;
  118. int ret;
  119. /*
  120. * This check is to filter out the very old legacy BMC versions. In the
  121. * old BMC chips, the BMC version info is stored in the old version
  122. * register (M10BMC_LEGACY_BUILD_VER), so its read out value would have
  123. * not been M10BMC_VER_LEGACY_INVALID (0xffffffff). But in new BMC
  124. * chips that the driver supports, the value of this register should be
  125. * M10BMC_VER_LEGACY_INVALID.
  126. */
  127. ret = m10bmc_raw_read(ddata, M10BMC_LEGACY_BUILD_VER, &v);
  128. if (ret)
  129. return -ENODEV;
  130. if (v != M10BMC_VER_LEGACY_INVALID) {
  131. dev_err(ddata->dev, "bad version M10BMC detected\n");
  132. return -ENODEV;
  133. }
  134. return 0;
  135. }
  136. static int intel_m10_bmc_spi_probe(struct spi_device *spi)
  137. {
  138. const struct spi_device_id *id = spi_get_device_id(spi);
  139. struct device *dev = &spi->dev;
  140. struct mfd_cell *cells;
  141. struct intel_m10bmc *ddata;
  142. int ret, n_cell;
  143. ddata = devm_kzalloc(dev, sizeof(*ddata), GFP_KERNEL);
  144. if (!ddata)
  145. return -ENOMEM;
  146. ddata->dev = dev;
  147. ddata->regmap =
  148. devm_regmap_init_spi_avmm(spi, &intel_m10bmc_regmap_config);
  149. if (IS_ERR(ddata->regmap)) {
  150. ret = PTR_ERR(ddata->regmap);
  151. dev_err(dev, "Failed to allocate regmap: %d\n", ret);
  152. return ret;
  153. }
  154. spi_set_drvdata(spi, ddata);
  155. ret = check_m10bmc_version(ddata);
  156. if (ret) {
  157. dev_err(dev, "Failed to identify m10bmc hardware\n");
  158. return ret;
  159. }
  160. switch (id->driver_data) {
  161. case M10_N3000:
  162. cells = m10bmc_pacn3000_subdevs;
  163. n_cell = ARRAY_SIZE(m10bmc_pacn3000_subdevs);
  164. break;
  165. case M10_D5005:
  166. cells = m10bmc_d5005_subdevs;
  167. n_cell = ARRAY_SIZE(m10bmc_d5005_subdevs);
  168. break;
  169. case M10_N5010:
  170. cells = m10bmc_n5010_subdevs;
  171. n_cell = ARRAY_SIZE(m10bmc_n5010_subdevs);
  172. break;
  173. default:
  174. return -ENODEV;
  175. }
  176. ret = devm_mfd_add_devices(dev, PLATFORM_DEVID_AUTO, cells, n_cell,
  177. NULL, 0, NULL);
  178. if (ret)
  179. dev_err(dev, "Failed to register sub-devices: %d\n", ret);
  180. return ret;
  181. }
  182. static const struct spi_device_id m10bmc_spi_id[] = {
  183. { "m10-n3000", M10_N3000 },
  184. { "m10-d5005", M10_D5005 },
  185. { "m10-n5010", M10_N5010 },
  186. { }
  187. };
  188. MODULE_DEVICE_TABLE(spi, m10bmc_spi_id);
  189. static struct spi_driver intel_m10bmc_spi_driver = {
  190. .driver = {
  191. .name = "intel-m10-bmc",
  192. .dev_groups = m10bmc_groups,
  193. },
  194. .probe = intel_m10_bmc_spi_probe,
  195. .id_table = m10bmc_spi_id,
  196. };
  197. module_spi_driver(intel_m10bmc_spi_driver);
  198. MODULE_DESCRIPTION("Intel MAX 10 BMC Device Driver");
  199. MODULE_AUTHOR("Intel Corporation");
  200. MODULE_LICENSE("GPL v2");
  201. MODULE_ALIAS("spi:intel-m10-bmc");