asic3.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * driver/mfd/asic3.c
  4. *
  5. * Compaq ASIC3 support.
  6. *
  7. * Copyright 2001 Compaq Computer Corporation.
  8. * Copyright 2004-2005 Phil Blundell
  9. * Copyright 2007-2008 OpenedHand Ltd.
  10. *
  11. * Authors: Phil Blundell <[email protected]>,
  12. * Samuel Ortiz <[email protected]>
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. #include <linux/irq.h>
  17. #include <linux/gpio/driver.h>
  18. #include <linux/export.h>
  19. #include <linux/io.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/mfd/asic3.h>
  24. #include <linux/mfd/core.h>
  25. #include <linux/mfd/ds1wm.h>
  26. #include <linux/mfd/tmio.h>
  27. #include <linux/mmc/host.h>
  28. enum {
  29. ASIC3_CLOCK_SPI,
  30. ASIC3_CLOCK_OWM,
  31. ASIC3_CLOCK_PWM0,
  32. ASIC3_CLOCK_PWM1,
  33. ASIC3_CLOCK_LED0,
  34. ASIC3_CLOCK_LED1,
  35. ASIC3_CLOCK_LED2,
  36. ASIC3_CLOCK_SD_HOST,
  37. ASIC3_CLOCK_SD_BUS,
  38. ASIC3_CLOCK_SMBUS,
  39. ASIC3_CLOCK_EX0,
  40. ASIC3_CLOCK_EX1,
  41. };
  42. struct asic3_clk {
  43. int enabled;
  44. unsigned int cdex;
  45. unsigned long rate;
  46. };
  47. #define INIT_CDEX(_name, _rate) \
  48. [ASIC3_CLOCK_##_name] = { \
  49. .cdex = CLOCK_CDEX_##_name, \
  50. .rate = _rate, \
  51. }
  52. static struct asic3_clk asic3_clk_init[] __initdata = {
  53. INIT_CDEX(SPI, 0),
  54. INIT_CDEX(OWM, 5000000),
  55. INIT_CDEX(PWM0, 0),
  56. INIT_CDEX(PWM1, 0),
  57. INIT_CDEX(LED0, 0),
  58. INIT_CDEX(LED1, 0),
  59. INIT_CDEX(LED2, 0),
  60. INIT_CDEX(SD_HOST, 24576000),
  61. INIT_CDEX(SD_BUS, 12288000),
  62. INIT_CDEX(SMBUS, 0),
  63. INIT_CDEX(EX0, 32768),
  64. INIT_CDEX(EX1, 24576000),
  65. };
  66. struct asic3 {
  67. void __iomem *mapping;
  68. unsigned int bus_shift;
  69. unsigned int irq_nr;
  70. unsigned int irq_base;
  71. raw_spinlock_t lock;
  72. u16 irq_bothedge[4];
  73. struct gpio_chip gpio;
  74. struct device *dev;
  75. void __iomem *tmio_cnf;
  76. struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)];
  77. };
  78. static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
  79. void asic3_write_register(struct asic3 *asic, unsigned int reg, u32 value)
  80. {
  81. iowrite16(value, asic->mapping +
  82. (reg >> asic->bus_shift));
  83. }
  84. EXPORT_SYMBOL_GPL(asic3_write_register);
  85. u32 asic3_read_register(struct asic3 *asic, unsigned int reg)
  86. {
  87. return ioread16(asic->mapping +
  88. (reg >> asic->bus_shift));
  89. }
  90. EXPORT_SYMBOL_GPL(asic3_read_register);
  91. static void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set)
  92. {
  93. unsigned long flags;
  94. u32 val;
  95. raw_spin_lock_irqsave(&asic->lock, flags);
  96. val = asic3_read_register(asic, reg);
  97. if (set)
  98. val |= bits;
  99. else
  100. val &= ~bits;
  101. asic3_write_register(asic, reg, val);
  102. raw_spin_unlock_irqrestore(&asic->lock, flags);
  103. }
  104. /* IRQs */
  105. #define MAX_ASIC_ISR_LOOPS 20
  106. #define ASIC3_GPIO_BASE_INCR \
  107. (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
  108. static void asic3_irq_flip_edge(struct asic3 *asic,
  109. u32 base, int bit)
  110. {
  111. u16 edge;
  112. unsigned long flags;
  113. raw_spin_lock_irqsave(&asic->lock, flags);
  114. edge = asic3_read_register(asic,
  115. base + ASIC3_GPIO_EDGE_TRIGGER);
  116. edge ^= bit;
  117. asic3_write_register(asic,
  118. base + ASIC3_GPIO_EDGE_TRIGGER, edge);
  119. raw_spin_unlock_irqrestore(&asic->lock, flags);
  120. }
  121. static void asic3_irq_demux(struct irq_desc *desc)
  122. {
  123. struct asic3 *asic = irq_desc_get_handler_data(desc);
  124. struct irq_data *data = irq_desc_get_irq_data(desc);
  125. int iter, i;
  126. unsigned long flags;
  127. data->chip->irq_ack(data);
  128. for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
  129. u32 status;
  130. int bank;
  131. raw_spin_lock_irqsave(&asic->lock, flags);
  132. status = asic3_read_register(asic,
  133. ASIC3_OFFSET(INTR, P_INT_STAT));
  134. raw_spin_unlock_irqrestore(&asic->lock, flags);
  135. /* Check all ten register bits */
  136. if ((status & 0x3ff) == 0)
  137. break;
  138. /* Handle GPIO IRQs */
  139. for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
  140. if (status & (1 << bank)) {
  141. unsigned long base, istat;
  142. base = ASIC3_GPIO_A_BASE
  143. + bank * ASIC3_GPIO_BASE_INCR;
  144. raw_spin_lock_irqsave(&asic->lock, flags);
  145. istat = asic3_read_register(asic,
  146. base +
  147. ASIC3_GPIO_INT_STATUS);
  148. /* Clearing IntStatus */
  149. asic3_write_register(asic,
  150. base +
  151. ASIC3_GPIO_INT_STATUS, 0);
  152. raw_spin_unlock_irqrestore(&asic->lock, flags);
  153. for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
  154. int bit = (1 << i);
  155. unsigned int irqnr;
  156. if (!(istat & bit))
  157. continue;
  158. irqnr = asic->irq_base +
  159. (ASIC3_GPIOS_PER_BANK * bank)
  160. + i;
  161. generic_handle_irq(irqnr);
  162. if (asic->irq_bothedge[bank] & bit)
  163. asic3_irq_flip_edge(asic, base,
  164. bit);
  165. }
  166. }
  167. }
  168. /* Handle remaining IRQs in the status register */
  169. for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
  170. /* They start at bit 4 and go up */
  171. if (status & (1 << (i - ASIC3_NUM_GPIOS + 4)))
  172. generic_handle_irq(asic->irq_base + i);
  173. }
  174. }
  175. if (iter >= MAX_ASIC_ISR_LOOPS)
  176. dev_err(asic->dev, "interrupt processing overrun\n");
  177. }
  178. static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
  179. {
  180. int n;
  181. n = (irq - asic->irq_base) >> 4;
  182. return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
  183. }
  184. static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
  185. {
  186. return (irq - asic->irq_base) & 0xf;
  187. }
  188. static void asic3_mask_gpio_irq(struct irq_data *data)
  189. {
  190. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  191. u32 val, bank, index;
  192. unsigned long flags;
  193. bank = asic3_irq_to_bank(asic, data->irq);
  194. index = asic3_irq_to_index(asic, data->irq);
  195. raw_spin_lock_irqsave(&asic->lock, flags);
  196. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  197. val |= 1 << index;
  198. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  199. raw_spin_unlock_irqrestore(&asic->lock, flags);
  200. }
  201. static void asic3_mask_irq(struct irq_data *data)
  202. {
  203. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  204. int regval;
  205. unsigned long flags;
  206. raw_spin_lock_irqsave(&asic->lock, flags);
  207. regval = asic3_read_register(asic,
  208. ASIC3_INTR_BASE +
  209. ASIC3_INTR_INT_MASK);
  210. regval &= ~(ASIC3_INTMASK_MASK0 <<
  211. (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  212. asic3_write_register(asic,
  213. ASIC3_INTR_BASE +
  214. ASIC3_INTR_INT_MASK,
  215. regval);
  216. raw_spin_unlock_irqrestore(&asic->lock, flags);
  217. }
  218. static void asic3_unmask_gpio_irq(struct irq_data *data)
  219. {
  220. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  221. u32 val, bank, index;
  222. unsigned long flags;
  223. bank = asic3_irq_to_bank(asic, data->irq);
  224. index = asic3_irq_to_index(asic, data->irq);
  225. raw_spin_lock_irqsave(&asic->lock, flags);
  226. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  227. val &= ~(1 << index);
  228. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  229. raw_spin_unlock_irqrestore(&asic->lock, flags);
  230. }
  231. static void asic3_unmask_irq(struct irq_data *data)
  232. {
  233. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  234. int regval;
  235. unsigned long flags;
  236. raw_spin_lock_irqsave(&asic->lock, flags);
  237. regval = asic3_read_register(asic,
  238. ASIC3_INTR_BASE +
  239. ASIC3_INTR_INT_MASK);
  240. regval |= (ASIC3_INTMASK_MASK0 <<
  241. (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  242. asic3_write_register(asic,
  243. ASIC3_INTR_BASE +
  244. ASIC3_INTR_INT_MASK,
  245. regval);
  246. raw_spin_unlock_irqrestore(&asic->lock, flags);
  247. }
  248. static int asic3_gpio_irq_type(struct irq_data *data, unsigned int type)
  249. {
  250. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  251. u32 bank, index;
  252. u16 trigger, level, edge, bit;
  253. unsigned long flags;
  254. bank = asic3_irq_to_bank(asic, data->irq);
  255. index = asic3_irq_to_index(asic, data->irq);
  256. bit = 1<<index;
  257. raw_spin_lock_irqsave(&asic->lock, flags);
  258. level = asic3_read_register(asic,
  259. bank + ASIC3_GPIO_LEVEL_TRIGGER);
  260. edge = asic3_read_register(asic,
  261. bank + ASIC3_GPIO_EDGE_TRIGGER);
  262. trigger = asic3_read_register(asic,
  263. bank + ASIC3_GPIO_TRIGGER_TYPE);
  264. asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] &= ~bit;
  265. if (type == IRQ_TYPE_EDGE_RISING) {
  266. trigger |= bit;
  267. edge |= bit;
  268. } else if (type == IRQ_TYPE_EDGE_FALLING) {
  269. trigger |= bit;
  270. edge &= ~bit;
  271. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  272. trigger |= bit;
  273. if (asic3_gpio_get(&asic->gpio, data->irq - asic->irq_base))
  274. edge &= ~bit;
  275. else
  276. edge |= bit;
  277. asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] |= bit;
  278. } else if (type == IRQ_TYPE_LEVEL_LOW) {
  279. trigger &= ~bit;
  280. level &= ~bit;
  281. } else if (type == IRQ_TYPE_LEVEL_HIGH) {
  282. trigger &= ~bit;
  283. level |= bit;
  284. } else {
  285. /*
  286. * if type == IRQ_TYPE_NONE, we should mask interrupts, but
  287. * be careful to not unmask them if mask was also called.
  288. * Probably need internal state for mask.
  289. */
  290. dev_notice(asic->dev, "irq type not changed\n");
  291. }
  292. asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
  293. level);
  294. asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
  295. edge);
  296. asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
  297. trigger);
  298. raw_spin_unlock_irqrestore(&asic->lock, flags);
  299. return 0;
  300. }
  301. static int asic3_gpio_irq_set_wake(struct irq_data *data, unsigned int on)
  302. {
  303. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  304. u32 bank, index;
  305. u16 bit;
  306. bank = asic3_irq_to_bank(asic, data->irq);
  307. index = asic3_irq_to_index(asic, data->irq);
  308. bit = 1<<index;
  309. asic3_set_register(asic, bank + ASIC3_GPIO_SLEEP_MASK, bit, !on);
  310. return 0;
  311. }
  312. static struct irq_chip asic3_gpio_irq_chip = {
  313. .name = "ASIC3-GPIO",
  314. .irq_ack = asic3_mask_gpio_irq,
  315. .irq_mask = asic3_mask_gpio_irq,
  316. .irq_unmask = asic3_unmask_gpio_irq,
  317. .irq_set_type = asic3_gpio_irq_type,
  318. .irq_set_wake = asic3_gpio_irq_set_wake,
  319. };
  320. static struct irq_chip asic3_irq_chip = {
  321. .name = "ASIC3",
  322. .irq_ack = asic3_mask_irq,
  323. .irq_mask = asic3_mask_irq,
  324. .irq_unmask = asic3_unmask_irq,
  325. };
  326. static int __init asic3_irq_probe(struct platform_device *pdev)
  327. {
  328. struct asic3 *asic = platform_get_drvdata(pdev);
  329. unsigned long clksel = 0;
  330. unsigned int irq, irq_base;
  331. int ret;
  332. ret = platform_get_irq(pdev, 0);
  333. if (ret < 0)
  334. return ret;
  335. asic->irq_nr = ret;
  336. /* turn on clock to IRQ controller */
  337. clksel |= CLOCK_SEL_CX;
  338. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  339. clksel);
  340. irq_base = asic->irq_base;
  341. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  342. if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
  343. irq_set_chip(irq, &asic3_gpio_irq_chip);
  344. else
  345. irq_set_chip(irq, &asic3_irq_chip);
  346. irq_set_chip_data(irq, asic);
  347. irq_set_handler(irq, handle_level_irq);
  348. irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
  349. }
  350. asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
  351. ASIC3_INTMASK_GINTMASK);
  352. irq_set_chained_handler_and_data(asic->irq_nr, asic3_irq_demux, asic);
  353. irq_set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
  354. return 0;
  355. }
  356. static void asic3_irq_remove(struct platform_device *pdev)
  357. {
  358. struct asic3 *asic = platform_get_drvdata(pdev);
  359. unsigned int irq, irq_base;
  360. irq_base = asic->irq_base;
  361. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  362. irq_set_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
  363. irq_set_chip_and_handler(irq, NULL, NULL);
  364. irq_set_chip_data(irq, NULL);
  365. }
  366. irq_set_chained_handler(asic->irq_nr, NULL);
  367. }
  368. /* GPIOs */
  369. static int asic3_gpio_direction(struct gpio_chip *chip,
  370. unsigned offset, int out)
  371. {
  372. u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
  373. unsigned int gpio_base;
  374. unsigned long flags;
  375. struct asic3 *asic;
  376. asic = gpiochip_get_data(chip);
  377. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  378. if (gpio_base > ASIC3_GPIO_D_BASE) {
  379. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  380. gpio_base, offset);
  381. return -EINVAL;
  382. }
  383. raw_spin_lock_irqsave(&asic->lock, flags);
  384. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
  385. /* Input is 0, Output is 1 */
  386. if (out)
  387. out_reg |= mask;
  388. else
  389. out_reg &= ~mask;
  390. asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
  391. raw_spin_unlock_irqrestore(&asic->lock, flags);
  392. return 0;
  393. }
  394. static int asic3_gpio_direction_input(struct gpio_chip *chip,
  395. unsigned offset)
  396. {
  397. return asic3_gpio_direction(chip, offset, 0);
  398. }
  399. static int asic3_gpio_direction_output(struct gpio_chip *chip,
  400. unsigned offset, int value)
  401. {
  402. return asic3_gpio_direction(chip, offset, 1);
  403. }
  404. static int asic3_gpio_get(struct gpio_chip *chip,
  405. unsigned offset)
  406. {
  407. unsigned int gpio_base;
  408. u32 mask = ASIC3_GPIO_TO_MASK(offset);
  409. struct asic3 *asic;
  410. asic = gpiochip_get_data(chip);
  411. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  412. if (gpio_base > ASIC3_GPIO_D_BASE) {
  413. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  414. gpio_base, offset);
  415. return -EINVAL;
  416. }
  417. return !!(asic3_read_register(asic,
  418. gpio_base + ASIC3_GPIO_STATUS) & mask);
  419. }
  420. static void asic3_gpio_set(struct gpio_chip *chip,
  421. unsigned offset, int value)
  422. {
  423. u32 mask, out_reg;
  424. unsigned int gpio_base;
  425. unsigned long flags;
  426. struct asic3 *asic;
  427. asic = gpiochip_get_data(chip);
  428. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  429. if (gpio_base > ASIC3_GPIO_D_BASE) {
  430. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  431. gpio_base, offset);
  432. return;
  433. }
  434. mask = ASIC3_GPIO_TO_MASK(offset);
  435. raw_spin_lock_irqsave(&asic->lock, flags);
  436. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
  437. if (value)
  438. out_reg |= mask;
  439. else
  440. out_reg &= ~mask;
  441. asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
  442. raw_spin_unlock_irqrestore(&asic->lock, flags);
  443. }
  444. static int asic3_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  445. {
  446. struct asic3 *asic = gpiochip_get_data(chip);
  447. return asic->irq_base + offset;
  448. }
  449. static __init int asic3_gpio_probe(struct platform_device *pdev,
  450. u16 *gpio_config, int num)
  451. {
  452. struct asic3 *asic = platform_get_drvdata(pdev);
  453. u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
  454. u16 out_reg[ASIC3_NUM_GPIO_BANKS];
  455. u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
  456. int i;
  457. memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  458. memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  459. memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  460. /* Enable all GPIOs */
  461. asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
  462. asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
  463. asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
  464. asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
  465. for (i = 0; i < num; i++) {
  466. u8 alt, pin, dir, init, bank_num, bit_num;
  467. u16 config = gpio_config[i];
  468. pin = ASIC3_CONFIG_GPIO_PIN(config);
  469. alt = ASIC3_CONFIG_GPIO_ALT(config);
  470. dir = ASIC3_CONFIG_GPIO_DIR(config);
  471. init = ASIC3_CONFIG_GPIO_INIT(config);
  472. bank_num = ASIC3_GPIO_TO_BANK(pin);
  473. bit_num = ASIC3_GPIO_TO_BIT(pin);
  474. alt_reg[bank_num] |= (alt << bit_num);
  475. out_reg[bank_num] |= (init << bit_num);
  476. dir_reg[bank_num] |= (dir << bit_num);
  477. }
  478. for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
  479. asic3_write_register(asic,
  480. ASIC3_BANK_TO_BASE(i) +
  481. ASIC3_GPIO_DIRECTION,
  482. dir_reg[i]);
  483. asic3_write_register(asic,
  484. ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
  485. out_reg[i]);
  486. asic3_write_register(asic,
  487. ASIC3_BANK_TO_BASE(i) +
  488. ASIC3_GPIO_ALT_FUNCTION,
  489. alt_reg[i]);
  490. }
  491. return gpiochip_add_data(&asic->gpio, asic);
  492. }
  493. static void asic3_gpio_remove(struct platform_device *pdev)
  494. {
  495. struct asic3 *asic = platform_get_drvdata(pdev);
  496. gpiochip_remove(&asic->gpio);
  497. }
  498. static void asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk)
  499. {
  500. unsigned long flags;
  501. u32 cdex;
  502. raw_spin_lock_irqsave(&asic->lock, flags);
  503. if (clk->enabled++ == 0) {
  504. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  505. cdex |= clk->cdex;
  506. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  507. }
  508. raw_spin_unlock_irqrestore(&asic->lock, flags);
  509. }
  510. static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk)
  511. {
  512. unsigned long flags;
  513. u32 cdex;
  514. WARN_ON(clk->enabled == 0);
  515. raw_spin_lock_irqsave(&asic->lock, flags);
  516. if (--clk->enabled == 0) {
  517. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  518. cdex &= ~clk->cdex;
  519. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  520. }
  521. raw_spin_unlock_irqrestore(&asic->lock, flags);
  522. }
  523. /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
  524. static struct ds1wm_driver_data ds1wm_pdata = {
  525. .active_high = 1,
  526. .reset_recover_delay = 1,
  527. };
  528. static struct resource ds1wm_resources[] = {
  529. {
  530. .start = ASIC3_OWM_BASE,
  531. .end = ASIC3_OWM_BASE + 0x13,
  532. .flags = IORESOURCE_MEM,
  533. },
  534. {
  535. .start = ASIC3_IRQ_OWM,
  536. .end = ASIC3_IRQ_OWM,
  537. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  538. },
  539. };
  540. static int ds1wm_enable(struct platform_device *pdev)
  541. {
  542. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  543. /* Turn on external clocks and the OWM clock */
  544. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  545. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  546. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  547. usleep_range(1000, 5000);
  548. /* Reset and enable DS1WM */
  549. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  550. ASIC3_EXTCF_OWM_RESET, 1);
  551. usleep_range(1000, 5000);
  552. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  553. ASIC3_EXTCF_OWM_RESET, 0);
  554. usleep_range(1000, 5000);
  555. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  556. ASIC3_EXTCF_OWM_EN, 1);
  557. usleep_range(1000, 5000);
  558. return 0;
  559. }
  560. static int ds1wm_disable(struct platform_device *pdev)
  561. {
  562. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  563. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  564. ASIC3_EXTCF_OWM_EN, 0);
  565. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  566. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  567. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  568. return 0;
  569. }
  570. static const struct mfd_cell asic3_cell_ds1wm = {
  571. .name = "ds1wm",
  572. .enable = ds1wm_enable,
  573. .disable = ds1wm_disable,
  574. .platform_data = &ds1wm_pdata,
  575. .pdata_size = sizeof(ds1wm_pdata),
  576. .num_resources = ARRAY_SIZE(ds1wm_resources),
  577. .resources = ds1wm_resources,
  578. };
  579. static void asic3_mmc_pwr(struct platform_device *pdev, int state)
  580. {
  581. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  582. tmio_core_mmc_pwr(asic->tmio_cnf, 1 - asic->bus_shift, state);
  583. }
  584. static void asic3_mmc_clk_div(struct platform_device *pdev, int state)
  585. {
  586. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  587. tmio_core_mmc_clk_div(asic->tmio_cnf, 1 - asic->bus_shift, state);
  588. }
  589. static struct tmio_mmc_data asic3_mmc_data = {
  590. .hclk = 24576000,
  591. .ocr_mask = MMC_VDD_32_33 | MMC_VDD_33_34,
  592. .set_pwr = asic3_mmc_pwr,
  593. .set_clk_div = asic3_mmc_clk_div,
  594. };
  595. static struct resource asic3_mmc_resources[] = {
  596. DEFINE_RES_MEM(ASIC3_SD_CTRL_BASE, 0x400),
  597. DEFINE_RES_IRQ(0)
  598. };
  599. static int asic3_mmc_enable(struct platform_device *pdev)
  600. {
  601. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  602. /* Not sure if it must be done bit by bit, but leaving as-is */
  603. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  604. ASIC3_SDHWCTRL_LEVCD, 1);
  605. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  606. ASIC3_SDHWCTRL_LEVWP, 1);
  607. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  608. ASIC3_SDHWCTRL_SUSPEND, 0);
  609. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  610. ASIC3_SDHWCTRL_PCLR, 0);
  611. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  612. /* CLK32 used for card detection and for interruption detection
  613. * when HCLK is stopped.
  614. */
  615. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  616. usleep_range(1000, 5000);
  617. /* HCLK 24.576 MHz, BCLK 12.288 MHz: */
  618. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  619. CLOCK_SEL_CX | CLOCK_SEL_SD_HCLK_SEL);
  620. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  621. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  622. usleep_range(1000, 5000);
  623. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  624. ASIC3_EXTCF_SD_MEM_ENABLE, 1);
  625. /* Enable SD card slot 3.3V power supply */
  626. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  627. ASIC3_SDHWCTRL_SDPWR, 1);
  628. /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */
  629. tmio_core_mmc_enable(asic->tmio_cnf, 1 - asic->bus_shift,
  630. ASIC3_SD_CTRL_BASE >> 1);
  631. return 0;
  632. }
  633. static int asic3_mmc_disable(struct platform_device *pdev)
  634. {
  635. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  636. /* Put in suspend mode */
  637. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  638. ASIC3_SDHWCTRL_SUSPEND, 1);
  639. /* Disable clocks */
  640. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  641. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  642. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  643. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  644. return 0;
  645. }
  646. static const struct mfd_cell asic3_cell_mmc = {
  647. .name = "tmio-mmc",
  648. .enable = asic3_mmc_enable,
  649. .disable = asic3_mmc_disable,
  650. .suspend = asic3_mmc_disable,
  651. .resume = asic3_mmc_enable,
  652. .platform_data = &asic3_mmc_data,
  653. .pdata_size = sizeof(asic3_mmc_data),
  654. .num_resources = ARRAY_SIZE(asic3_mmc_resources),
  655. .resources = asic3_mmc_resources,
  656. };
  657. static const int clock_ledn[ASIC3_NUM_LEDS] = {
  658. [0] = ASIC3_CLOCK_LED0,
  659. [1] = ASIC3_CLOCK_LED1,
  660. [2] = ASIC3_CLOCK_LED2,
  661. };
  662. static int asic3_leds_enable(struct platform_device *pdev)
  663. {
  664. const struct mfd_cell *cell = mfd_get_cell(pdev);
  665. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  666. asic3_clk_enable(asic, &asic->clocks[clock_ledn[cell->id]]);
  667. return 0;
  668. }
  669. static int asic3_leds_disable(struct platform_device *pdev)
  670. {
  671. const struct mfd_cell *cell = mfd_get_cell(pdev);
  672. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  673. asic3_clk_disable(asic, &asic->clocks[clock_ledn[cell->id]]);
  674. return 0;
  675. }
  676. static int asic3_leds_suspend(struct platform_device *pdev)
  677. {
  678. const struct mfd_cell *cell = mfd_get_cell(pdev);
  679. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  680. while (asic3_gpio_get(&asic->gpio, ASIC3_GPIO(C, cell->id)) != 0)
  681. usleep_range(1000, 5000);
  682. asic3_clk_disable(asic, &asic->clocks[clock_ledn[cell->id]]);
  683. return 0;
  684. }
  685. static struct mfd_cell asic3_cell_leds[ASIC3_NUM_LEDS] = {
  686. [0] = {
  687. .name = "leds-asic3",
  688. .id = 0,
  689. .enable = asic3_leds_enable,
  690. .disable = asic3_leds_disable,
  691. .suspend = asic3_leds_suspend,
  692. .resume = asic3_leds_enable,
  693. },
  694. [1] = {
  695. .name = "leds-asic3",
  696. .id = 1,
  697. .enable = asic3_leds_enable,
  698. .disable = asic3_leds_disable,
  699. .suspend = asic3_leds_suspend,
  700. .resume = asic3_leds_enable,
  701. },
  702. [2] = {
  703. .name = "leds-asic3",
  704. .id = 2,
  705. .enable = asic3_leds_enable,
  706. .disable = asic3_leds_disable,
  707. .suspend = asic3_leds_suspend,
  708. .resume = asic3_leds_enable,
  709. },
  710. };
  711. static int __init asic3_mfd_probe(struct platform_device *pdev,
  712. struct asic3_platform_data *pdata,
  713. struct resource *mem)
  714. {
  715. struct asic3 *asic = platform_get_drvdata(pdev);
  716. struct resource *mem_sdio;
  717. int irq, ret;
  718. mem_sdio = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  719. if (!mem_sdio)
  720. dev_dbg(asic->dev, "no SDIO MEM resource\n");
  721. irq = platform_get_irq(pdev, 1);
  722. if (irq < 0)
  723. dev_dbg(asic->dev, "no SDIO IRQ resource\n");
  724. /* DS1WM */
  725. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  726. ASIC3_EXTCF_OWM_SMB, 0);
  727. ds1wm_resources[0].start >>= asic->bus_shift;
  728. ds1wm_resources[0].end >>= asic->bus_shift;
  729. /* MMC */
  730. if (mem_sdio) {
  731. asic->tmio_cnf = ioremap((ASIC3_SD_CONFIG_BASE >>
  732. asic->bus_shift) + mem_sdio->start,
  733. ASIC3_SD_CONFIG_SIZE >> asic->bus_shift);
  734. if (!asic->tmio_cnf) {
  735. ret = -ENOMEM;
  736. dev_dbg(asic->dev, "Couldn't ioremap SD_CONFIG\n");
  737. goto out;
  738. }
  739. }
  740. asic3_mmc_resources[0].start >>= asic->bus_shift;
  741. asic3_mmc_resources[0].end >>= asic->bus_shift;
  742. if (pdata->clock_rate) {
  743. ds1wm_pdata.clock_rate = pdata->clock_rate;
  744. ret = mfd_add_devices(&pdev->dev, pdev->id,
  745. &asic3_cell_ds1wm, 1, mem, asic->irq_base, NULL);
  746. if (ret < 0)
  747. goto out_unmap;
  748. }
  749. if (mem_sdio && (irq >= 0)) {
  750. ret = mfd_add_devices(&pdev->dev, pdev->id,
  751. &asic3_cell_mmc, 1, mem_sdio, irq, NULL);
  752. if (ret < 0)
  753. goto out_unmap;
  754. }
  755. ret = 0;
  756. if (pdata->leds) {
  757. int i;
  758. for (i = 0; i < ASIC3_NUM_LEDS; ++i) {
  759. asic3_cell_leds[i].platform_data = &pdata->leds[i];
  760. asic3_cell_leds[i].pdata_size = sizeof(pdata->leds[i]);
  761. }
  762. ret = mfd_add_devices(&pdev->dev, 0,
  763. asic3_cell_leds, ASIC3_NUM_LEDS, NULL, 0, NULL);
  764. }
  765. return ret;
  766. out_unmap:
  767. if (asic->tmio_cnf)
  768. iounmap(asic->tmio_cnf);
  769. out:
  770. return ret;
  771. }
  772. static void asic3_mfd_remove(struct platform_device *pdev)
  773. {
  774. struct asic3 *asic = platform_get_drvdata(pdev);
  775. mfd_remove_devices(&pdev->dev);
  776. iounmap(asic->tmio_cnf);
  777. }
  778. /* Core */
  779. static int __init asic3_probe(struct platform_device *pdev)
  780. {
  781. struct asic3_platform_data *pdata = dev_get_platdata(&pdev->dev);
  782. struct asic3 *asic;
  783. struct resource *mem;
  784. unsigned long clksel;
  785. int ret = 0;
  786. asic = devm_kzalloc(&pdev->dev,
  787. sizeof(struct asic3), GFP_KERNEL);
  788. if (!asic)
  789. return -ENOMEM;
  790. raw_spin_lock_init(&asic->lock);
  791. platform_set_drvdata(pdev, asic);
  792. asic->dev = &pdev->dev;
  793. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  794. if (!mem) {
  795. dev_err(asic->dev, "no MEM resource\n");
  796. return -ENOMEM;
  797. }
  798. asic->mapping = ioremap(mem->start, resource_size(mem));
  799. if (!asic->mapping) {
  800. dev_err(asic->dev, "Couldn't ioremap\n");
  801. return -ENOMEM;
  802. }
  803. asic->irq_base = pdata->irq_base;
  804. /* calculate bus shift from mem resource */
  805. asic->bus_shift = 2 - (resource_size(mem) >> 12);
  806. clksel = 0;
  807. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
  808. ret = asic3_irq_probe(pdev);
  809. if (ret < 0) {
  810. dev_err(asic->dev, "Couldn't probe IRQs\n");
  811. goto out_unmap;
  812. }
  813. asic->gpio.label = "asic3";
  814. asic->gpio.base = pdata->gpio_base;
  815. asic->gpio.ngpio = ASIC3_NUM_GPIOS;
  816. asic->gpio.get = asic3_gpio_get;
  817. asic->gpio.set = asic3_gpio_set;
  818. asic->gpio.direction_input = asic3_gpio_direction_input;
  819. asic->gpio.direction_output = asic3_gpio_direction_output;
  820. asic->gpio.to_irq = asic3_gpio_to_irq;
  821. ret = asic3_gpio_probe(pdev,
  822. pdata->gpio_config,
  823. pdata->gpio_config_num);
  824. if (ret < 0) {
  825. dev_err(asic->dev, "GPIO probe failed\n");
  826. goto out_irq;
  827. }
  828. /* Making a per-device copy is only needed for the
  829. * theoretical case of multiple ASIC3s on one board:
  830. */
  831. memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init));
  832. asic3_mfd_probe(pdev, pdata, mem);
  833. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  834. (ASIC3_EXTCF_CF0_BUF_EN|ASIC3_EXTCF_CF0_PWAIT_EN), 1);
  835. dev_info(asic->dev, "ASIC3 Core driver\n");
  836. return 0;
  837. out_irq:
  838. asic3_irq_remove(pdev);
  839. out_unmap:
  840. iounmap(asic->mapping);
  841. return ret;
  842. }
  843. static int asic3_remove(struct platform_device *pdev)
  844. {
  845. struct asic3 *asic = platform_get_drvdata(pdev);
  846. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  847. (ASIC3_EXTCF_CF0_BUF_EN|ASIC3_EXTCF_CF0_PWAIT_EN), 0);
  848. asic3_mfd_remove(pdev);
  849. asic3_gpio_remove(pdev);
  850. asic3_irq_remove(pdev);
  851. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
  852. iounmap(asic->mapping);
  853. return 0;
  854. }
  855. static void asic3_shutdown(struct platform_device *pdev)
  856. {
  857. }
  858. static struct platform_driver asic3_device_driver = {
  859. .driver = {
  860. .name = "asic3",
  861. },
  862. .remove = asic3_remove,
  863. .shutdown = asic3_shutdown,
  864. };
  865. static int __init asic3_init(void)
  866. {
  867. int retval = 0;
  868. retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
  869. return retval;
  870. }
  871. subsys_initcall(asic3_init);