leds-lgm-sso.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Lightning Mountain SoC LED Serial Shift Output Controller driver
  4. *
  5. * Copyright (c) 2020 Intel Corporation.
  6. */
  7. #include <linux/bitfield.h>
  8. #include <linux/clk.h>
  9. #include <linux/gpio/consumer.h>
  10. #include <linux/gpio/driver.h>
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/leds.h>
  14. #include <linux/mfd/syscon.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/property.h>
  18. #include <linux/regmap.h>
  19. #include <linux/sizes.h>
  20. #include <linux/uaccess.h>
  21. #define SSO_DEV_NAME "lgm-sso"
  22. #define LED_BLINK_H8_0 0x0
  23. #define LED_BLINK_H8_1 0x4
  24. #define GET_FREQ_OFFSET(pin, src) (((pin) * 6) + ((src) * 2))
  25. #define GET_SRC_OFFSET(pinc) (((pin) * 6) + 4)
  26. #define DUTY_CYCLE(x) (0x8 + ((x) * 4))
  27. #define SSO_CON0 0x2B0
  28. #define SSO_CON0_RZFL BIT(26)
  29. #define SSO_CON0_BLINK_R BIT(30)
  30. #define SSO_CON0_SWU BIT(31)
  31. #define SSO_CON1 0x2B4
  32. #define SSO_CON1_FCDSC GENMASK(21, 20) /* Fixed Divider Shift Clock */
  33. #define SSO_CON1_FPID GENMASK(24, 23)
  34. #define SSO_CON1_GPTD GENMASK(26, 25)
  35. #define SSO_CON1_US GENMASK(31, 30)
  36. #define SSO_CPU 0x2B8
  37. #define SSO_CON2 0x2C4
  38. #define SSO_CON3 0x2C8
  39. /* Driver MACRO */
  40. #define MAX_PIN_NUM_PER_BANK SZ_32
  41. #define MAX_GROUP_NUM SZ_4
  42. #define PINS_PER_GROUP SZ_8
  43. #define FPID_FREQ_RANK_MAX SZ_4
  44. #define SSO_LED_MAX_NUM SZ_32
  45. #define MAX_FREQ_RANK 10
  46. #define DEF_GPTC_CLK_RATE 200000000
  47. #define SSO_DEF_BRIGHTNESS LED_HALF
  48. #define DATA_CLK_EDGE 0 /* 0-rising, 1-falling */
  49. static const u32 freq_div_tbl[] = {4000, 2000, 1000, 800};
  50. static const int freq_tbl[] = {2, 4, 8, 10, 50000, 100000, 200000, 250000};
  51. static const int shift_clk_freq_tbl[] = {25000000, 12500000, 6250000, 3125000};
  52. /*
  53. * Update Source to update the SOUTs
  54. * SW - Software has to update the SWU bit
  55. * GPTC - General Purpose timer is used as clock source
  56. * FPID - Divided FSC clock (FPID) is used as clock source
  57. */
  58. enum {
  59. US_SW = 0,
  60. US_GPTC = 1,
  61. US_FPID = 2
  62. };
  63. enum {
  64. MAX_FPID_FREQ_RANK = 5, /* 1 to 4 */
  65. MAX_GPTC_FREQ_RANK = 9, /* 5 to 8 */
  66. MAX_GPTC_HS_FREQ_RANK = 10, /* 9 to 10 */
  67. };
  68. enum {
  69. LED_GRP0_PIN_MAX = 24,
  70. LED_GRP1_PIN_MAX = 29,
  71. LED_GRP2_PIN_MAX = 32,
  72. };
  73. enum {
  74. LED_GRP0_0_23,
  75. LED_GRP1_24_28,
  76. LED_GRP2_29_31,
  77. LED_GROUP_MAX,
  78. };
  79. enum {
  80. CLK_SRC_FPID = 0,
  81. CLK_SRC_GPTC = 1,
  82. CLK_SRC_GPTC_HS = 2,
  83. };
  84. struct sso_led_priv;
  85. struct sso_led_desc {
  86. const char *name;
  87. const char *default_trigger;
  88. unsigned int brightness;
  89. unsigned int blink_rate;
  90. unsigned int retain_state_suspended:1;
  91. unsigned int retain_state_shutdown:1;
  92. unsigned int panic_indicator:1;
  93. unsigned int hw_blink:1;
  94. unsigned int hw_trig:1;
  95. unsigned int blinking:1;
  96. int freq_idx;
  97. u32 pin;
  98. };
  99. struct sso_led {
  100. struct list_head list;
  101. struct led_classdev cdev;
  102. struct gpio_desc *gpiod;
  103. struct sso_led_desc desc;
  104. struct sso_led_priv *priv;
  105. };
  106. struct sso_gpio {
  107. struct gpio_chip chip;
  108. int shift_clk_freq;
  109. int edge;
  110. int freq;
  111. u32 pins;
  112. u32 alloc_bitmap;
  113. };
  114. struct sso_led_priv {
  115. struct regmap *mmap;
  116. struct device *dev;
  117. struct platform_device *pdev;
  118. struct clk_bulk_data clocks[2];
  119. u32 fpid_clkrate;
  120. u32 gptc_clkrate;
  121. u32 freq[MAX_FREQ_RANK];
  122. struct list_head led_list;
  123. struct sso_gpio gpio;
  124. };
  125. static int sso_get_blink_rate_idx(struct sso_led_priv *priv, u32 rate)
  126. {
  127. int i;
  128. for (i = 0; i < MAX_FREQ_RANK; i++) {
  129. if (rate <= priv->freq[i])
  130. return i;
  131. }
  132. return -1;
  133. }
  134. static unsigned int sso_led_pin_to_group(u32 pin)
  135. {
  136. if (pin < LED_GRP0_PIN_MAX)
  137. return LED_GRP0_0_23;
  138. else if (pin < LED_GRP1_PIN_MAX)
  139. return LED_GRP1_24_28;
  140. else
  141. return LED_GRP2_29_31;
  142. }
  143. static u32 sso_led_get_freq_src(int freq_idx)
  144. {
  145. if (freq_idx < MAX_FPID_FREQ_RANK)
  146. return CLK_SRC_FPID;
  147. else if (freq_idx < MAX_GPTC_FREQ_RANK)
  148. return CLK_SRC_GPTC;
  149. else
  150. return CLK_SRC_GPTC_HS;
  151. }
  152. static u32 sso_led_pin_blink_off(u32 pin, unsigned int group)
  153. {
  154. if (group == LED_GRP2_29_31)
  155. return pin - LED_GRP1_PIN_MAX;
  156. else if (group == LED_GRP1_24_28)
  157. return pin - LED_GRP0_PIN_MAX;
  158. else /* led 0 - 23 in led 32 location */
  159. return SSO_LED_MAX_NUM - LED_GRP1_PIN_MAX;
  160. }
  161. static struct sso_led
  162. *cdev_to_sso_led_data(struct led_classdev *led_cdev)
  163. {
  164. return container_of(led_cdev, struct sso_led, cdev);
  165. }
  166. static void sso_led_freq_set(struct sso_led_priv *priv, u32 pin, int freq_idx)
  167. {
  168. u32 reg, off, freq_src, val_freq;
  169. u32 low, high, val;
  170. unsigned int group;
  171. if (!freq_idx)
  172. return;
  173. group = sso_led_pin_to_group(pin);
  174. freq_src = sso_led_get_freq_src(freq_idx);
  175. off = sso_led_pin_blink_off(pin, group);
  176. if (group == LED_GRP0_0_23)
  177. return;
  178. else if (group == LED_GRP1_24_28)
  179. reg = LED_BLINK_H8_0;
  180. else
  181. reg = LED_BLINK_H8_1;
  182. if (freq_src == CLK_SRC_FPID)
  183. val_freq = freq_idx - 1;
  184. else if (freq_src == CLK_SRC_GPTC)
  185. val_freq = freq_idx - MAX_FPID_FREQ_RANK;
  186. /* set blink rate idx */
  187. if (freq_src != CLK_SRC_GPTC_HS) {
  188. low = GET_FREQ_OFFSET(off, freq_src);
  189. high = low + 2;
  190. val = val_freq << high;
  191. regmap_update_bits(priv->mmap, reg, GENMASK(high, low), val);
  192. }
  193. /* select clock source */
  194. low = GET_SRC_OFFSET(off);
  195. high = low + 2;
  196. val = freq_src << high;
  197. regmap_update_bits(priv->mmap, reg, GENMASK(high, low), val);
  198. }
  199. static void sso_led_brightness_set(struct led_classdev *led_cdev,
  200. enum led_brightness brightness)
  201. {
  202. struct sso_led_priv *priv;
  203. struct sso_led_desc *desc;
  204. struct sso_led *led;
  205. int val;
  206. led = cdev_to_sso_led_data(led_cdev);
  207. priv = led->priv;
  208. desc = &led->desc;
  209. desc->brightness = brightness;
  210. regmap_write(priv->mmap, DUTY_CYCLE(desc->pin), brightness);
  211. if (brightness == LED_OFF)
  212. val = 0;
  213. else
  214. val = 1;
  215. /* HW blink off */
  216. if (desc->hw_blink && !val && desc->blinking) {
  217. desc->blinking = 0;
  218. regmap_update_bits(priv->mmap, SSO_CON2, BIT(desc->pin), 0);
  219. } else if (desc->hw_blink && val && !desc->blinking) {
  220. desc->blinking = 1;
  221. regmap_update_bits(priv->mmap, SSO_CON2, BIT(desc->pin),
  222. 1 << desc->pin);
  223. }
  224. if (!desc->hw_trig)
  225. gpiod_set_value(led->gpiod, val);
  226. }
  227. static enum led_brightness sso_led_brightness_get(struct led_classdev *led_cdev)
  228. {
  229. struct sso_led *led = cdev_to_sso_led_data(led_cdev);
  230. return (enum led_brightness)led->desc.brightness;
  231. }
  232. static int
  233. delay_to_freq_idx(struct sso_led *led, unsigned long *delay_on,
  234. unsigned long *delay_off)
  235. {
  236. struct sso_led_priv *priv = led->priv;
  237. unsigned long delay;
  238. int freq_idx;
  239. u32 freq;
  240. if (!*delay_on && !*delay_off) {
  241. *delay_on = *delay_off = (1000 / priv->freq[0]) / 2;
  242. return 0;
  243. }
  244. delay = *delay_on + *delay_off;
  245. freq = 1000 / delay;
  246. freq_idx = sso_get_blink_rate_idx(priv, freq);
  247. if (freq_idx == -1)
  248. freq_idx = MAX_FREQ_RANK - 1;
  249. delay = 1000 / priv->freq[freq_idx];
  250. *delay_on = *delay_off = delay / 2;
  251. if (!*delay_on)
  252. *delay_on = *delay_off = 1;
  253. return freq_idx;
  254. }
  255. static int
  256. sso_led_blink_set(struct led_classdev *led_cdev, unsigned long *delay_on,
  257. unsigned long *delay_off)
  258. {
  259. struct sso_led_priv *priv;
  260. struct sso_led *led;
  261. int freq_idx;
  262. led = cdev_to_sso_led_data(led_cdev);
  263. priv = led->priv;
  264. freq_idx = delay_to_freq_idx(led, delay_on, delay_off);
  265. sso_led_freq_set(priv, led->desc.pin, freq_idx);
  266. regmap_update_bits(priv->mmap, SSO_CON2, BIT(led->desc.pin),
  267. 1 << led->desc.pin);
  268. led->desc.freq_idx = freq_idx;
  269. led->desc.blink_rate = priv->freq[freq_idx];
  270. led->desc.blinking = 1;
  271. return 1;
  272. }
  273. static void sso_led_hw_cfg(struct sso_led_priv *priv, struct sso_led *led)
  274. {
  275. struct sso_led_desc *desc = &led->desc;
  276. /* set freq */
  277. if (desc->hw_blink) {
  278. sso_led_freq_set(priv, desc->pin, desc->freq_idx);
  279. regmap_update_bits(priv->mmap, SSO_CON2, BIT(desc->pin),
  280. 1 << desc->pin);
  281. }
  282. if (desc->hw_trig)
  283. regmap_update_bits(priv->mmap, SSO_CON3, BIT(desc->pin),
  284. 1 << desc->pin);
  285. /* set brightness */
  286. regmap_write(priv->mmap, DUTY_CYCLE(desc->pin), desc->brightness);
  287. /* enable output */
  288. if (!desc->hw_trig && desc->brightness)
  289. gpiod_set_value(led->gpiod, 1);
  290. }
  291. static int sso_create_led(struct sso_led_priv *priv, struct sso_led *led,
  292. struct fwnode_handle *child)
  293. {
  294. struct sso_led_desc *desc = &led->desc;
  295. struct led_init_data init_data;
  296. int err;
  297. init_data.fwnode = child;
  298. init_data.devicename = SSO_DEV_NAME;
  299. init_data.default_label = ":";
  300. led->cdev.default_trigger = desc->default_trigger;
  301. led->cdev.brightness_set = sso_led_brightness_set;
  302. led->cdev.brightness_get = sso_led_brightness_get;
  303. led->cdev.brightness = desc->brightness;
  304. led->cdev.max_brightness = LED_FULL;
  305. if (desc->retain_state_shutdown)
  306. led->cdev.flags |= LED_RETAIN_AT_SHUTDOWN;
  307. if (desc->retain_state_suspended)
  308. led->cdev.flags |= LED_CORE_SUSPENDRESUME;
  309. if (desc->panic_indicator)
  310. led->cdev.flags |= LED_PANIC_INDICATOR;
  311. if (desc->hw_blink)
  312. led->cdev.blink_set = sso_led_blink_set;
  313. sso_led_hw_cfg(priv, led);
  314. err = devm_led_classdev_register_ext(priv->dev, &led->cdev, &init_data);
  315. if (err)
  316. return err;
  317. list_add(&led->list, &priv->led_list);
  318. return 0;
  319. }
  320. static void sso_init_freq(struct sso_led_priv *priv)
  321. {
  322. int i;
  323. priv->freq[0] = 0;
  324. for (i = 1; i < MAX_FREQ_RANK; i++) {
  325. if (i < MAX_FPID_FREQ_RANK) {
  326. priv->freq[i] = priv->fpid_clkrate / freq_div_tbl[i - 1];
  327. } else if (i < MAX_GPTC_FREQ_RANK) {
  328. priv->freq[i] = priv->gptc_clkrate /
  329. freq_div_tbl[i - MAX_FPID_FREQ_RANK];
  330. } else if (i < MAX_GPTC_HS_FREQ_RANK) {
  331. priv->freq[i] = priv->gptc_clkrate;
  332. }
  333. }
  334. }
  335. static int sso_gpio_request(struct gpio_chip *chip, unsigned int offset)
  336. {
  337. struct sso_led_priv *priv = gpiochip_get_data(chip);
  338. if (priv->gpio.alloc_bitmap & BIT(offset))
  339. return -EINVAL;
  340. priv->gpio.alloc_bitmap |= BIT(offset);
  341. regmap_write(priv->mmap, DUTY_CYCLE(offset), 0xFF);
  342. return 0;
  343. }
  344. static void sso_gpio_free(struct gpio_chip *chip, unsigned int offset)
  345. {
  346. struct sso_led_priv *priv = gpiochip_get_data(chip);
  347. priv->gpio.alloc_bitmap &= ~BIT(offset);
  348. regmap_write(priv->mmap, DUTY_CYCLE(offset), 0x0);
  349. }
  350. static int sso_gpio_get_dir(struct gpio_chip *chip, unsigned int offset)
  351. {
  352. return GPIO_LINE_DIRECTION_OUT;
  353. }
  354. static int
  355. sso_gpio_dir_out(struct gpio_chip *chip, unsigned int offset, int value)
  356. {
  357. struct sso_led_priv *priv = gpiochip_get_data(chip);
  358. bool bit = !!value;
  359. regmap_update_bits(priv->mmap, SSO_CPU, BIT(offset), bit << offset);
  360. if (!priv->gpio.freq)
  361. regmap_update_bits(priv->mmap, SSO_CON0, SSO_CON0_SWU,
  362. SSO_CON0_SWU);
  363. return 0;
  364. }
  365. static int sso_gpio_get(struct gpio_chip *chip, unsigned int offset)
  366. {
  367. struct sso_led_priv *priv = gpiochip_get_data(chip);
  368. u32 reg_val;
  369. regmap_read(priv->mmap, SSO_CPU, &reg_val);
  370. return !!(reg_val & BIT(offset));
  371. }
  372. static void sso_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)
  373. {
  374. struct sso_led_priv *priv = gpiochip_get_data(chip);
  375. regmap_update_bits(priv->mmap, SSO_CPU, BIT(offset), value << offset);
  376. if (!priv->gpio.freq)
  377. regmap_update_bits(priv->mmap, SSO_CON0, SSO_CON0_SWU,
  378. SSO_CON0_SWU);
  379. }
  380. static int sso_gpio_gc_init(struct device *dev, struct sso_led_priv *priv)
  381. {
  382. struct gpio_chip *gc = &priv->gpio.chip;
  383. gc->request = sso_gpio_request;
  384. gc->free = sso_gpio_free;
  385. gc->get_direction = sso_gpio_get_dir;
  386. gc->direction_output = sso_gpio_dir_out;
  387. gc->get = sso_gpio_get;
  388. gc->set = sso_gpio_set;
  389. gc->label = "lgm-sso";
  390. gc->base = -1;
  391. /* To exclude pins from control, use "gpio-reserved-ranges" */
  392. gc->ngpio = priv->gpio.pins;
  393. gc->parent = dev;
  394. gc->owner = THIS_MODULE;
  395. return devm_gpiochip_add_data(dev, gc, priv);
  396. }
  397. static int sso_gpio_get_freq_idx(int freq)
  398. {
  399. int idx;
  400. for (idx = 0; idx < ARRAY_SIZE(freq_tbl); idx++) {
  401. if (freq <= freq_tbl[idx])
  402. return idx;
  403. }
  404. return -1;
  405. }
  406. static void sso_register_shift_clk(struct sso_led_priv *priv)
  407. {
  408. int idx, size = ARRAY_SIZE(shift_clk_freq_tbl);
  409. u32 val = 0;
  410. for (idx = 0; idx < size; idx++) {
  411. if (shift_clk_freq_tbl[idx] <= priv->gpio.shift_clk_freq) {
  412. val = idx;
  413. break;
  414. }
  415. }
  416. if (idx == size)
  417. dev_warn(priv->dev, "%s: Invalid freq %d\n",
  418. __func__, priv->gpio.shift_clk_freq);
  419. regmap_update_bits(priv->mmap, SSO_CON1, SSO_CON1_FCDSC,
  420. FIELD_PREP(SSO_CON1_FCDSC, val));
  421. }
  422. static int sso_gpio_freq_set(struct sso_led_priv *priv)
  423. {
  424. int freq_idx;
  425. u32 val;
  426. freq_idx = sso_gpio_get_freq_idx(priv->gpio.freq);
  427. if (freq_idx == -1)
  428. freq_idx = ARRAY_SIZE(freq_tbl) - 1;
  429. val = freq_idx % FPID_FREQ_RANK_MAX;
  430. if (!priv->gpio.freq) {
  431. regmap_update_bits(priv->mmap, SSO_CON0, SSO_CON0_BLINK_R, 0);
  432. regmap_update_bits(priv->mmap, SSO_CON1, SSO_CON1_US,
  433. FIELD_PREP(SSO_CON1_US, US_SW));
  434. } else if (freq_idx < FPID_FREQ_RANK_MAX) {
  435. regmap_update_bits(priv->mmap, SSO_CON0, SSO_CON0_BLINK_R,
  436. SSO_CON0_BLINK_R);
  437. regmap_update_bits(priv->mmap, SSO_CON1, SSO_CON1_US,
  438. FIELD_PREP(SSO_CON1_US, US_FPID));
  439. regmap_update_bits(priv->mmap, SSO_CON1, SSO_CON1_FPID,
  440. FIELD_PREP(SSO_CON1_FPID, val));
  441. } else {
  442. regmap_update_bits(priv->mmap, SSO_CON0, SSO_CON0_BLINK_R,
  443. SSO_CON0_BLINK_R);
  444. regmap_update_bits(priv->mmap, SSO_CON1, SSO_CON1_US,
  445. FIELD_PREP(SSO_CON1_US, US_GPTC));
  446. regmap_update_bits(priv->mmap, SSO_CON1, SSO_CON1_GPTD,
  447. FIELD_PREP(SSO_CON1_GPTD, val));
  448. }
  449. return 0;
  450. }
  451. static int sso_gpio_hw_init(struct sso_led_priv *priv)
  452. {
  453. u32 activate;
  454. int i, err;
  455. /* Clear all duty cycles */
  456. for (i = 0; i < priv->gpio.pins; i++) {
  457. err = regmap_write(priv->mmap, DUTY_CYCLE(i), 0);
  458. if (err)
  459. return err;
  460. }
  461. /* 4 groups for total 32 pins */
  462. for (i = 1; i <= MAX_GROUP_NUM; i++) {
  463. activate = !!(i * PINS_PER_GROUP <= priv->gpio.pins ||
  464. priv->gpio.pins > (i - 1) * PINS_PER_GROUP);
  465. err = regmap_update_bits(priv->mmap, SSO_CON1, BIT(i - 1),
  466. activate << (i - 1));
  467. if (err)
  468. return err;
  469. }
  470. /* NO HW directly controlled pin by default */
  471. err = regmap_write(priv->mmap, SSO_CON3, 0);
  472. if (err)
  473. return err;
  474. /* NO BLINK for all pins */
  475. err = regmap_write(priv->mmap, SSO_CON2, 0);
  476. if (err)
  477. return err;
  478. /* OUTPUT 0 by default */
  479. err = regmap_write(priv->mmap, SSO_CPU, 0);
  480. if (err)
  481. return err;
  482. /* update edge */
  483. err = regmap_update_bits(priv->mmap, SSO_CON0, SSO_CON0_RZFL,
  484. FIELD_PREP(SSO_CON0_RZFL, priv->gpio.edge));
  485. if (err)
  486. return err;
  487. /* Set GPIO update rate */
  488. sso_gpio_freq_set(priv);
  489. /* Register shift clock */
  490. sso_register_shift_clk(priv);
  491. return 0;
  492. }
  493. static void sso_led_shutdown(struct sso_led *led)
  494. {
  495. struct sso_led_priv *priv = led->priv;
  496. /* unregister led */
  497. devm_led_classdev_unregister(priv->dev, &led->cdev);
  498. /* clear HW control bit */
  499. if (led->desc.hw_trig)
  500. regmap_update_bits(priv->mmap, SSO_CON3, BIT(led->desc.pin), 0);
  501. led->priv = NULL;
  502. }
  503. static int
  504. __sso_led_dt_parse(struct sso_led_priv *priv, struct fwnode_handle *fw_ssoled)
  505. {
  506. struct fwnode_handle *fwnode_child;
  507. struct device *dev = priv->dev;
  508. struct sso_led_desc *desc;
  509. struct sso_led *led;
  510. const char *tmp;
  511. u32 prop;
  512. int ret;
  513. fwnode_for_each_child_node(fw_ssoled, fwnode_child) {
  514. led = devm_kzalloc(dev, sizeof(*led), GFP_KERNEL);
  515. if (!led) {
  516. ret = -ENOMEM;
  517. goto __dt_err;
  518. }
  519. INIT_LIST_HEAD(&led->list);
  520. led->priv = priv;
  521. desc = &led->desc;
  522. led->gpiod = devm_fwnode_get_gpiod_from_child(dev, NULL,
  523. fwnode_child,
  524. GPIOD_ASIS, NULL);
  525. if (IS_ERR(led->gpiod)) {
  526. ret = dev_err_probe(dev, PTR_ERR(led->gpiod), "led: get gpio fail!\n");
  527. goto __dt_err;
  528. }
  529. fwnode_property_read_string(fwnode_child,
  530. "linux,default-trigger",
  531. &desc->default_trigger);
  532. if (fwnode_property_present(fwnode_child,
  533. "retain-state-suspended"))
  534. desc->retain_state_suspended = 1;
  535. if (fwnode_property_present(fwnode_child,
  536. "retain-state-shutdown"))
  537. desc->retain_state_shutdown = 1;
  538. if (fwnode_property_present(fwnode_child, "panic-indicator"))
  539. desc->panic_indicator = 1;
  540. ret = fwnode_property_read_u32(fwnode_child, "reg", &prop);
  541. if (ret)
  542. goto __dt_err;
  543. if (prop >= SSO_LED_MAX_NUM) {
  544. dev_err(dev, "invalid LED pin:%u\n", prop);
  545. ret = -EINVAL;
  546. goto __dt_err;
  547. }
  548. desc->pin = prop;
  549. if (fwnode_property_present(fwnode_child, "intel,sso-hw-blink"))
  550. desc->hw_blink = 1;
  551. desc->hw_trig = fwnode_property_read_bool(fwnode_child,
  552. "intel,sso-hw-trigger");
  553. if (desc->hw_trig) {
  554. desc->default_trigger = NULL;
  555. desc->retain_state_shutdown = 0;
  556. desc->retain_state_suspended = 0;
  557. desc->panic_indicator = 0;
  558. desc->hw_blink = 0;
  559. }
  560. if (fwnode_property_read_u32(fwnode_child,
  561. "intel,sso-blink-rate-hz", &prop)) {
  562. /* default first freq rate */
  563. desc->freq_idx = 0;
  564. desc->blink_rate = priv->freq[desc->freq_idx];
  565. } else {
  566. desc->freq_idx = sso_get_blink_rate_idx(priv, prop);
  567. if (desc->freq_idx == -1)
  568. desc->freq_idx = MAX_FREQ_RANK - 1;
  569. desc->blink_rate = priv->freq[desc->freq_idx];
  570. }
  571. if (!fwnode_property_read_string(fwnode_child, "default-state", &tmp)) {
  572. if (!strcmp(tmp, "on"))
  573. desc->brightness = LED_FULL;
  574. }
  575. ret = sso_create_led(priv, led, fwnode_child);
  576. if (ret)
  577. goto __dt_err;
  578. }
  579. return 0;
  580. __dt_err:
  581. fwnode_handle_put(fwnode_child);
  582. /* unregister leds */
  583. list_for_each_entry(led, &priv->led_list, list)
  584. sso_led_shutdown(led);
  585. return ret;
  586. }
  587. static int sso_led_dt_parse(struct sso_led_priv *priv)
  588. {
  589. struct fwnode_handle *fwnode = dev_fwnode(priv->dev);
  590. struct fwnode_handle *fw_ssoled;
  591. struct device *dev = priv->dev;
  592. int count;
  593. int ret;
  594. count = device_get_child_node_count(dev);
  595. if (!count)
  596. return 0;
  597. fw_ssoled = fwnode_get_named_child_node(fwnode, "ssoled");
  598. if (fw_ssoled) {
  599. ret = __sso_led_dt_parse(priv, fw_ssoled);
  600. fwnode_handle_put(fw_ssoled);
  601. if (ret)
  602. return ret;
  603. }
  604. return 0;
  605. }
  606. static int sso_probe_gpios(struct sso_led_priv *priv)
  607. {
  608. struct device *dev = priv->dev;
  609. int ret;
  610. if (device_property_read_u32(dev, "ngpios", &priv->gpio.pins))
  611. priv->gpio.pins = MAX_PIN_NUM_PER_BANK;
  612. if (priv->gpio.pins > MAX_PIN_NUM_PER_BANK)
  613. return -EINVAL;
  614. if (device_property_read_u32(dev, "intel,sso-update-rate-hz",
  615. &priv->gpio.freq))
  616. priv->gpio.freq = 0;
  617. priv->gpio.edge = DATA_CLK_EDGE;
  618. priv->gpio.shift_clk_freq = -1;
  619. ret = sso_gpio_hw_init(priv);
  620. if (ret)
  621. return ret;
  622. return sso_gpio_gc_init(dev, priv);
  623. }
  624. static void sso_clock_disable_unprepare(void *data)
  625. {
  626. struct sso_led_priv *priv = data;
  627. clk_bulk_disable_unprepare(ARRAY_SIZE(priv->clocks), priv->clocks);
  628. }
  629. static int intel_sso_led_probe(struct platform_device *pdev)
  630. {
  631. struct device *dev = &pdev->dev;
  632. struct sso_led_priv *priv;
  633. int ret;
  634. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  635. if (!priv)
  636. return -ENOMEM;
  637. priv->pdev = pdev;
  638. priv->dev = dev;
  639. /* gate clock */
  640. priv->clocks[0].id = "sso";
  641. /* fpid clock */
  642. priv->clocks[1].id = "fpid";
  643. ret = devm_clk_bulk_get(dev, ARRAY_SIZE(priv->clocks), priv->clocks);
  644. if (ret) {
  645. dev_err(dev, "Getting clocks failed!\n");
  646. return ret;
  647. }
  648. ret = clk_bulk_prepare_enable(ARRAY_SIZE(priv->clocks), priv->clocks);
  649. if (ret) {
  650. dev_err(dev, "Failed to prepare and enable clocks!\n");
  651. return ret;
  652. }
  653. ret = devm_add_action_or_reset(dev, sso_clock_disable_unprepare, priv);
  654. if (ret)
  655. return ret;
  656. priv->fpid_clkrate = clk_get_rate(priv->clocks[1].clk);
  657. priv->mmap = syscon_node_to_regmap(dev->of_node);
  658. priv->mmap = syscon_node_to_regmap(dev->of_node);
  659. if (IS_ERR(priv->mmap)) {
  660. dev_err(dev, "Failed to map iomem!\n");
  661. return PTR_ERR(priv->mmap);
  662. }
  663. ret = sso_probe_gpios(priv);
  664. if (ret) {
  665. regmap_exit(priv->mmap);
  666. return ret;
  667. }
  668. INIT_LIST_HEAD(&priv->led_list);
  669. platform_set_drvdata(pdev, priv);
  670. sso_init_freq(priv);
  671. priv->gptc_clkrate = DEF_GPTC_CLK_RATE;
  672. ret = sso_led_dt_parse(priv);
  673. if (ret) {
  674. regmap_exit(priv->mmap);
  675. return ret;
  676. }
  677. dev_info(priv->dev, "sso LED init success!\n");
  678. return 0;
  679. }
  680. static int intel_sso_led_remove(struct platform_device *pdev)
  681. {
  682. struct sso_led_priv *priv;
  683. struct sso_led *led, *n;
  684. priv = platform_get_drvdata(pdev);
  685. list_for_each_entry_safe(led, n, &priv->led_list, list) {
  686. list_del(&led->list);
  687. sso_led_shutdown(led);
  688. }
  689. regmap_exit(priv->mmap);
  690. return 0;
  691. }
  692. static const struct of_device_id of_sso_led_match[] = {
  693. { .compatible = "intel,lgm-ssoled" },
  694. {}
  695. };
  696. MODULE_DEVICE_TABLE(of, of_sso_led_match);
  697. static struct platform_driver intel_sso_led_driver = {
  698. .probe = intel_sso_led_probe,
  699. .remove = intel_sso_led_remove,
  700. .driver = {
  701. .name = "lgm-ssoled",
  702. .of_match_table = of_sso_led_match,
  703. },
  704. };
  705. module_platform_driver(intel_sso_led_driver);
  706. MODULE_DESCRIPTION("Intel SSO LED/GPIO driver");
  707. MODULE_LICENSE("GPL v2");