ps2-gpio.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * GPIO based serio bus driver for bit banging the PS/2 protocol
  4. *
  5. * Author: Danilo Krummrich <[email protected]>
  6. */
  7. #include <linux/gpio/consumer.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/module.h>
  10. #include <linux/serio.h>
  11. #include <linux/slab.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/workqueue.h>
  14. #include <linux/completion.h>
  15. #include <linux/mutex.h>
  16. #include <linux/preempt.h>
  17. #include <linux/property.h>
  18. #include <linux/of.h>
  19. #include <linux/jiffies.h>
  20. #include <linux/delay.h>
  21. #include <linux/timekeeping.h>
  22. #define DRIVER_NAME "ps2-gpio"
  23. #define PS2_MODE_RX 0
  24. #define PS2_MODE_TX 1
  25. #define PS2_START_BIT 0
  26. #define PS2_DATA_BIT0 1
  27. #define PS2_DATA_BIT1 2
  28. #define PS2_DATA_BIT2 3
  29. #define PS2_DATA_BIT3 4
  30. #define PS2_DATA_BIT4 5
  31. #define PS2_DATA_BIT5 6
  32. #define PS2_DATA_BIT6 7
  33. #define PS2_DATA_BIT7 8
  34. #define PS2_PARITY_BIT 9
  35. #define PS2_STOP_BIT 10
  36. #define PS2_ACK_BIT 11
  37. #define PS2_DEV_RET_ACK 0xfa
  38. #define PS2_DEV_RET_NACK 0xfe
  39. #define PS2_CMD_RESEND 0xfe
  40. /*
  41. * The PS2 protocol specifies a clock frequency between 10kHz and 16.7kHz,
  42. * therefore the maximal interrupt interval should be 100us and the minimum
  43. * interrupt interval should be ~60us. Let's allow +/- 20us for frequency
  44. * deviations and interrupt latency.
  45. *
  46. * The data line must be samples after ~30us to 50us after the falling edge,
  47. * since the device updates the data line at the rising edge.
  48. *
  49. * ___ ______ ______ ______ ___
  50. * \ / \ / \ / \ /
  51. * \ / \ / \ / \ /
  52. * \______/ \______/ \______/ \______/
  53. *
  54. * |-----------------| |--------|
  55. * 60us/100us 30us/50us
  56. */
  57. #define PS2_CLK_FREQ_MIN_HZ 10000
  58. #define PS2_CLK_FREQ_MAX_HZ 16700
  59. #define PS2_CLK_MIN_INTERVAL_US ((1000 * 1000) / PS2_CLK_FREQ_MAX_HZ)
  60. #define PS2_CLK_MAX_INTERVAL_US ((1000 * 1000) / PS2_CLK_FREQ_MIN_HZ)
  61. #define PS2_IRQ_MIN_INTERVAL_US (PS2_CLK_MIN_INTERVAL_US - 20)
  62. #define PS2_IRQ_MAX_INTERVAL_US (PS2_CLK_MAX_INTERVAL_US + 20)
  63. struct ps2_gpio_data {
  64. struct device *dev;
  65. struct serio *serio;
  66. unsigned char mode;
  67. struct gpio_desc *gpio_clk;
  68. struct gpio_desc *gpio_data;
  69. bool write_enable;
  70. int irq;
  71. ktime_t t_irq_now;
  72. ktime_t t_irq_last;
  73. struct {
  74. unsigned char cnt;
  75. unsigned char byte;
  76. } rx;
  77. struct {
  78. unsigned char cnt;
  79. unsigned char byte;
  80. ktime_t t_xfer_start;
  81. ktime_t t_xfer_end;
  82. struct completion complete;
  83. struct mutex mutex;
  84. struct delayed_work work;
  85. } tx;
  86. };
  87. static int ps2_gpio_open(struct serio *serio)
  88. {
  89. struct ps2_gpio_data *drvdata = serio->port_data;
  90. drvdata->t_irq_last = 0;
  91. drvdata->tx.t_xfer_end = 0;
  92. enable_irq(drvdata->irq);
  93. return 0;
  94. }
  95. static void ps2_gpio_close(struct serio *serio)
  96. {
  97. struct ps2_gpio_data *drvdata = serio->port_data;
  98. flush_delayed_work(&drvdata->tx.work);
  99. disable_irq(drvdata->irq);
  100. }
  101. static int __ps2_gpio_write(struct serio *serio, unsigned char val)
  102. {
  103. struct ps2_gpio_data *drvdata = serio->port_data;
  104. disable_irq_nosync(drvdata->irq);
  105. gpiod_direction_output(drvdata->gpio_clk, 0);
  106. drvdata->mode = PS2_MODE_TX;
  107. drvdata->tx.byte = val;
  108. schedule_delayed_work(&drvdata->tx.work, usecs_to_jiffies(200));
  109. return 0;
  110. }
  111. static int ps2_gpio_write(struct serio *serio, unsigned char val)
  112. {
  113. struct ps2_gpio_data *drvdata = serio->port_data;
  114. int ret = 0;
  115. if (in_task()) {
  116. mutex_lock(&drvdata->tx.mutex);
  117. __ps2_gpio_write(serio, val);
  118. if (!wait_for_completion_timeout(&drvdata->tx.complete,
  119. msecs_to_jiffies(10000)))
  120. ret = SERIO_TIMEOUT;
  121. mutex_unlock(&drvdata->tx.mutex);
  122. } else {
  123. __ps2_gpio_write(serio, val);
  124. }
  125. return ret;
  126. }
  127. static void ps2_gpio_tx_work_fn(struct work_struct *work)
  128. {
  129. struct delayed_work *dwork = to_delayed_work(work);
  130. struct ps2_gpio_data *drvdata = container_of(dwork,
  131. struct ps2_gpio_data,
  132. tx.work);
  133. drvdata->tx.t_xfer_start = ktime_get();
  134. enable_irq(drvdata->irq);
  135. gpiod_direction_output(drvdata->gpio_data, 0);
  136. gpiod_direction_input(drvdata->gpio_clk);
  137. }
  138. static irqreturn_t ps2_gpio_irq_rx(struct ps2_gpio_data *drvdata)
  139. {
  140. unsigned char byte, cnt;
  141. int data;
  142. int rxflags = 0;
  143. s64 us_delta;
  144. byte = drvdata->rx.byte;
  145. cnt = drvdata->rx.cnt;
  146. drvdata->t_irq_now = ktime_get();
  147. /*
  148. * We need to consider spurious interrupts happening right after
  149. * a TX xfer finished.
  150. */
  151. us_delta = ktime_us_delta(drvdata->t_irq_now, drvdata->tx.t_xfer_end);
  152. if (unlikely(us_delta < PS2_IRQ_MIN_INTERVAL_US))
  153. goto end;
  154. us_delta = ktime_us_delta(drvdata->t_irq_now, drvdata->t_irq_last);
  155. if (us_delta > PS2_IRQ_MAX_INTERVAL_US && cnt) {
  156. dev_err(drvdata->dev,
  157. "RX: timeout, probably we missed an interrupt\n");
  158. goto err;
  159. } else if (unlikely(us_delta < PS2_IRQ_MIN_INTERVAL_US)) {
  160. /* Ignore spurious IRQs. */
  161. goto end;
  162. }
  163. drvdata->t_irq_last = drvdata->t_irq_now;
  164. data = gpiod_get_value(drvdata->gpio_data);
  165. if (unlikely(data < 0)) {
  166. dev_err(drvdata->dev, "RX: failed to get data gpio val: %d\n",
  167. data);
  168. goto err;
  169. }
  170. switch (cnt) {
  171. case PS2_START_BIT:
  172. /* start bit should be low */
  173. if (unlikely(data)) {
  174. dev_err(drvdata->dev, "RX: start bit should be low\n");
  175. goto err;
  176. }
  177. break;
  178. case PS2_DATA_BIT0:
  179. case PS2_DATA_BIT1:
  180. case PS2_DATA_BIT2:
  181. case PS2_DATA_BIT3:
  182. case PS2_DATA_BIT4:
  183. case PS2_DATA_BIT5:
  184. case PS2_DATA_BIT6:
  185. case PS2_DATA_BIT7:
  186. /* processing data bits */
  187. if (data)
  188. byte |= (data << (cnt - 1));
  189. break;
  190. case PS2_PARITY_BIT:
  191. /* check odd parity */
  192. if (!((hweight8(byte) & 1) ^ data)) {
  193. rxflags |= SERIO_PARITY;
  194. dev_warn(drvdata->dev, "RX: parity error\n");
  195. if (!drvdata->write_enable)
  196. goto err;
  197. }
  198. break;
  199. case PS2_STOP_BIT:
  200. /* stop bit should be high */
  201. if (unlikely(!data)) {
  202. dev_err(drvdata->dev, "RX: stop bit should be high\n");
  203. goto err;
  204. }
  205. /*
  206. * Do not send spurious ACK's and NACK's when write fn is
  207. * not provided.
  208. */
  209. if (!drvdata->write_enable) {
  210. if (byte == PS2_DEV_RET_NACK)
  211. goto err;
  212. else if (byte == PS2_DEV_RET_ACK)
  213. break;
  214. }
  215. serio_interrupt(drvdata->serio, byte, rxflags);
  216. dev_dbg(drvdata->dev, "RX: sending byte 0x%x\n", byte);
  217. cnt = byte = 0;
  218. goto end; /* success */
  219. default:
  220. dev_err(drvdata->dev, "RX: got out of sync with the device\n");
  221. goto err;
  222. }
  223. cnt++;
  224. goto end; /* success */
  225. err:
  226. cnt = byte = 0;
  227. __ps2_gpio_write(drvdata->serio, PS2_CMD_RESEND);
  228. end:
  229. drvdata->rx.cnt = cnt;
  230. drvdata->rx.byte = byte;
  231. return IRQ_HANDLED;
  232. }
  233. static irqreturn_t ps2_gpio_irq_tx(struct ps2_gpio_data *drvdata)
  234. {
  235. unsigned char byte, cnt;
  236. int data;
  237. s64 us_delta;
  238. cnt = drvdata->tx.cnt;
  239. byte = drvdata->tx.byte;
  240. drvdata->t_irq_now = ktime_get();
  241. /*
  242. * There might be pending IRQs since we disabled IRQs in
  243. * __ps2_gpio_write(). We can expect at least one clock period until
  244. * the device generates the first falling edge after releasing the
  245. * clock line.
  246. */
  247. us_delta = ktime_us_delta(drvdata->t_irq_now,
  248. drvdata->tx.t_xfer_start);
  249. if (unlikely(us_delta < PS2_CLK_MIN_INTERVAL_US))
  250. goto end;
  251. us_delta = ktime_us_delta(drvdata->t_irq_now, drvdata->t_irq_last);
  252. if (us_delta > PS2_IRQ_MAX_INTERVAL_US && cnt > 1) {
  253. dev_err(drvdata->dev,
  254. "TX: timeout, probably we missed an interrupt\n");
  255. goto err;
  256. } else if (unlikely(us_delta < PS2_IRQ_MIN_INTERVAL_US)) {
  257. /* Ignore spurious IRQs. */
  258. goto end;
  259. }
  260. drvdata->t_irq_last = drvdata->t_irq_now;
  261. switch (cnt) {
  262. case PS2_START_BIT:
  263. /* should never happen */
  264. dev_err(drvdata->dev,
  265. "TX: start bit should have been sent already\n");
  266. goto err;
  267. case PS2_DATA_BIT0:
  268. case PS2_DATA_BIT1:
  269. case PS2_DATA_BIT2:
  270. case PS2_DATA_BIT3:
  271. case PS2_DATA_BIT4:
  272. case PS2_DATA_BIT5:
  273. case PS2_DATA_BIT6:
  274. case PS2_DATA_BIT7:
  275. data = byte & BIT(cnt - 1);
  276. gpiod_set_value(drvdata->gpio_data, data);
  277. break;
  278. case PS2_PARITY_BIT:
  279. /* do odd parity */
  280. data = !(hweight8(byte) & 1);
  281. gpiod_set_value(drvdata->gpio_data, data);
  282. break;
  283. case PS2_STOP_BIT:
  284. /* release data line to generate stop bit */
  285. gpiod_direction_input(drvdata->gpio_data);
  286. break;
  287. case PS2_ACK_BIT:
  288. data = gpiod_get_value(drvdata->gpio_data);
  289. if (data) {
  290. dev_warn(drvdata->dev, "TX: received NACK, retry\n");
  291. goto err;
  292. }
  293. drvdata->tx.t_xfer_end = ktime_get();
  294. drvdata->mode = PS2_MODE_RX;
  295. complete(&drvdata->tx.complete);
  296. cnt = 1;
  297. goto end; /* success */
  298. default:
  299. /*
  300. * Probably we missed the stop bit. Therefore we release data
  301. * line and try again.
  302. */
  303. gpiod_direction_input(drvdata->gpio_data);
  304. dev_err(drvdata->dev, "TX: got out of sync with the device\n");
  305. goto err;
  306. }
  307. cnt++;
  308. goto end; /* success */
  309. err:
  310. cnt = 1;
  311. gpiod_direction_input(drvdata->gpio_data);
  312. __ps2_gpio_write(drvdata->serio, drvdata->tx.byte);
  313. end:
  314. drvdata->tx.cnt = cnt;
  315. return IRQ_HANDLED;
  316. }
  317. static irqreturn_t ps2_gpio_irq(int irq, void *dev_id)
  318. {
  319. struct ps2_gpio_data *drvdata = dev_id;
  320. return drvdata->mode ? ps2_gpio_irq_tx(drvdata) :
  321. ps2_gpio_irq_rx(drvdata);
  322. }
  323. static int ps2_gpio_get_props(struct device *dev,
  324. struct ps2_gpio_data *drvdata)
  325. {
  326. enum gpiod_flags gflags;
  327. /* Enforce open drain, since this is required by the PS/2 bus. */
  328. gflags = GPIOD_IN | GPIOD_FLAGS_BIT_OPEN_DRAIN;
  329. drvdata->gpio_data = devm_gpiod_get(dev, "data", gflags);
  330. if (IS_ERR(drvdata->gpio_data)) {
  331. dev_err(dev, "failed to request data gpio: %ld",
  332. PTR_ERR(drvdata->gpio_data));
  333. return PTR_ERR(drvdata->gpio_data);
  334. }
  335. drvdata->gpio_clk = devm_gpiod_get(dev, "clk", gflags);
  336. if (IS_ERR(drvdata->gpio_clk)) {
  337. dev_err(dev, "failed to request clock gpio: %ld",
  338. PTR_ERR(drvdata->gpio_clk));
  339. return PTR_ERR(drvdata->gpio_clk);
  340. }
  341. drvdata->write_enable = device_property_read_bool(dev,
  342. "write-enable");
  343. return 0;
  344. }
  345. static int ps2_gpio_probe(struct platform_device *pdev)
  346. {
  347. struct ps2_gpio_data *drvdata;
  348. struct serio *serio;
  349. struct device *dev = &pdev->dev;
  350. int error;
  351. drvdata = devm_kzalloc(dev, sizeof(struct ps2_gpio_data), GFP_KERNEL);
  352. serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
  353. if (!drvdata || !serio) {
  354. error = -ENOMEM;
  355. goto err_free_serio;
  356. }
  357. error = ps2_gpio_get_props(dev, drvdata);
  358. if (error)
  359. goto err_free_serio;
  360. if (gpiod_cansleep(drvdata->gpio_data) ||
  361. gpiod_cansleep(drvdata->gpio_clk)) {
  362. dev_err(dev, "GPIO data or clk are connected via slow bus\n");
  363. error = -EINVAL;
  364. goto err_free_serio;
  365. }
  366. drvdata->irq = platform_get_irq(pdev, 0);
  367. if (drvdata->irq < 0) {
  368. error = drvdata->irq;
  369. goto err_free_serio;
  370. }
  371. error = devm_request_irq(dev, drvdata->irq, ps2_gpio_irq,
  372. IRQF_NO_THREAD, DRIVER_NAME, drvdata);
  373. if (error) {
  374. dev_err(dev, "failed to request irq %d: %d\n",
  375. drvdata->irq, error);
  376. goto err_free_serio;
  377. }
  378. /* Keep irq disabled until serio->open is called. */
  379. disable_irq(drvdata->irq);
  380. serio->id.type = SERIO_8042;
  381. serio->open = ps2_gpio_open;
  382. serio->close = ps2_gpio_close;
  383. /*
  384. * Write can be enabled in platform/dt data, but possibly it will not
  385. * work because of the tough timings.
  386. */
  387. serio->write = drvdata->write_enable ? ps2_gpio_write : NULL;
  388. serio->port_data = drvdata;
  389. serio->dev.parent = dev;
  390. strscpy(serio->name, dev_name(dev), sizeof(serio->name));
  391. strscpy(serio->phys, dev_name(dev), sizeof(serio->phys));
  392. drvdata->serio = serio;
  393. drvdata->dev = dev;
  394. drvdata->mode = PS2_MODE_RX;
  395. /*
  396. * Tx count always starts at 1, as the start bit is sent implicitly by
  397. * host-to-device communication initialization.
  398. */
  399. drvdata->tx.cnt = 1;
  400. INIT_DELAYED_WORK(&drvdata->tx.work, ps2_gpio_tx_work_fn);
  401. init_completion(&drvdata->tx.complete);
  402. mutex_init(&drvdata->tx.mutex);
  403. serio_register_port(serio);
  404. platform_set_drvdata(pdev, drvdata);
  405. return 0; /* success */
  406. err_free_serio:
  407. kfree(serio);
  408. return error;
  409. }
  410. static int ps2_gpio_remove(struct platform_device *pdev)
  411. {
  412. struct ps2_gpio_data *drvdata = platform_get_drvdata(pdev);
  413. serio_unregister_port(drvdata->serio);
  414. return 0;
  415. }
  416. #if defined(CONFIG_OF)
  417. static const struct of_device_id ps2_gpio_match[] = {
  418. { .compatible = "ps2-gpio", },
  419. { },
  420. };
  421. MODULE_DEVICE_TABLE(of, ps2_gpio_match);
  422. #endif
  423. static struct platform_driver ps2_gpio_driver = {
  424. .probe = ps2_gpio_probe,
  425. .remove = ps2_gpio_remove,
  426. .driver = {
  427. .name = DRIVER_NAME,
  428. .of_match_table = of_match_ptr(ps2_gpio_match),
  429. },
  430. };
  431. module_platform_driver(ps2_gpio_driver);
  432. MODULE_AUTHOR("Danilo Krummrich <[email protected]>");
  433. MODULE_DESCRIPTION("GPIO PS2 driver");
  434. MODULE_LICENSE("GPL v2");