k3-udma.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com
  4. */
  5. #ifndef K3_UDMA_H_
  6. #define K3_UDMA_H_
  7. #include <linux/soc/ti/ti_sci_protocol.h>
  8. /* Global registers */
  9. #define UDMA_REV_REG 0x0
  10. #define UDMA_PERF_CTL_REG 0x4
  11. #define UDMA_EMU_CTL_REG 0x8
  12. #define UDMA_PSIL_TO_REG 0x10
  13. #define UDMA_UTC_CTL_REG 0x1c
  14. #define UDMA_CAP_REG(i) (0x20 + ((i) * 4))
  15. #define UDMA_RX_FLOW_ID_FW_OES_REG 0x80
  16. #define UDMA_RX_FLOW_ID_FW_STATUS_REG 0x88
  17. /* BCHANRT/TCHANRT/RCHANRT registers */
  18. #define UDMA_CHAN_RT_CTL_REG 0x0
  19. #define UDMA_CHAN_RT_SWTRIG_REG 0x8
  20. #define UDMA_CHAN_RT_STDATA_REG 0x80
  21. #define UDMA_CHAN_RT_PEER_REG(i) (0x200 + ((i) * 0x4))
  22. #define UDMA_CHAN_RT_PEER_STATIC_TR_XY_REG \
  23. UDMA_CHAN_RT_PEER_REG(0) /* PSI-L: 0x400 */
  24. #define UDMA_CHAN_RT_PEER_STATIC_TR_Z_REG \
  25. UDMA_CHAN_RT_PEER_REG(1) /* PSI-L: 0x401 */
  26. #define UDMA_CHAN_RT_PEER_BCNT_REG \
  27. UDMA_CHAN_RT_PEER_REG(4) /* PSI-L: 0x404 */
  28. #define UDMA_CHAN_RT_PEER_RT_EN_REG \
  29. UDMA_CHAN_RT_PEER_REG(8) /* PSI-L: 0x408 */
  30. #define UDMA_CHAN_RT_PCNT_REG 0x400
  31. #define UDMA_CHAN_RT_BCNT_REG 0x408
  32. #define UDMA_CHAN_RT_SBCNT_REG 0x410
  33. /* UDMA_CAP Registers */
  34. #define UDMA_CAP2_TCHAN_CNT(val) ((val) & 0x1ff)
  35. #define UDMA_CAP2_ECHAN_CNT(val) (((val) >> 9) & 0x1ff)
  36. #define UDMA_CAP2_RCHAN_CNT(val) (((val) >> 18) & 0x1ff)
  37. #define UDMA_CAP3_RFLOW_CNT(val) ((val) & 0x3fff)
  38. #define UDMA_CAP3_HCHAN_CNT(val) (((val) >> 14) & 0x1ff)
  39. #define UDMA_CAP3_UCHAN_CNT(val) (((val) >> 23) & 0x1ff)
  40. #define BCDMA_CAP2_BCHAN_CNT(val) ((val) & 0x1ff)
  41. #define BCDMA_CAP2_TCHAN_CNT(val) (((val) >> 9) & 0x1ff)
  42. #define BCDMA_CAP2_RCHAN_CNT(val) (((val) >> 18) & 0x1ff)
  43. #define BCDMA_CAP3_HBCHAN_CNT(val) (((val) >> 14) & 0x1ff)
  44. #define BCDMA_CAP3_UBCHAN_CNT(val) (((val) >> 23) & 0x1ff)
  45. #define BCDMA_CAP4_HRCHAN_CNT(val) ((val) & 0xff)
  46. #define BCDMA_CAP4_URCHAN_CNT(val) (((val) >> 8) & 0xff)
  47. #define BCDMA_CAP4_HTCHAN_CNT(val) (((val) >> 16) & 0xff)
  48. #define BCDMA_CAP4_UTCHAN_CNT(val) (((val) >> 24) & 0xff)
  49. #define PKTDMA_CAP4_TFLOW_CNT(val) ((val) & 0x3fff)
  50. /* UDMA_CHAN_RT_CTL_REG */
  51. #define UDMA_CHAN_RT_CTL_EN BIT(31)
  52. #define UDMA_CHAN_RT_CTL_TDOWN BIT(30)
  53. #define UDMA_CHAN_RT_CTL_PAUSE BIT(29)
  54. #define UDMA_CHAN_RT_CTL_FTDOWN BIT(28)
  55. #define UDMA_CHAN_RT_CTL_ERROR BIT(0)
  56. /* UDMA_CHAN_RT_PEER_RT_EN_REG */
  57. #define UDMA_PEER_RT_EN_ENABLE BIT(31)
  58. #define UDMA_PEER_RT_EN_TEARDOWN BIT(30)
  59. #define UDMA_PEER_RT_EN_PAUSE BIT(29)
  60. #define UDMA_PEER_RT_EN_FLUSH BIT(28)
  61. #define UDMA_PEER_RT_EN_IDLE BIT(1)
  62. /*
  63. * UDMA_TCHAN_RT_PEER_STATIC_TR_XY_REG /
  64. * UDMA_RCHAN_RT_PEER_STATIC_TR_XY_REG
  65. */
  66. #define PDMA_STATIC_TR_X_MASK GENMASK(26, 24)
  67. #define PDMA_STATIC_TR_X_SHIFT (24)
  68. #define PDMA_STATIC_TR_Y_MASK GENMASK(11, 0)
  69. #define PDMA_STATIC_TR_Y_SHIFT (0)
  70. #define PDMA_STATIC_TR_Y(x) \
  71. (((x) << PDMA_STATIC_TR_Y_SHIFT) & PDMA_STATIC_TR_Y_MASK)
  72. #define PDMA_STATIC_TR_X(x) \
  73. (((x) << PDMA_STATIC_TR_X_SHIFT) & PDMA_STATIC_TR_X_MASK)
  74. #define PDMA_STATIC_TR_XY_ACC32 BIT(30)
  75. #define PDMA_STATIC_TR_XY_BURST BIT(31)
  76. /*
  77. * UDMA_TCHAN_RT_PEER_STATIC_TR_Z_REG /
  78. * UDMA_RCHAN_RT_PEER_STATIC_TR_Z_REG
  79. */
  80. #define PDMA_STATIC_TR_Z(x, mask) ((x) & (mask))
  81. /* Address Space Select */
  82. #define K3_ADDRESS_ASEL_SHIFT 48
  83. struct udma_dev;
  84. struct udma_tchan;
  85. struct udma_rchan;
  86. struct udma_rflow;
  87. enum udma_rm_range {
  88. RM_RANGE_BCHAN = 0,
  89. RM_RANGE_TCHAN,
  90. RM_RANGE_RCHAN,
  91. RM_RANGE_RFLOW,
  92. RM_RANGE_TFLOW,
  93. RM_RANGE_LAST,
  94. };
  95. struct udma_tisci_rm {
  96. const struct ti_sci_handle *tisci;
  97. const struct ti_sci_rm_udmap_ops *tisci_udmap_ops;
  98. u32 tisci_dev_id;
  99. /* tisci information for PSI-L thread pairing/unpairing */
  100. const struct ti_sci_rm_psil_ops *tisci_psil_ops;
  101. u32 tisci_navss_dev_id;
  102. struct ti_sci_resource *rm_ranges[RM_RANGE_LAST];
  103. };
  104. /* Direct access to UDMA low lever resources for the glue layer */
  105. int xudma_navss_psil_pair(struct udma_dev *ud, u32 src_thread, u32 dst_thread);
  106. int xudma_navss_psil_unpair(struct udma_dev *ud, u32 src_thread,
  107. u32 dst_thread);
  108. struct udma_dev *of_xudma_dev_get(struct device_node *np, const char *property);
  109. struct device *xudma_get_device(struct udma_dev *ud);
  110. struct k3_ringacc *xudma_get_ringacc(struct udma_dev *ud);
  111. void xudma_dev_put(struct udma_dev *ud);
  112. u32 xudma_dev_get_psil_base(struct udma_dev *ud);
  113. struct udma_tisci_rm *xudma_dev_get_tisci_rm(struct udma_dev *ud);
  114. int xudma_alloc_gp_rflow_range(struct udma_dev *ud, int from, int cnt);
  115. int xudma_free_gp_rflow_range(struct udma_dev *ud, int from, int cnt);
  116. struct udma_tchan *xudma_tchan_get(struct udma_dev *ud, int id);
  117. struct udma_rchan *xudma_rchan_get(struct udma_dev *ud, int id);
  118. struct udma_rflow *xudma_rflow_get(struct udma_dev *ud, int id);
  119. void xudma_tchan_put(struct udma_dev *ud, struct udma_tchan *p);
  120. void xudma_rchan_put(struct udma_dev *ud, struct udma_rchan *p);
  121. void xudma_rflow_put(struct udma_dev *ud, struct udma_rflow *p);
  122. int xudma_tchan_get_id(struct udma_tchan *p);
  123. int xudma_rchan_get_id(struct udma_rchan *p);
  124. int xudma_rflow_get_id(struct udma_rflow *p);
  125. u32 xudma_tchanrt_read(struct udma_tchan *tchan, int reg);
  126. void xudma_tchanrt_write(struct udma_tchan *tchan, int reg, u32 val);
  127. u32 xudma_rchanrt_read(struct udma_rchan *rchan, int reg);
  128. void xudma_rchanrt_write(struct udma_rchan *rchan, int reg, u32 val);
  129. bool xudma_rflow_is_gp(struct udma_dev *ud, int id);
  130. int xudma_get_rflow_ring_offset(struct udma_dev *ud);
  131. int xudma_is_pktdma(struct udma_dev *ud);
  132. int xudma_pktdma_tflow_get_irq(struct udma_dev *ud, int udma_tflow_id);
  133. int xudma_pktdma_rflow_get_irq(struct udma_dev *ud, int udma_rflow_id);
  134. #endif /* K3_UDMA_H_ */