dw-edma-pcie.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018-2019 Synopsys, Inc. and/or its affiliates.
  4. * Synopsys DesignWare eDMA PCIe driver
  5. *
  6. * Author: Gustavo Pimentel <[email protected]>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/pci.h>
  11. #include <linux/device.h>
  12. #include <linux/dma/edma.h>
  13. #include <linux/pci-epf.h>
  14. #include <linux/msi.h>
  15. #include <linux/bitfield.h>
  16. #include "dw-edma-core.h"
  17. #define DW_PCIE_VSEC_DMA_ID 0x6
  18. #define DW_PCIE_VSEC_DMA_BAR GENMASK(10, 8)
  19. #define DW_PCIE_VSEC_DMA_MAP GENMASK(2, 0)
  20. #define DW_PCIE_VSEC_DMA_WR_CH GENMASK(9, 0)
  21. #define DW_PCIE_VSEC_DMA_RD_CH GENMASK(25, 16)
  22. #define DW_BLOCK(a, b, c) \
  23. { \
  24. .bar = a, \
  25. .off = b, \
  26. .sz = c, \
  27. },
  28. struct dw_edma_block {
  29. enum pci_barno bar;
  30. off_t off;
  31. size_t sz;
  32. };
  33. struct dw_edma_pcie_data {
  34. /* eDMA registers location */
  35. struct dw_edma_block rg;
  36. /* eDMA memory linked list location */
  37. struct dw_edma_block ll_wr[EDMA_MAX_WR_CH];
  38. struct dw_edma_block ll_rd[EDMA_MAX_RD_CH];
  39. /* eDMA memory data location */
  40. struct dw_edma_block dt_wr[EDMA_MAX_WR_CH];
  41. struct dw_edma_block dt_rd[EDMA_MAX_RD_CH];
  42. /* Other */
  43. enum dw_edma_map_format mf;
  44. u8 irqs;
  45. u16 wr_ch_cnt;
  46. u16 rd_ch_cnt;
  47. };
  48. static const struct dw_edma_pcie_data snps_edda_data = {
  49. /* eDMA registers location */
  50. .rg.bar = BAR_0,
  51. .rg.off = 0x00001000, /* 4 Kbytes */
  52. .rg.sz = 0x00002000, /* 8 Kbytes */
  53. /* eDMA memory linked list location */
  54. .ll_wr = {
  55. /* Channel 0 - BAR 2, offset 0 Mbytes, size 2 Kbytes */
  56. DW_BLOCK(BAR_2, 0x00000000, 0x00000800)
  57. /* Channel 1 - BAR 2, offset 2 Mbytes, size 2 Kbytes */
  58. DW_BLOCK(BAR_2, 0x00200000, 0x00000800)
  59. },
  60. .ll_rd = {
  61. /* Channel 0 - BAR 2, offset 4 Mbytes, size 2 Kbytes */
  62. DW_BLOCK(BAR_2, 0x00400000, 0x00000800)
  63. /* Channel 1 - BAR 2, offset 6 Mbytes, size 2 Kbytes */
  64. DW_BLOCK(BAR_2, 0x00600000, 0x00000800)
  65. },
  66. /* eDMA memory data location */
  67. .dt_wr = {
  68. /* Channel 0 - BAR 2, offset 8 Mbytes, size 2 Kbytes */
  69. DW_BLOCK(BAR_2, 0x00800000, 0x00000800)
  70. /* Channel 1 - BAR 2, offset 9 Mbytes, size 2 Kbytes */
  71. DW_BLOCK(BAR_2, 0x00900000, 0x00000800)
  72. },
  73. .dt_rd = {
  74. /* Channel 0 - BAR 2, offset 10 Mbytes, size 2 Kbytes */
  75. DW_BLOCK(BAR_2, 0x00a00000, 0x00000800)
  76. /* Channel 1 - BAR 2, offset 11 Mbytes, size 2 Kbytes */
  77. DW_BLOCK(BAR_2, 0x00b00000, 0x00000800)
  78. },
  79. /* Other */
  80. .mf = EDMA_MF_EDMA_UNROLL,
  81. .irqs = 1,
  82. .wr_ch_cnt = 2,
  83. .rd_ch_cnt = 2,
  84. };
  85. static int dw_edma_pcie_irq_vector(struct device *dev, unsigned int nr)
  86. {
  87. return pci_irq_vector(to_pci_dev(dev), nr);
  88. }
  89. static const struct dw_edma_core_ops dw_edma_pcie_core_ops = {
  90. .irq_vector = dw_edma_pcie_irq_vector,
  91. };
  92. static void dw_edma_pcie_get_vsec_dma_data(struct pci_dev *pdev,
  93. struct dw_edma_pcie_data *pdata)
  94. {
  95. u32 val, map;
  96. u16 vsec;
  97. u64 off;
  98. vsec = pci_find_vsec_capability(pdev, PCI_VENDOR_ID_SYNOPSYS,
  99. DW_PCIE_VSEC_DMA_ID);
  100. if (!vsec)
  101. return;
  102. pci_read_config_dword(pdev, vsec + PCI_VNDR_HEADER, &val);
  103. if (PCI_VNDR_HEADER_REV(val) != 0x00 ||
  104. PCI_VNDR_HEADER_LEN(val) != 0x18)
  105. return;
  106. pci_dbg(pdev, "Detected PCIe Vendor-Specific Extended Capability DMA\n");
  107. pci_read_config_dword(pdev, vsec + 0x8, &val);
  108. map = FIELD_GET(DW_PCIE_VSEC_DMA_MAP, val);
  109. if (map != EDMA_MF_EDMA_LEGACY &&
  110. map != EDMA_MF_EDMA_UNROLL &&
  111. map != EDMA_MF_HDMA_COMPAT)
  112. return;
  113. pdata->mf = map;
  114. pdata->rg.bar = FIELD_GET(DW_PCIE_VSEC_DMA_BAR, val);
  115. pci_read_config_dword(pdev, vsec + 0xc, &val);
  116. pdata->wr_ch_cnt = min_t(u16, pdata->wr_ch_cnt,
  117. FIELD_GET(DW_PCIE_VSEC_DMA_WR_CH, val));
  118. pdata->rd_ch_cnt = min_t(u16, pdata->rd_ch_cnt,
  119. FIELD_GET(DW_PCIE_VSEC_DMA_RD_CH, val));
  120. pci_read_config_dword(pdev, vsec + 0x14, &val);
  121. off = val;
  122. pci_read_config_dword(pdev, vsec + 0x10, &val);
  123. off <<= 32;
  124. off |= val;
  125. pdata->rg.off = off;
  126. }
  127. static int dw_edma_pcie_probe(struct pci_dev *pdev,
  128. const struct pci_device_id *pid)
  129. {
  130. struct dw_edma_pcie_data *pdata = (void *)pid->driver_data;
  131. struct dw_edma_pcie_data vsec_data;
  132. struct device *dev = &pdev->dev;
  133. struct dw_edma_chip *chip;
  134. int err, nr_irqs;
  135. int i, mask;
  136. /* Enable PCI device */
  137. err = pcim_enable_device(pdev);
  138. if (err) {
  139. pci_err(pdev, "enabling device failed\n");
  140. return err;
  141. }
  142. memcpy(&vsec_data, pdata, sizeof(struct dw_edma_pcie_data));
  143. /*
  144. * Tries to find if exists a PCIe Vendor-Specific Extended Capability
  145. * for the DMA, if one exists, then reconfigures it.
  146. */
  147. dw_edma_pcie_get_vsec_dma_data(pdev, &vsec_data);
  148. /* Mapping PCI BAR regions */
  149. mask = BIT(vsec_data.rg.bar);
  150. for (i = 0; i < vsec_data.wr_ch_cnt; i++) {
  151. mask |= BIT(vsec_data.ll_wr[i].bar);
  152. mask |= BIT(vsec_data.dt_wr[i].bar);
  153. }
  154. for (i = 0; i < vsec_data.rd_ch_cnt; i++) {
  155. mask |= BIT(vsec_data.ll_rd[i].bar);
  156. mask |= BIT(vsec_data.dt_rd[i].bar);
  157. }
  158. err = pcim_iomap_regions(pdev, mask, pci_name(pdev));
  159. if (err) {
  160. pci_err(pdev, "eDMA BAR I/O remapping failed\n");
  161. return err;
  162. }
  163. pci_set_master(pdev);
  164. /* DMA configuration */
  165. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  166. if (err) {
  167. pci_err(pdev, "DMA mask 64 set failed\n");
  168. return err;
  169. }
  170. /* Data structure allocation */
  171. chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
  172. if (!chip)
  173. return -ENOMEM;
  174. /* IRQs allocation */
  175. nr_irqs = pci_alloc_irq_vectors(pdev, 1, vsec_data.irqs,
  176. PCI_IRQ_MSI | PCI_IRQ_MSIX);
  177. if (nr_irqs < 1) {
  178. pci_err(pdev, "fail to alloc IRQ vector (number of IRQs=%u)\n",
  179. nr_irqs);
  180. return -EPERM;
  181. }
  182. /* Data structure initialization */
  183. chip->dev = dev;
  184. chip->id = pdev->devfn;
  185. chip->mf = vsec_data.mf;
  186. chip->nr_irqs = nr_irqs;
  187. chip->ops = &dw_edma_pcie_core_ops;
  188. chip->ll_wr_cnt = vsec_data.wr_ch_cnt;
  189. chip->ll_rd_cnt = vsec_data.rd_ch_cnt;
  190. chip->reg_base = pcim_iomap_table(pdev)[vsec_data.rg.bar];
  191. if (!chip->reg_base)
  192. return -ENOMEM;
  193. for (i = 0; i < chip->ll_wr_cnt; i++) {
  194. struct dw_edma_region *ll_region = &chip->ll_region_wr[i];
  195. struct dw_edma_region *dt_region = &chip->dt_region_wr[i];
  196. struct dw_edma_block *ll_block = &vsec_data.ll_wr[i];
  197. struct dw_edma_block *dt_block = &vsec_data.dt_wr[i];
  198. ll_region->vaddr = pcim_iomap_table(pdev)[ll_block->bar];
  199. if (!ll_region->vaddr)
  200. return -ENOMEM;
  201. ll_region->vaddr += ll_block->off;
  202. ll_region->paddr = pdev->resource[ll_block->bar].start;
  203. ll_region->paddr += ll_block->off;
  204. ll_region->sz = ll_block->sz;
  205. dt_region->vaddr = pcim_iomap_table(pdev)[dt_block->bar];
  206. if (!dt_region->vaddr)
  207. return -ENOMEM;
  208. dt_region->vaddr += dt_block->off;
  209. dt_region->paddr = pdev->resource[dt_block->bar].start;
  210. dt_region->paddr += dt_block->off;
  211. dt_region->sz = dt_block->sz;
  212. }
  213. for (i = 0; i < chip->ll_rd_cnt; i++) {
  214. struct dw_edma_region *ll_region = &chip->ll_region_rd[i];
  215. struct dw_edma_region *dt_region = &chip->dt_region_rd[i];
  216. struct dw_edma_block *ll_block = &vsec_data.ll_rd[i];
  217. struct dw_edma_block *dt_block = &vsec_data.dt_rd[i];
  218. ll_region->vaddr = pcim_iomap_table(pdev)[ll_block->bar];
  219. if (!ll_region->vaddr)
  220. return -ENOMEM;
  221. ll_region->vaddr += ll_block->off;
  222. ll_region->paddr = pdev->resource[ll_block->bar].start;
  223. ll_region->paddr += ll_block->off;
  224. ll_region->sz = ll_block->sz;
  225. dt_region->vaddr = pcim_iomap_table(pdev)[dt_block->bar];
  226. if (!dt_region->vaddr)
  227. return -ENOMEM;
  228. dt_region->vaddr += dt_block->off;
  229. dt_region->paddr = pdev->resource[dt_block->bar].start;
  230. dt_region->paddr += dt_block->off;
  231. dt_region->sz = dt_block->sz;
  232. }
  233. /* Debug info */
  234. if (chip->mf == EDMA_MF_EDMA_LEGACY)
  235. pci_dbg(pdev, "Version:\teDMA Port Logic (0x%x)\n", chip->mf);
  236. else if (chip->mf == EDMA_MF_EDMA_UNROLL)
  237. pci_dbg(pdev, "Version:\teDMA Unroll (0x%x)\n", chip->mf);
  238. else if (chip->mf == EDMA_MF_HDMA_COMPAT)
  239. pci_dbg(pdev, "Version:\tHDMA Compatible (0x%x)\n", chip->mf);
  240. else
  241. pci_dbg(pdev, "Version:\tUnknown (0x%x)\n", chip->mf);
  242. pci_dbg(pdev, "Registers:\tBAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p)\n",
  243. vsec_data.rg.bar, vsec_data.rg.off, vsec_data.rg.sz,
  244. chip->reg_base);
  245. for (i = 0; i < chip->ll_wr_cnt; i++) {
  246. pci_dbg(pdev, "L. List:\tWRITE CH%.2u, BAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p, p=%pa)\n",
  247. i, vsec_data.ll_wr[i].bar,
  248. vsec_data.ll_wr[i].off, chip->ll_region_wr[i].sz,
  249. chip->ll_region_wr[i].vaddr, &chip->ll_region_wr[i].paddr);
  250. pci_dbg(pdev, "Data:\tWRITE CH%.2u, BAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p, p=%pa)\n",
  251. i, vsec_data.dt_wr[i].bar,
  252. vsec_data.dt_wr[i].off, chip->dt_region_wr[i].sz,
  253. chip->dt_region_wr[i].vaddr, &chip->dt_region_wr[i].paddr);
  254. }
  255. for (i = 0; i < chip->ll_rd_cnt; i++) {
  256. pci_dbg(pdev, "L. List:\tREAD CH%.2u, BAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p, p=%pa)\n",
  257. i, vsec_data.ll_rd[i].bar,
  258. vsec_data.ll_rd[i].off, chip->ll_region_rd[i].sz,
  259. chip->ll_region_rd[i].vaddr, &chip->ll_region_rd[i].paddr);
  260. pci_dbg(pdev, "Data:\tREAD CH%.2u, BAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p, p=%pa)\n",
  261. i, vsec_data.dt_rd[i].bar,
  262. vsec_data.dt_rd[i].off, chip->dt_region_rd[i].sz,
  263. chip->dt_region_rd[i].vaddr, &chip->dt_region_rd[i].paddr);
  264. }
  265. pci_dbg(pdev, "Nr. IRQs:\t%u\n", chip->nr_irqs);
  266. /* Validating if PCI interrupts were enabled */
  267. if (!pci_dev_msi_enabled(pdev)) {
  268. pci_err(pdev, "enable interrupt failed\n");
  269. return -EPERM;
  270. }
  271. /* Starting eDMA driver */
  272. err = dw_edma_probe(chip);
  273. if (err) {
  274. pci_err(pdev, "eDMA probe failed\n");
  275. return err;
  276. }
  277. /* Saving data structure reference */
  278. pci_set_drvdata(pdev, chip);
  279. return 0;
  280. }
  281. static void dw_edma_pcie_remove(struct pci_dev *pdev)
  282. {
  283. struct dw_edma_chip *chip = pci_get_drvdata(pdev);
  284. int err;
  285. /* Stopping eDMA driver */
  286. err = dw_edma_remove(chip);
  287. if (err)
  288. pci_warn(pdev, "can't remove device properly: %d\n", err);
  289. /* Freeing IRQs */
  290. pci_free_irq_vectors(pdev);
  291. }
  292. static const struct pci_device_id dw_edma_pcie_id_table[] = {
  293. { PCI_DEVICE_DATA(SYNOPSYS, EDDA, &snps_edda_data) },
  294. { }
  295. };
  296. MODULE_DEVICE_TABLE(pci, dw_edma_pcie_id_table);
  297. static struct pci_driver dw_edma_pcie_driver = {
  298. .name = "dw-edma-pcie",
  299. .id_table = dw_edma_pcie_id_table,
  300. .probe = dw_edma_pcie_probe,
  301. .remove = dw_edma_pcie_remove,
  302. };
  303. module_pci_driver(dw_edma_pcie_driver);
  304. MODULE_LICENSE("GPL v2");
  305. MODULE_DESCRIPTION("Synopsys DesignWare eDMA PCIe driver");
  306. MODULE_AUTHOR("Gustavo Pimentel <[email protected]>");