timer-msc313e.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MStar timer driver
  4. *
  5. * Copyright (C) 2021 Daniel Palmer
  6. * Copyright (C) 2021 Romain Perier
  7. *
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clockchips.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/irq.h>
  13. #include <linux/irqreturn.h>
  14. #include <linux/sched_clock.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_irq.h>
  18. #ifdef CONFIG_ARM
  19. #include <linux/delay.h>
  20. #endif
  21. #include "timer-of.h"
  22. #define TIMER_NAME "msc313e_timer"
  23. #define MSC313E_REG_CTRL 0x00
  24. #define MSC313E_REG_CTRL_TIMER_EN BIT(0)
  25. #define MSC313E_REG_CTRL_TIMER_TRIG BIT(1)
  26. #define MSC313E_REG_CTRL_TIMER_INT_EN BIT(8)
  27. #define MSC313E_REG_TIMER_MAX_LOW 0x08
  28. #define MSC313E_REG_TIMER_MAX_HIGH 0x0c
  29. #define MSC313E_REG_COUNTER_LOW 0x10
  30. #define MSC313E_REG_COUNTER_HIGH 0x14
  31. #define MSC313E_REG_TIMER_DIVIDE 0x18
  32. #define MSC313E_CLK_DIVIDER 9
  33. #define TIMER_SYNC_TICKS 3
  34. #ifdef CONFIG_ARM
  35. struct msc313e_delay {
  36. void __iomem *base;
  37. struct delay_timer delay;
  38. };
  39. static struct msc313e_delay msc313e_delay;
  40. #endif
  41. static void __iomem *msc313e_clksrc;
  42. static void msc313e_timer_stop(void __iomem *base)
  43. {
  44. writew(0, base + MSC313E_REG_CTRL);
  45. }
  46. static void msc313e_timer_start(void __iomem *base, bool periodic)
  47. {
  48. u16 reg;
  49. reg = readw(base + MSC313E_REG_CTRL);
  50. if (periodic)
  51. reg |= MSC313E_REG_CTRL_TIMER_EN;
  52. else
  53. reg |= MSC313E_REG_CTRL_TIMER_TRIG;
  54. writew(reg | MSC313E_REG_CTRL_TIMER_INT_EN, base + MSC313E_REG_CTRL);
  55. }
  56. static void msc313e_timer_setup(void __iomem *base, unsigned long delay)
  57. {
  58. unsigned long flags;
  59. local_irq_save(flags);
  60. writew(delay >> 16, base + MSC313E_REG_TIMER_MAX_HIGH);
  61. writew(delay & 0xffff, base + MSC313E_REG_TIMER_MAX_LOW);
  62. local_irq_restore(flags);
  63. }
  64. static unsigned long msc313e_timer_current_value(void __iomem *base)
  65. {
  66. unsigned long flags;
  67. u16 l, h;
  68. local_irq_save(flags);
  69. l = readw(base + MSC313E_REG_COUNTER_LOW);
  70. h = readw(base + MSC313E_REG_COUNTER_HIGH);
  71. local_irq_restore(flags);
  72. return (((u32)h) << 16 | l);
  73. }
  74. static int msc313e_timer_clkevt_shutdown(struct clock_event_device *evt)
  75. {
  76. struct timer_of *timer = to_timer_of(evt);
  77. msc313e_timer_stop(timer_of_base(timer));
  78. return 0;
  79. }
  80. static int msc313e_timer_clkevt_set_oneshot(struct clock_event_device *evt)
  81. {
  82. struct timer_of *timer = to_timer_of(evt);
  83. msc313e_timer_stop(timer_of_base(timer));
  84. msc313e_timer_start(timer_of_base(timer), false);
  85. return 0;
  86. }
  87. static int msc313e_timer_clkevt_set_periodic(struct clock_event_device *evt)
  88. {
  89. struct timer_of *timer = to_timer_of(evt);
  90. msc313e_timer_stop(timer_of_base(timer));
  91. msc313e_timer_setup(timer_of_base(timer), timer_of_period(timer));
  92. msc313e_timer_start(timer_of_base(timer), true);
  93. return 0;
  94. }
  95. static int msc313e_timer_clkevt_next_event(unsigned long evt, struct clock_event_device *clkevt)
  96. {
  97. struct timer_of *timer = to_timer_of(clkevt);
  98. msc313e_timer_stop(timer_of_base(timer));
  99. msc313e_timer_setup(timer_of_base(timer), evt);
  100. msc313e_timer_start(timer_of_base(timer), false);
  101. return 0;
  102. }
  103. static irqreturn_t msc313e_timer_clkevt_irq(int irq, void *dev_id)
  104. {
  105. struct clock_event_device *evt = dev_id;
  106. evt->event_handler(evt);
  107. return IRQ_HANDLED;
  108. }
  109. static u64 msc313e_timer_clksrc_read(struct clocksource *cs)
  110. {
  111. return msc313e_timer_current_value(msc313e_clksrc) & cs->mask;
  112. }
  113. #ifdef CONFIG_ARM
  114. static unsigned long msc313e_read_delay_timer_read(void)
  115. {
  116. return msc313e_timer_current_value(msc313e_delay.base);
  117. }
  118. #endif
  119. static u64 msc313e_timer_sched_clock_read(void)
  120. {
  121. return msc313e_timer_current_value(msc313e_clksrc);
  122. }
  123. static struct clock_event_device msc313e_clkevt = {
  124. .name = TIMER_NAME,
  125. .rating = 300,
  126. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  127. .set_state_shutdown = msc313e_timer_clkevt_shutdown,
  128. .set_state_periodic = msc313e_timer_clkevt_set_periodic,
  129. .set_state_oneshot = msc313e_timer_clkevt_set_oneshot,
  130. .tick_resume = msc313e_timer_clkevt_shutdown,
  131. .set_next_event = msc313e_timer_clkevt_next_event,
  132. };
  133. static int __init msc313e_clkevt_init(struct device_node *np)
  134. {
  135. int ret;
  136. struct timer_of *to;
  137. to = kzalloc(sizeof(*to), GFP_KERNEL);
  138. if (!to)
  139. return -ENOMEM;
  140. to->flags = TIMER_OF_IRQ | TIMER_OF_CLOCK | TIMER_OF_BASE;
  141. to->of_irq.handler = msc313e_timer_clkevt_irq;
  142. ret = timer_of_init(np, to);
  143. if (ret)
  144. return ret;
  145. if (of_device_is_compatible(np, "sstar,ssd20xd-timer")) {
  146. to->of_clk.rate = clk_get_rate(to->of_clk.clk) / MSC313E_CLK_DIVIDER;
  147. to->of_clk.period = DIV_ROUND_UP(to->of_clk.rate, HZ);
  148. writew(MSC313E_CLK_DIVIDER - 1, timer_of_base(to) + MSC313E_REG_TIMER_DIVIDE);
  149. }
  150. msc313e_clkevt.cpumask = cpu_possible_mask;
  151. msc313e_clkevt.irq = to->of_irq.irq;
  152. to->clkevt = msc313e_clkevt;
  153. clockevents_config_and_register(&to->clkevt, timer_of_rate(to),
  154. TIMER_SYNC_TICKS, 0xffffffff);
  155. return 0;
  156. }
  157. static int __init msc313e_clksrc_init(struct device_node *np)
  158. {
  159. struct timer_of to = { 0 };
  160. int ret;
  161. u16 reg;
  162. to.flags = TIMER_OF_BASE | TIMER_OF_CLOCK;
  163. ret = timer_of_init(np, &to);
  164. if (ret)
  165. return ret;
  166. msc313e_clksrc = timer_of_base(&to);
  167. reg = readw(msc313e_clksrc + MSC313E_REG_CTRL);
  168. reg |= MSC313E_REG_CTRL_TIMER_EN;
  169. writew(reg, msc313e_clksrc + MSC313E_REG_CTRL);
  170. #ifdef CONFIG_ARM
  171. msc313e_delay.base = timer_of_base(&to);
  172. msc313e_delay.delay.read_current_timer = msc313e_read_delay_timer_read;
  173. msc313e_delay.delay.freq = timer_of_rate(&to);
  174. register_current_timer_delay(&msc313e_delay.delay);
  175. #endif
  176. sched_clock_register(msc313e_timer_sched_clock_read, 32, timer_of_rate(&to));
  177. return clocksource_mmio_init(timer_of_base(&to), TIMER_NAME, timer_of_rate(&to), 300, 32,
  178. msc313e_timer_clksrc_read);
  179. }
  180. static int __init msc313e_timer_init(struct device_node *np)
  181. {
  182. int ret = 0;
  183. static int num_called;
  184. switch (num_called) {
  185. case 0:
  186. ret = msc313e_clksrc_init(np);
  187. if (ret)
  188. return ret;
  189. break;
  190. default:
  191. ret = msc313e_clkevt_init(np);
  192. if (ret)
  193. return ret;
  194. break;
  195. }
  196. num_called++;
  197. return 0;
  198. }
  199. TIMER_OF_DECLARE(msc313, "mstar,msc313e-timer", msc313e_timer_init);
  200. TIMER_OF_DECLARE(ssd20xd, "sstar,ssd20xd-timer", msc313e_timer_init);