clksrc_st_lpc.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Clocksource using the Low Power Timer found in the Low Power Controller (LPC)
  4. *
  5. * Copyright (C) 2015 STMicroelectronics – All Rights Reserved
  6. *
  7. * Author(s): Francesco Virlinzi <[email protected]>
  8. * Ajit Pal Singh <[email protected]>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/clocksource.h>
  12. #include <linux/init.h>
  13. #include <linux/of_address.h>
  14. #include <linux/sched_clock.h>
  15. #include <linux/slab.h>
  16. #include <dt-bindings/mfd/st-lpc.h>
  17. /* Low Power Timer */
  18. #define LPC_LPT_LSB_OFF 0x400
  19. #define LPC_LPT_MSB_OFF 0x404
  20. #define LPC_LPT_START_OFF 0x408
  21. static struct st_clksrc_ddata {
  22. struct clk *clk;
  23. void __iomem *base;
  24. } ddata;
  25. static void __init st_clksrc_reset(void)
  26. {
  27. writel_relaxed(0, ddata.base + LPC_LPT_START_OFF);
  28. writel_relaxed(0, ddata.base + LPC_LPT_MSB_OFF);
  29. writel_relaxed(0, ddata.base + LPC_LPT_LSB_OFF);
  30. writel_relaxed(1, ddata.base + LPC_LPT_START_OFF);
  31. }
  32. static u64 notrace st_clksrc_sched_clock_read(void)
  33. {
  34. return (u64)readl_relaxed(ddata.base + LPC_LPT_LSB_OFF);
  35. }
  36. static int __init st_clksrc_init(void)
  37. {
  38. unsigned long rate;
  39. int ret;
  40. st_clksrc_reset();
  41. rate = clk_get_rate(ddata.clk);
  42. sched_clock_register(st_clksrc_sched_clock_read, 32, rate);
  43. ret = clocksource_mmio_init(ddata.base + LPC_LPT_LSB_OFF,
  44. "clksrc-st-lpc", rate, 300, 32,
  45. clocksource_mmio_readl_up);
  46. if (ret) {
  47. pr_err("clksrc-st-lpc: Failed to register clocksource\n");
  48. return ret;
  49. }
  50. return 0;
  51. }
  52. static int __init st_clksrc_setup_clk(struct device_node *np)
  53. {
  54. struct clk *clk;
  55. clk = of_clk_get(np, 0);
  56. if (IS_ERR(clk)) {
  57. pr_err("clksrc-st-lpc: Failed to get LPC clock\n");
  58. return PTR_ERR(clk);
  59. }
  60. if (clk_prepare_enable(clk)) {
  61. pr_err("clksrc-st-lpc: Failed to enable LPC clock\n");
  62. return -EINVAL;
  63. }
  64. if (!clk_get_rate(clk)) {
  65. pr_err("clksrc-st-lpc: Failed to get LPC clock rate\n");
  66. clk_disable_unprepare(clk);
  67. return -EINVAL;
  68. }
  69. ddata.clk = clk;
  70. return 0;
  71. }
  72. static int __init st_clksrc_of_register(struct device_node *np)
  73. {
  74. int ret;
  75. uint32_t mode;
  76. ret = of_property_read_u32(np, "st,lpc-mode", &mode);
  77. if (ret) {
  78. pr_err("clksrc-st-lpc: An LPC mode must be provided\n");
  79. return ret;
  80. }
  81. /* LPC can either run as a Clocksource or in RTC or WDT mode */
  82. if (mode != ST_LPC_MODE_CLKSRC)
  83. return 0;
  84. ddata.base = of_iomap(np, 0);
  85. if (!ddata.base) {
  86. pr_err("clksrc-st-lpc: Unable to map iomem\n");
  87. return -ENXIO;
  88. }
  89. ret = st_clksrc_setup_clk(np);
  90. if (ret) {
  91. iounmap(ddata.base);
  92. return ret;
  93. }
  94. ret = st_clksrc_init();
  95. if (ret) {
  96. clk_disable_unprepare(ddata.clk);
  97. clk_put(ddata.clk);
  98. iounmap(ddata.base);
  99. return ret;
  100. }
  101. pr_info("clksrc-st-lpc: clocksource initialised - running @ %luHz\n",
  102. clk_get_rate(ddata.clk));
  103. return ret;
  104. }
  105. TIMER_OF_DECLARE(ddata, "st,stih407-lpc", st_clksrc_of_register);