u8500_of_clk.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Clock definitions for u8500 platform.
  4. *
  5. * Copyright (C) 2012 ST-Ericsson SA
  6. * Author: Ulf Hansson <[email protected]>
  7. */
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/mfd/dbx500-prcmu.h>
  12. #include "clk.h"
  13. #include "prcc.h"
  14. #include "reset-prcc.h"
  15. static struct clk *prcc_pclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  16. static struct clk *prcc_kclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  17. static struct clk_hw *clkout_clk[2];
  18. #define PRCC_SHOW(clk, base, bit) \
  19. clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
  20. #define PRCC_PCLK_STORE(clk, base, bit) \
  21. prcc_pclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  22. #define PRCC_KCLK_STORE(clk, base, bit) \
  23. prcc_kclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  24. static struct clk *ux500_twocell_get(struct of_phandle_args *clkspec,
  25. void *data)
  26. {
  27. struct clk **clk_data = data;
  28. unsigned int base, bit;
  29. if (clkspec->args_count != 2)
  30. return ERR_PTR(-EINVAL);
  31. base = clkspec->args[0];
  32. bit = clkspec->args[1];
  33. if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
  34. pr_err("%s: invalid PRCC base %d\n", __func__, base);
  35. return ERR_PTR(-EINVAL);
  36. }
  37. return PRCC_SHOW(clk_data, base, bit);
  38. }
  39. static struct clk_hw_onecell_data u8500_prcmu_hw_clks = {
  40. .hws = {
  41. /*
  42. * This assignment makes sure the dynamic array
  43. * gets the right size.
  44. */
  45. [PRCMU_NUM_CLKS] = NULL,
  46. },
  47. .num = PRCMU_NUM_CLKS,
  48. };
  49. /* Essentially names for the first PRCMU_CLKSRC_* defines */
  50. static const char * const u8500_clkout_parents[] = {
  51. "clk38m_to_clkgen",
  52. "aclk",
  53. /* Just called "sysclk" in documentation */
  54. "ab8500_sysclk",
  55. "lcdclk",
  56. "sdmmcclk",
  57. "tvclk",
  58. "timclk",
  59. /* CLK009 is not implemented, add it if you need it */
  60. "clk009",
  61. };
  62. static struct clk_hw *ux500_clkout_get(struct of_phandle_args *clkspec,
  63. void *data)
  64. {
  65. u32 id, source, divider;
  66. struct clk_hw *clkout;
  67. if (clkspec->args_count != 3)
  68. return ERR_PTR(-EINVAL);
  69. id = clkspec->args[0];
  70. source = clkspec->args[1];
  71. divider = clkspec->args[2];
  72. if (id > 1) {
  73. pr_err("%s: invalid clkout ID %d\n", __func__, id);
  74. return ERR_PTR(-EINVAL);
  75. }
  76. if (clkout_clk[id]) {
  77. pr_info("%s: clkout%d already registered, not reconfiguring\n",
  78. __func__, id + 1);
  79. return clkout_clk[id];
  80. }
  81. if (source > 7) {
  82. pr_err("%s: invalid source ID %d\n", __func__, source);
  83. return ERR_PTR(-EINVAL);
  84. }
  85. if (divider == 0 || divider > 63) {
  86. pr_err("%s: invalid divider %d\n", __func__, divider);
  87. return ERR_PTR(-EINVAL);
  88. }
  89. pr_debug("registering clkout%d with source %d and divider %d\n",
  90. id + 1, source, divider);
  91. clkout = clk_reg_prcmu_clkout(id ? "clkout2" : "clkout1",
  92. u8500_clkout_parents,
  93. ARRAY_SIZE(u8500_clkout_parents),
  94. source, divider);
  95. if (IS_ERR(clkout)) {
  96. pr_err("failed to register clkout%d\n", id + 1);
  97. return ERR_CAST(clkout);
  98. }
  99. clkout_clk[id] = clkout;
  100. return clkout;
  101. }
  102. static void u8500_clk_init(struct device_node *np)
  103. {
  104. struct prcmu_fw_version *fw_version;
  105. struct device_node *child = NULL;
  106. const char *sgaclk_parent = NULL;
  107. struct clk *clk, *rtc_clk, *twd_clk;
  108. u32 bases[CLKRST_MAX];
  109. struct u8500_prcc_reset *rstc;
  110. int i;
  111. /*
  112. * We allocate the reset controller here so that we can fill in the
  113. * base addresses properly and pass to the reset controller init
  114. * function later on.
  115. */
  116. rstc = kzalloc(sizeof(*rstc), GFP_KERNEL);
  117. if (!rstc)
  118. return;
  119. for (i = 0; i < ARRAY_SIZE(bases); i++) {
  120. struct resource r;
  121. if (of_address_to_resource(np, i, &r))
  122. /* Not much choice but to continue */
  123. pr_err("failed to get CLKRST %d base address\n",
  124. i + 1);
  125. bases[i] = r.start;
  126. rstc->phy_base[i] = r.start;
  127. }
  128. /* Clock sources */
  129. u8500_prcmu_hw_clks.hws[PRCMU_PLLSOC0] =
  130. clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  131. CLK_IGNORE_UNUSED);
  132. u8500_prcmu_hw_clks.hws[PRCMU_PLLSOC1] =
  133. clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  134. CLK_IGNORE_UNUSED);
  135. u8500_prcmu_hw_clks.hws[PRCMU_PLLDDR] =
  136. clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  137. CLK_IGNORE_UNUSED);
  138. /*
  139. * Read-only clocks that only return their current rate, only used
  140. * as parents to other clocks and not visible in the device tree.
  141. * clk38m_to_clkgen is the same as the SYSCLK, i.e. the root clock.
  142. */
  143. clk_reg_prcmu_rate("clk38m_to_clkgen", NULL, PRCMU_SYSCLK,
  144. CLK_IGNORE_UNUSED);
  145. clk_reg_prcmu_rate("aclk", NULL, PRCMU_ACLK,
  146. CLK_IGNORE_UNUSED);
  147. /* TODO: add CLK009 if needed */
  148. rtc_clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  149. CLK_IGNORE_UNUSED,
  150. 32768);
  151. /* PRCMU clocks */
  152. fw_version = prcmu_get_fw_version();
  153. if (fw_version != NULL) {
  154. switch (fw_version->project) {
  155. case PRCMU_FW_PROJECT_U8500_C2:
  156. case PRCMU_FW_PROJECT_U8500_SSG1:
  157. case PRCMU_FW_PROJECT_U8520:
  158. case PRCMU_FW_PROJECT_U8420:
  159. case PRCMU_FW_PROJECT_U8420_SYSCLK:
  160. case PRCMU_FW_PROJECT_U8500_SSG2:
  161. sgaclk_parent = "soc0_pll";
  162. break;
  163. default:
  164. break;
  165. }
  166. }
  167. if (sgaclk_parent)
  168. u8500_prcmu_hw_clks.hws[PRCMU_SGACLK] =
  169. clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  170. PRCMU_SGACLK, 0);
  171. else
  172. u8500_prcmu_hw_clks.hws[PRCMU_SGACLK] =
  173. clk_reg_prcmu_gate("sgclk", NULL, PRCMU_SGACLK, 0);
  174. u8500_prcmu_hw_clks.hws[PRCMU_UARTCLK] =
  175. clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, 0);
  176. u8500_prcmu_hw_clks.hws[PRCMU_MSP02CLK] =
  177. clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, 0);
  178. u8500_prcmu_hw_clks.hws[PRCMU_MSP1CLK] =
  179. clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, 0);
  180. u8500_prcmu_hw_clks.hws[PRCMU_I2CCLK] =
  181. clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, 0);
  182. u8500_prcmu_hw_clks.hws[PRCMU_SLIMCLK] =
  183. clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, 0);
  184. u8500_prcmu_hw_clks.hws[PRCMU_PER1CLK] =
  185. clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, 0);
  186. u8500_prcmu_hw_clks.hws[PRCMU_PER2CLK] =
  187. clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, 0);
  188. u8500_prcmu_hw_clks.hws[PRCMU_PER3CLK] =
  189. clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, 0);
  190. u8500_prcmu_hw_clks.hws[PRCMU_PER5CLK] =
  191. clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, 0);
  192. u8500_prcmu_hw_clks.hws[PRCMU_PER6CLK] =
  193. clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, 0);
  194. u8500_prcmu_hw_clks.hws[PRCMU_PER7CLK] =
  195. clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, 0);
  196. u8500_prcmu_hw_clks.hws[PRCMU_LCDCLK] =
  197. clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  198. CLK_SET_RATE_GATE);
  199. u8500_prcmu_hw_clks.hws[PRCMU_BMLCLK] =
  200. clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, 0);
  201. u8500_prcmu_hw_clks.hws[PRCMU_HSITXCLK] =
  202. clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  203. CLK_SET_RATE_GATE);
  204. u8500_prcmu_hw_clks.hws[PRCMU_HSIRXCLK] =
  205. clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  206. CLK_SET_RATE_GATE);
  207. u8500_prcmu_hw_clks.hws[PRCMU_HDMICLK] =
  208. clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  209. CLK_SET_RATE_GATE);
  210. u8500_prcmu_hw_clks.hws[PRCMU_APEATCLK] =
  211. clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, 0);
  212. u8500_prcmu_hw_clks.hws[PRCMU_APETRACECLK] =
  213. clk_reg_prcmu_scalable("apetraceclk", NULL, PRCMU_APETRACECLK, 0,
  214. CLK_SET_RATE_GATE);
  215. u8500_prcmu_hw_clks.hws[PRCMU_MCDECLK] =
  216. clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, 0);
  217. u8500_prcmu_hw_clks.hws[PRCMU_IPI2CCLK] =
  218. clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK, 0);
  219. u8500_prcmu_hw_clks.hws[PRCMU_DSIALTCLK] =
  220. clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK, 0);
  221. u8500_prcmu_hw_clks.hws[PRCMU_DMACLK] =
  222. clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, 0);
  223. u8500_prcmu_hw_clks.hws[PRCMU_B2R2CLK] =
  224. clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, 0);
  225. u8500_prcmu_hw_clks.hws[PRCMU_TVCLK] =
  226. clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  227. CLK_SET_RATE_GATE);
  228. u8500_prcmu_hw_clks.hws[PRCMU_SSPCLK] =
  229. clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, 0);
  230. u8500_prcmu_hw_clks.hws[PRCMU_RNGCLK] =
  231. clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, 0);
  232. u8500_prcmu_hw_clks.hws[PRCMU_UICCCLK] =
  233. clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, 0);
  234. u8500_prcmu_hw_clks.hws[PRCMU_TIMCLK] =
  235. clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, 0);
  236. u8500_prcmu_hw_clks.hws[PRCMU_SYSCLK] =
  237. clk_reg_prcmu_gate("ab8500_sysclk", NULL, PRCMU_SYSCLK, 0);
  238. u8500_prcmu_hw_clks.hws[PRCMU_SDMMCCLK] =
  239. clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL,
  240. PRCMU_SDMMCCLK, 100000000,
  241. CLK_SET_RATE_GATE);
  242. u8500_prcmu_hw_clks.hws[PRCMU_PLLDSI] =
  243. clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  244. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  245. u8500_prcmu_hw_clks.hws[PRCMU_DSI0CLK] =
  246. clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  247. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  248. u8500_prcmu_hw_clks.hws[PRCMU_DSI1CLK] =
  249. clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  250. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  251. u8500_prcmu_hw_clks.hws[PRCMU_DSI0ESCCLK] =
  252. clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  253. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  254. u8500_prcmu_hw_clks.hws[PRCMU_DSI1ESCCLK] =
  255. clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  256. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  257. u8500_prcmu_hw_clks.hws[PRCMU_DSI2ESCCLK] =
  258. clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  259. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  260. u8500_prcmu_hw_clks.hws[PRCMU_ARMSS] =
  261. clk_reg_prcmu_scalable_rate("armss", NULL,
  262. PRCMU_ARMSS, 0, CLK_IGNORE_UNUSED);
  263. twd_clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  264. CLK_IGNORE_UNUSED, 1, 2);
  265. /* PRCC P-clocks */
  266. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", bases[CLKRST1_INDEX],
  267. BIT(0), 0);
  268. PRCC_PCLK_STORE(clk, 1, 0);
  269. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", bases[CLKRST1_INDEX],
  270. BIT(1), 0);
  271. PRCC_PCLK_STORE(clk, 1, 1);
  272. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", bases[CLKRST1_INDEX],
  273. BIT(2), 0);
  274. PRCC_PCLK_STORE(clk, 1, 2);
  275. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", bases[CLKRST1_INDEX],
  276. BIT(3), 0);
  277. PRCC_PCLK_STORE(clk, 1, 3);
  278. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", bases[CLKRST1_INDEX],
  279. BIT(4), 0);
  280. PRCC_PCLK_STORE(clk, 1, 4);
  281. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", bases[CLKRST1_INDEX],
  282. BIT(5), 0);
  283. PRCC_PCLK_STORE(clk, 1, 5);
  284. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", bases[CLKRST1_INDEX],
  285. BIT(6), 0);
  286. PRCC_PCLK_STORE(clk, 1, 6);
  287. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", bases[CLKRST1_INDEX],
  288. BIT(7), 0);
  289. PRCC_PCLK_STORE(clk, 1, 7);
  290. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", bases[CLKRST1_INDEX],
  291. BIT(8), 0);
  292. PRCC_PCLK_STORE(clk, 1, 8);
  293. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", bases[CLKRST1_INDEX],
  294. BIT(9), 0);
  295. PRCC_PCLK_STORE(clk, 1, 9);
  296. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", bases[CLKRST1_INDEX],
  297. BIT(10), 0);
  298. PRCC_PCLK_STORE(clk, 1, 10);
  299. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", bases[CLKRST1_INDEX],
  300. BIT(11), 0);
  301. PRCC_PCLK_STORE(clk, 1, 11);
  302. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", bases[CLKRST2_INDEX],
  303. BIT(0), 0);
  304. PRCC_PCLK_STORE(clk, 2, 0);
  305. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", bases[CLKRST2_INDEX],
  306. BIT(1), 0);
  307. PRCC_PCLK_STORE(clk, 2, 1);
  308. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", bases[CLKRST2_INDEX],
  309. BIT(2), 0);
  310. PRCC_PCLK_STORE(clk, 2, 2);
  311. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", bases[CLKRST2_INDEX],
  312. BIT(3), 0);
  313. PRCC_PCLK_STORE(clk, 2, 3);
  314. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", bases[CLKRST2_INDEX],
  315. BIT(4), 0);
  316. PRCC_PCLK_STORE(clk, 2, 4);
  317. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", bases[CLKRST2_INDEX],
  318. BIT(5), 0);
  319. PRCC_PCLK_STORE(clk, 2, 5);
  320. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", bases[CLKRST2_INDEX],
  321. BIT(6), 0);
  322. PRCC_PCLK_STORE(clk, 2, 6);
  323. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", bases[CLKRST2_INDEX],
  324. BIT(7), 0);
  325. PRCC_PCLK_STORE(clk, 2, 7);
  326. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", bases[CLKRST2_INDEX],
  327. BIT(8), 0);
  328. PRCC_PCLK_STORE(clk, 2, 8);
  329. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", bases[CLKRST2_INDEX],
  330. BIT(9), 0);
  331. PRCC_PCLK_STORE(clk, 2, 9);
  332. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", bases[CLKRST2_INDEX],
  333. BIT(10), 0);
  334. PRCC_PCLK_STORE(clk, 2, 10);
  335. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", bases[CLKRST2_INDEX],
  336. BIT(11), 0);
  337. PRCC_PCLK_STORE(clk, 2, 11);
  338. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", bases[CLKRST2_INDEX],
  339. BIT(12), 0);
  340. PRCC_PCLK_STORE(clk, 2, 12);
  341. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", bases[CLKRST3_INDEX],
  342. BIT(0), 0);
  343. PRCC_PCLK_STORE(clk, 3, 0);
  344. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", bases[CLKRST3_INDEX],
  345. BIT(1), 0);
  346. PRCC_PCLK_STORE(clk, 3, 1);
  347. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", bases[CLKRST3_INDEX],
  348. BIT(2), 0);
  349. PRCC_PCLK_STORE(clk, 3, 2);
  350. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", bases[CLKRST3_INDEX],
  351. BIT(3), 0);
  352. PRCC_PCLK_STORE(clk, 3, 3);
  353. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", bases[CLKRST3_INDEX],
  354. BIT(4), 0);
  355. PRCC_PCLK_STORE(clk, 3, 4);
  356. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", bases[CLKRST3_INDEX],
  357. BIT(5), 0);
  358. PRCC_PCLK_STORE(clk, 3, 5);
  359. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", bases[CLKRST3_INDEX],
  360. BIT(6), 0);
  361. PRCC_PCLK_STORE(clk, 3, 6);
  362. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", bases[CLKRST3_INDEX],
  363. BIT(7), 0);
  364. PRCC_PCLK_STORE(clk, 3, 7);
  365. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", bases[CLKRST3_INDEX],
  366. BIT(8), 0);
  367. PRCC_PCLK_STORE(clk, 3, 8);
  368. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", bases[CLKRST5_INDEX],
  369. BIT(0), 0);
  370. PRCC_PCLK_STORE(clk, 5, 0);
  371. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", bases[CLKRST5_INDEX],
  372. BIT(1), 0);
  373. PRCC_PCLK_STORE(clk, 5, 1);
  374. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", bases[CLKRST6_INDEX],
  375. BIT(0), 0);
  376. PRCC_PCLK_STORE(clk, 6, 0);
  377. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", bases[CLKRST6_INDEX],
  378. BIT(1), 0);
  379. PRCC_PCLK_STORE(clk, 6, 1);
  380. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", bases[CLKRST6_INDEX],
  381. BIT(2), 0);
  382. PRCC_PCLK_STORE(clk, 6, 2);
  383. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", bases[CLKRST6_INDEX],
  384. BIT(3), 0);
  385. PRCC_PCLK_STORE(clk, 6, 3);
  386. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", bases[CLKRST6_INDEX],
  387. BIT(4), 0);
  388. PRCC_PCLK_STORE(clk, 6, 4);
  389. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", bases[CLKRST6_INDEX],
  390. BIT(5), 0);
  391. PRCC_PCLK_STORE(clk, 6, 5);
  392. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", bases[CLKRST6_INDEX],
  393. BIT(6), 0);
  394. PRCC_PCLK_STORE(clk, 6, 6);
  395. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", bases[CLKRST6_INDEX],
  396. BIT(7), 0);
  397. PRCC_PCLK_STORE(clk, 6, 7);
  398. /* PRCC K-clocks
  399. *
  400. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  401. * by enabling just the K-clock, even if it is not a valid parent to
  402. * the K-clock. Until drivers get fixed we might need some kind of
  403. * "parent muxed join".
  404. */
  405. /* Periph1 */
  406. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  407. bases[CLKRST1_INDEX], BIT(0), CLK_SET_RATE_GATE);
  408. PRCC_KCLK_STORE(clk, 1, 0);
  409. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  410. bases[CLKRST1_INDEX], BIT(1), CLK_SET_RATE_GATE);
  411. PRCC_KCLK_STORE(clk, 1, 1);
  412. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  413. bases[CLKRST1_INDEX], BIT(2), CLK_SET_RATE_GATE);
  414. PRCC_KCLK_STORE(clk, 1, 2);
  415. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  416. bases[CLKRST1_INDEX], BIT(3), CLK_SET_RATE_GATE);
  417. PRCC_KCLK_STORE(clk, 1, 3);
  418. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  419. bases[CLKRST1_INDEX], BIT(4), CLK_SET_RATE_GATE);
  420. PRCC_KCLK_STORE(clk, 1, 4);
  421. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  422. bases[CLKRST1_INDEX], BIT(5), CLK_SET_RATE_GATE);
  423. PRCC_KCLK_STORE(clk, 1, 5);
  424. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  425. bases[CLKRST1_INDEX], BIT(6), CLK_SET_RATE_GATE);
  426. PRCC_KCLK_STORE(clk, 1, 6);
  427. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  428. bases[CLKRST1_INDEX], BIT(8), CLK_SET_RATE_GATE);
  429. PRCC_KCLK_STORE(clk, 1, 8);
  430. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  431. bases[CLKRST1_INDEX], BIT(9), CLK_SET_RATE_GATE);
  432. PRCC_KCLK_STORE(clk, 1, 9);
  433. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  434. bases[CLKRST1_INDEX], BIT(10), CLK_SET_RATE_GATE);
  435. PRCC_KCLK_STORE(clk, 1, 10);
  436. /* Periph2 */
  437. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  438. bases[CLKRST2_INDEX], BIT(0), CLK_SET_RATE_GATE);
  439. PRCC_KCLK_STORE(clk, 2, 0);
  440. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  441. bases[CLKRST2_INDEX], BIT(2), CLK_SET_RATE_GATE);
  442. PRCC_KCLK_STORE(clk, 2, 2);
  443. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  444. bases[CLKRST2_INDEX], BIT(3), CLK_SET_RATE_GATE);
  445. PRCC_KCLK_STORE(clk, 2, 3);
  446. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  447. bases[CLKRST2_INDEX], BIT(4), CLK_SET_RATE_GATE);
  448. PRCC_KCLK_STORE(clk, 2, 4);
  449. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  450. bases[CLKRST2_INDEX], BIT(5), CLK_SET_RATE_GATE);
  451. PRCC_KCLK_STORE(clk, 2, 5);
  452. /* Note that rate is received from parent. */
  453. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  454. bases[CLKRST2_INDEX], BIT(6),
  455. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  456. PRCC_KCLK_STORE(clk, 2, 6);
  457. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  458. bases[CLKRST2_INDEX], BIT(7),
  459. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  460. PRCC_KCLK_STORE(clk, 2, 7);
  461. /* Periph3 */
  462. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  463. bases[CLKRST3_INDEX], BIT(1), CLK_SET_RATE_GATE);
  464. PRCC_KCLK_STORE(clk, 3, 1);
  465. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  466. bases[CLKRST3_INDEX], BIT(2), CLK_SET_RATE_GATE);
  467. PRCC_KCLK_STORE(clk, 3, 2);
  468. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  469. bases[CLKRST3_INDEX], BIT(3), CLK_SET_RATE_GATE);
  470. PRCC_KCLK_STORE(clk, 3, 3);
  471. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  472. bases[CLKRST3_INDEX], BIT(4), CLK_SET_RATE_GATE);
  473. PRCC_KCLK_STORE(clk, 3, 4);
  474. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  475. bases[CLKRST3_INDEX], BIT(5), CLK_SET_RATE_GATE);
  476. PRCC_KCLK_STORE(clk, 3, 5);
  477. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  478. bases[CLKRST3_INDEX], BIT(6), CLK_SET_RATE_GATE);
  479. PRCC_KCLK_STORE(clk, 3, 6);
  480. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  481. bases[CLKRST3_INDEX], BIT(7), CLK_SET_RATE_GATE);
  482. PRCC_KCLK_STORE(clk, 3, 7);
  483. /* Periph6 */
  484. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  485. bases[CLKRST6_INDEX], BIT(0), CLK_SET_RATE_GATE);
  486. PRCC_KCLK_STORE(clk, 6, 0);
  487. for_each_child_of_node(np, child) {
  488. if (of_node_name_eq(child, "prcmu-clock"))
  489. of_clk_add_hw_provider(child, of_clk_hw_onecell_get,
  490. &u8500_prcmu_hw_clks);
  491. if (of_node_name_eq(child, "clkout-clock"))
  492. of_clk_add_hw_provider(child, ux500_clkout_get, NULL);
  493. if (of_node_name_eq(child, "prcc-periph-clock"))
  494. of_clk_add_provider(child, ux500_twocell_get, prcc_pclk);
  495. if (of_node_name_eq(child, "prcc-kernel-clock"))
  496. of_clk_add_provider(child, ux500_twocell_get, prcc_kclk);
  497. if (of_node_name_eq(child, "rtc32k-clock"))
  498. of_clk_add_provider(child, of_clk_src_simple_get, rtc_clk);
  499. if (of_node_name_eq(child, "smp-twd-clock"))
  500. of_clk_add_provider(child, of_clk_src_simple_get, twd_clk);
  501. if (of_node_name_eq(child, "prcc-reset-controller"))
  502. u8500_prcc_reset_init(child, rstc);
  503. }
  504. }
  505. CLK_OF_DECLARE(u8500_clks, "stericsson,u8500-clks", u8500_clk_init);