clkctrl.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP clkctrl clock support
  4. *
  5. * Copyright (C) 2017 Texas Instruments, Inc.
  6. *
  7. * Tero Kristo <[email protected]>
  8. */
  9. #include <linux/clk-provider.h>
  10. #include <linux/slab.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <linux/clk/ti.h>
  14. #include <linux/delay.h>
  15. #include <linux/timekeeping.h>
  16. #include "clock.h"
  17. #define NO_IDLEST 0
  18. #define OMAP4_MODULEMODE_MASK 0x3
  19. #define MODULEMODE_HWCTRL 0x1
  20. #define MODULEMODE_SWCTRL 0x2
  21. #define OMAP4_IDLEST_MASK (0x3 << 16)
  22. #define OMAP4_IDLEST_SHIFT 16
  23. #define OMAP4_STBYST_MASK BIT(18)
  24. #define OMAP4_STBYST_SHIFT 18
  25. #define CLKCTRL_IDLEST_FUNCTIONAL 0x0
  26. #define CLKCTRL_IDLEST_INTERFACE_IDLE 0x2
  27. #define CLKCTRL_IDLEST_DISABLED 0x3
  28. /* These timeouts are in us */
  29. #define OMAP4_MAX_MODULE_READY_TIME 2000
  30. #define OMAP4_MAX_MODULE_DISABLE_TIME 5000
  31. static bool _early_timeout = true;
  32. struct omap_clkctrl_provider {
  33. void __iomem *base;
  34. struct list_head clocks;
  35. char *clkdm_name;
  36. };
  37. struct omap_clkctrl_clk {
  38. struct clk_hw *clk;
  39. u16 reg_offset;
  40. int bit_offset;
  41. struct list_head node;
  42. };
  43. union omap4_timeout {
  44. u32 cycles;
  45. ktime_t start;
  46. };
  47. static const struct omap_clkctrl_data default_clkctrl_data[] __initconst = {
  48. { 0 },
  49. };
  50. static u32 _omap4_idlest(u32 val)
  51. {
  52. val &= OMAP4_IDLEST_MASK;
  53. val >>= OMAP4_IDLEST_SHIFT;
  54. return val;
  55. }
  56. static bool _omap4_is_idle(u32 val)
  57. {
  58. val = _omap4_idlest(val);
  59. return val == CLKCTRL_IDLEST_DISABLED;
  60. }
  61. static bool _omap4_is_ready(u32 val)
  62. {
  63. val = _omap4_idlest(val);
  64. return val == CLKCTRL_IDLEST_FUNCTIONAL ||
  65. val == CLKCTRL_IDLEST_INTERFACE_IDLE;
  66. }
  67. static bool _omap4_is_timeout(union omap4_timeout *time, u32 timeout)
  68. {
  69. /*
  70. * There are two special cases where ktime_to_ns() can't be
  71. * used to track the timeouts. First one is during early boot
  72. * when the timers haven't been initialized yet. The second
  73. * one is during suspend-resume cycle while timekeeping is
  74. * being suspended / resumed. Clocksource for the system
  75. * can be from a timer that requires pm_runtime access, which
  76. * will eventually bring us here with timekeeping_suspended,
  77. * during both suspend entry and resume paths. This happens
  78. * at least on am43xx platform. Account for flakeyness
  79. * with udelay() by multiplying the timeout value by 2.
  80. */
  81. if (unlikely(_early_timeout || timekeeping_suspended)) {
  82. if (time->cycles++ < timeout) {
  83. udelay(1 * 2);
  84. return false;
  85. }
  86. } else {
  87. if (!ktime_to_ns(time->start)) {
  88. time->start = ktime_get();
  89. return false;
  90. }
  91. if (ktime_us_delta(ktime_get(), time->start) < timeout) {
  92. cpu_relax();
  93. return false;
  94. }
  95. }
  96. return true;
  97. }
  98. static int __init _omap4_disable_early_timeout(void)
  99. {
  100. _early_timeout = false;
  101. return 0;
  102. }
  103. arch_initcall(_omap4_disable_early_timeout);
  104. static int _omap4_clkctrl_clk_enable(struct clk_hw *hw)
  105. {
  106. struct clk_hw_omap *clk = to_clk_hw_omap(hw);
  107. u32 val;
  108. int ret;
  109. union omap4_timeout timeout = { 0 };
  110. if (clk->clkdm) {
  111. ret = ti_clk_ll_ops->clkdm_clk_enable(clk->clkdm, hw->clk);
  112. if (ret) {
  113. WARN(1,
  114. "%s: could not enable %s's clockdomain %s: %d\n",
  115. __func__, clk_hw_get_name(hw),
  116. clk->clkdm_name, ret);
  117. return ret;
  118. }
  119. }
  120. if (!clk->enable_bit)
  121. return 0;
  122. val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
  123. val &= ~OMAP4_MODULEMODE_MASK;
  124. val |= clk->enable_bit;
  125. ti_clk_ll_ops->clk_writel(val, &clk->enable_reg);
  126. if (test_bit(NO_IDLEST, &clk->flags))
  127. return 0;
  128. /* Wait until module is enabled */
  129. while (!_omap4_is_ready(ti_clk_ll_ops->clk_readl(&clk->enable_reg))) {
  130. if (_omap4_is_timeout(&timeout, OMAP4_MAX_MODULE_READY_TIME)) {
  131. pr_err("%s: failed to enable\n", clk_hw_get_name(hw));
  132. return -EBUSY;
  133. }
  134. }
  135. return 0;
  136. }
  137. static void _omap4_clkctrl_clk_disable(struct clk_hw *hw)
  138. {
  139. struct clk_hw_omap *clk = to_clk_hw_omap(hw);
  140. u32 val;
  141. union omap4_timeout timeout = { 0 };
  142. if (!clk->enable_bit)
  143. goto exit;
  144. val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
  145. val &= ~OMAP4_MODULEMODE_MASK;
  146. ti_clk_ll_ops->clk_writel(val, &clk->enable_reg);
  147. if (test_bit(NO_IDLEST, &clk->flags))
  148. goto exit;
  149. /* Wait until module is disabled */
  150. while (!_omap4_is_idle(ti_clk_ll_ops->clk_readl(&clk->enable_reg))) {
  151. if (_omap4_is_timeout(&timeout,
  152. OMAP4_MAX_MODULE_DISABLE_TIME)) {
  153. pr_err("%s: failed to disable\n", clk_hw_get_name(hw));
  154. break;
  155. }
  156. }
  157. exit:
  158. if (clk->clkdm)
  159. ti_clk_ll_ops->clkdm_clk_disable(clk->clkdm, hw->clk);
  160. }
  161. static int _omap4_clkctrl_clk_is_enabled(struct clk_hw *hw)
  162. {
  163. struct clk_hw_omap *clk = to_clk_hw_omap(hw);
  164. u32 val;
  165. val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
  166. if (val & clk->enable_bit)
  167. return 1;
  168. return 0;
  169. }
  170. static const struct clk_ops omap4_clkctrl_clk_ops = {
  171. .enable = _omap4_clkctrl_clk_enable,
  172. .disable = _omap4_clkctrl_clk_disable,
  173. .is_enabled = _omap4_clkctrl_clk_is_enabled,
  174. .init = omap2_init_clk_clkdm,
  175. };
  176. static struct clk_hw *_ti_omap4_clkctrl_xlate(struct of_phandle_args *clkspec,
  177. void *data)
  178. {
  179. struct omap_clkctrl_provider *provider = data;
  180. struct omap_clkctrl_clk *entry = NULL, *iter;
  181. if (clkspec->args_count != 2)
  182. return ERR_PTR(-EINVAL);
  183. pr_debug("%s: looking for %x:%x\n", __func__,
  184. clkspec->args[0], clkspec->args[1]);
  185. list_for_each_entry(iter, &provider->clocks, node) {
  186. if (iter->reg_offset == clkspec->args[0] &&
  187. iter->bit_offset == clkspec->args[1]) {
  188. entry = iter;
  189. break;
  190. }
  191. }
  192. if (!entry)
  193. return ERR_PTR(-EINVAL);
  194. return entry->clk;
  195. }
  196. /* Get clkctrl clock base name based on clkctrl_name or dts node */
  197. static const char * __init clkctrl_get_clock_name(struct device_node *np,
  198. const char *clkctrl_name,
  199. int offset, int index,
  200. bool legacy_naming)
  201. {
  202. char *clock_name;
  203. /* l4per-clkctrl:1234:0 style naming based on clkctrl_name */
  204. if (clkctrl_name && !legacy_naming) {
  205. clock_name = kasprintf(GFP_KERNEL, "%s-clkctrl:%04x:%d",
  206. clkctrl_name, offset, index);
  207. if (!clock_name)
  208. return NULL;
  209. strreplace(clock_name, '_', '-');
  210. return clock_name;
  211. }
  212. /* l4per:1234:0 old style naming based on clkctrl_name */
  213. if (clkctrl_name)
  214. return kasprintf(GFP_KERNEL, "%s_cm:clk:%04x:%d",
  215. clkctrl_name, offset, index);
  216. /* l4per_cm:1234:0 old style naming based on parent node name */
  217. if (legacy_naming)
  218. return kasprintf(GFP_KERNEL, "%pOFn:clk:%04x:%d",
  219. np->parent, offset, index);
  220. /* l4per-clkctrl:1234:0 style naming based on node name */
  221. return kasprintf(GFP_KERNEL, "%pOFn:%04x:%d", np, offset, index);
  222. }
  223. static int __init
  224. _ti_clkctrl_clk_register(struct omap_clkctrl_provider *provider,
  225. struct device_node *node, struct clk_hw *clk_hw,
  226. u16 offset, u8 bit, const char * const *parents,
  227. int num_parents, const struct clk_ops *ops,
  228. const char *clkctrl_name)
  229. {
  230. struct clk_init_data init = { NULL };
  231. struct clk *clk;
  232. struct omap_clkctrl_clk *clkctrl_clk;
  233. int ret = 0;
  234. init.name = clkctrl_get_clock_name(node, clkctrl_name, offset, bit,
  235. ti_clk_get_features()->flags &
  236. TI_CLK_CLKCTRL_COMPAT);
  237. clkctrl_clk = kzalloc(sizeof(*clkctrl_clk), GFP_KERNEL);
  238. if (!init.name || !clkctrl_clk) {
  239. ret = -ENOMEM;
  240. goto cleanup;
  241. }
  242. clk_hw->init = &init;
  243. init.parent_names = parents;
  244. init.num_parents = num_parents;
  245. init.ops = ops;
  246. init.flags = 0;
  247. clk = of_ti_clk_register(node, clk_hw, init.name);
  248. if (IS_ERR_OR_NULL(clk)) {
  249. ret = -EINVAL;
  250. goto cleanup;
  251. }
  252. clkctrl_clk->reg_offset = offset;
  253. clkctrl_clk->bit_offset = bit;
  254. clkctrl_clk->clk = clk_hw;
  255. list_add(&clkctrl_clk->node, &provider->clocks);
  256. return 0;
  257. cleanup:
  258. kfree(init.name);
  259. kfree(clkctrl_clk);
  260. return ret;
  261. }
  262. static void __init
  263. _ti_clkctrl_setup_gate(struct omap_clkctrl_provider *provider,
  264. struct device_node *node, u16 offset,
  265. const struct omap_clkctrl_bit_data *data,
  266. void __iomem *reg, const char *clkctrl_name)
  267. {
  268. struct clk_hw_omap *clk_hw;
  269. clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
  270. if (!clk_hw)
  271. return;
  272. clk_hw->enable_bit = data->bit;
  273. clk_hw->enable_reg.ptr = reg;
  274. if (_ti_clkctrl_clk_register(provider, node, &clk_hw->hw, offset,
  275. data->bit, data->parents, 1,
  276. &omap_gate_clk_ops, clkctrl_name))
  277. kfree(clk_hw);
  278. }
  279. static void __init
  280. _ti_clkctrl_setup_mux(struct omap_clkctrl_provider *provider,
  281. struct device_node *node, u16 offset,
  282. const struct omap_clkctrl_bit_data *data,
  283. void __iomem *reg, const char *clkctrl_name)
  284. {
  285. struct clk_omap_mux *mux;
  286. int num_parents = 0;
  287. const char * const *pname;
  288. mux = kzalloc(sizeof(*mux), GFP_KERNEL);
  289. if (!mux)
  290. return;
  291. pname = data->parents;
  292. while (*pname) {
  293. num_parents++;
  294. pname++;
  295. }
  296. mux->mask = num_parents;
  297. if (!(mux->flags & CLK_MUX_INDEX_ONE))
  298. mux->mask--;
  299. mux->mask = (1 << fls(mux->mask)) - 1;
  300. mux->shift = data->bit;
  301. mux->reg.ptr = reg;
  302. if (_ti_clkctrl_clk_register(provider, node, &mux->hw, offset,
  303. data->bit, data->parents, num_parents,
  304. &ti_clk_mux_ops, clkctrl_name))
  305. kfree(mux);
  306. }
  307. static void __init
  308. _ti_clkctrl_setup_div(struct omap_clkctrl_provider *provider,
  309. struct device_node *node, u16 offset,
  310. const struct omap_clkctrl_bit_data *data,
  311. void __iomem *reg, const char *clkctrl_name)
  312. {
  313. struct clk_omap_divider *div;
  314. const struct omap_clkctrl_div_data *div_data = data->data;
  315. u8 div_flags = 0;
  316. div = kzalloc(sizeof(*div), GFP_KERNEL);
  317. if (!div)
  318. return;
  319. div->reg.ptr = reg;
  320. div->shift = data->bit;
  321. div->flags = div_data->flags;
  322. if (div->flags & CLK_DIVIDER_POWER_OF_TWO)
  323. div_flags |= CLKF_INDEX_POWER_OF_TWO;
  324. if (ti_clk_parse_divider_data((int *)div_data->dividers, 0,
  325. div_data->max_div, div_flags,
  326. div)) {
  327. pr_err("%s: Data parsing for %pOF:%04x:%d failed\n", __func__,
  328. node, offset, data->bit);
  329. kfree(div);
  330. return;
  331. }
  332. if (_ti_clkctrl_clk_register(provider, node, &div->hw, offset,
  333. data->bit, data->parents, 1,
  334. &ti_clk_divider_ops, clkctrl_name))
  335. kfree(div);
  336. }
  337. static void __init
  338. _ti_clkctrl_setup_subclks(struct omap_clkctrl_provider *provider,
  339. struct device_node *node,
  340. const struct omap_clkctrl_reg_data *data,
  341. void __iomem *reg, const char *clkctrl_name)
  342. {
  343. const struct omap_clkctrl_bit_data *bits = data->bit_data;
  344. if (!bits)
  345. return;
  346. while (bits->bit) {
  347. switch (bits->type) {
  348. case TI_CLK_GATE:
  349. _ti_clkctrl_setup_gate(provider, node, data->offset,
  350. bits, reg, clkctrl_name);
  351. break;
  352. case TI_CLK_DIVIDER:
  353. _ti_clkctrl_setup_div(provider, node, data->offset,
  354. bits, reg, clkctrl_name);
  355. break;
  356. case TI_CLK_MUX:
  357. _ti_clkctrl_setup_mux(provider, node, data->offset,
  358. bits, reg, clkctrl_name);
  359. break;
  360. default:
  361. pr_err("%s: bad subclk type: %d\n", __func__,
  362. bits->type);
  363. return;
  364. }
  365. bits++;
  366. }
  367. }
  368. static void __init _clkctrl_add_provider(void *data,
  369. struct device_node *np)
  370. {
  371. of_clk_add_hw_provider(np, _ti_omap4_clkctrl_xlate, data);
  372. }
  373. /*
  374. * Get clock name based on "clock-output-names" property or the
  375. * compatible property for clkctrl.
  376. */
  377. static const char * __init clkctrl_get_name(struct device_node *np)
  378. {
  379. struct property *prop;
  380. const int prefix_len = 11;
  381. const char *compat;
  382. const char *output;
  383. char *name;
  384. if (!of_property_read_string_index(np, "clock-output-names", 0,
  385. &output)) {
  386. const char *end;
  387. int len;
  388. len = strlen(output);
  389. end = strstr(output, "_clkctrl");
  390. if (end)
  391. len -= strlen(end);
  392. name = kstrndup(output, len, GFP_KERNEL);
  393. return name;
  394. }
  395. of_property_for_each_string(np, "compatible", prop, compat) {
  396. if (!strncmp("ti,clkctrl-", compat, prefix_len)) {
  397. /* Two letter minimum name length for l3, l4 etc */
  398. if (strnlen(compat + prefix_len, 16) < 2)
  399. continue;
  400. name = kasprintf(GFP_KERNEL, "%s", compat + prefix_len);
  401. if (!name)
  402. continue;
  403. strreplace(name, '-', '_');
  404. return name;
  405. }
  406. }
  407. return NULL;
  408. }
  409. static void __init _ti_omap4_clkctrl_setup(struct device_node *node)
  410. {
  411. struct omap_clkctrl_provider *provider;
  412. const struct omap_clkctrl_data *data = default_clkctrl_data;
  413. const struct omap_clkctrl_reg_data *reg_data;
  414. struct clk_init_data init = { NULL };
  415. struct clk_hw_omap *hw;
  416. struct clk *clk;
  417. struct omap_clkctrl_clk *clkctrl_clk = NULL;
  418. const __be32 *addrp;
  419. bool legacy_naming;
  420. const char *clkctrl_name;
  421. u32 addr;
  422. int ret;
  423. char *c;
  424. u16 soc_mask = 0;
  425. addrp = of_get_address(node, 0, NULL, NULL);
  426. addr = (u32)of_translate_address(node, addrp);
  427. #ifdef CONFIG_ARCH_OMAP4
  428. if (of_machine_is_compatible("ti,omap4"))
  429. data = omap4_clkctrl_data;
  430. #endif
  431. #ifdef CONFIG_SOC_OMAP5
  432. if (of_machine_is_compatible("ti,omap5"))
  433. data = omap5_clkctrl_data;
  434. #endif
  435. #ifdef CONFIG_SOC_DRA7XX
  436. if (of_machine_is_compatible("ti,dra7"))
  437. data = dra7_clkctrl_data;
  438. if (of_machine_is_compatible("ti,dra72"))
  439. soc_mask = CLKF_SOC_DRA72;
  440. if (of_machine_is_compatible("ti,dra74"))
  441. soc_mask = CLKF_SOC_DRA74;
  442. if (of_machine_is_compatible("ti,dra76"))
  443. soc_mask = CLKF_SOC_DRA76;
  444. #endif
  445. #ifdef CONFIG_SOC_AM33XX
  446. if (of_machine_is_compatible("ti,am33xx"))
  447. data = am3_clkctrl_data;
  448. #endif
  449. #ifdef CONFIG_SOC_AM43XX
  450. if (of_machine_is_compatible("ti,am4372"))
  451. data = am4_clkctrl_data;
  452. if (of_machine_is_compatible("ti,am438x"))
  453. data = am438x_clkctrl_data;
  454. #endif
  455. #ifdef CONFIG_SOC_TI81XX
  456. if (of_machine_is_compatible("ti,dm814"))
  457. data = dm814_clkctrl_data;
  458. if (of_machine_is_compatible("ti,dm816"))
  459. data = dm816_clkctrl_data;
  460. #endif
  461. if (ti_clk_get_features()->flags & TI_CLK_DEVICE_TYPE_GP)
  462. soc_mask |= CLKF_SOC_NONSEC;
  463. while (data->addr) {
  464. if (addr == data->addr)
  465. break;
  466. data++;
  467. }
  468. if (!data->addr) {
  469. pr_err("%pOF not found from clkctrl data.\n", node);
  470. return;
  471. }
  472. provider = kzalloc(sizeof(*provider), GFP_KERNEL);
  473. if (!provider)
  474. return;
  475. provider->base = of_iomap(node, 0);
  476. legacy_naming = ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT;
  477. clkctrl_name = clkctrl_get_name(node);
  478. if (clkctrl_name) {
  479. provider->clkdm_name = kasprintf(GFP_KERNEL,
  480. "%s_clkdm", clkctrl_name);
  481. if (!provider->clkdm_name) {
  482. kfree(provider);
  483. return;
  484. }
  485. goto clkdm_found;
  486. }
  487. /*
  488. * The code below can be removed when all clkctrl nodes use domain
  489. * specific compatible property and standard clock node naming
  490. */
  491. if (legacy_naming) {
  492. provider->clkdm_name = kasprintf(GFP_KERNEL, "%pOFnxxx", node->parent);
  493. if (!provider->clkdm_name) {
  494. kfree(provider);
  495. return;
  496. }
  497. /*
  498. * Create default clkdm name, replace _cm from end of parent
  499. * node name with _clkdm
  500. */
  501. provider->clkdm_name[strlen(provider->clkdm_name) - 2] = 0;
  502. } else {
  503. provider->clkdm_name = kasprintf(GFP_KERNEL, "%pOFn", node);
  504. if (!provider->clkdm_name) {
  505. kfree(provider);
  506. return;
  507. }
  508. /*
  509. * Create default clkdm name, replace _clkctrl from end of
  510. * node name with _clkdm
  511. */
  512. provider->clkdm_name[strlen(provider->clkdm_name) - 7] = 0;
  513. }
  514. strcat(provider->clkdm_name, "clkdm");
  515. /* Replace any dash from the clkdm name with underscore */
  516. c = provider->clkdm_name;
  517. while (*c) {
  518. if (*c == '-')
  519. *c = '_';
  520. c++;
  521. }
  522. clkdm_found:
  523. INIT_LIST_HEAD(&provider->clocks);
  524. /* Generate clocks */
  525. reg_data = data->regs;
  526. while (reg_data->parent) {
  527. if ((reg_data->flags & CLKF_SOC_MASK) &&
  528. (reg_data->flags & soc_mask) == 0) {
  529. reg_data++;
  530. continue;
  531. }
  532. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  533. if (!hw)
  534. return;
  535. hw->enable_reg.ptr = provider->base + reg_data->offset;
  536. _ti_clkctrl_setup_subclks(provider, node, reg_data,
  537. hw->enable_reg.ptr, clkctrl_name);
  538. if (reg_data->flags & CLKF_SW_SUP)
  539. hw->enable_bit = MODULEMODE_SWCTRL;
  540. if (reg_data->flags & CLKF_HW_SUP)
  541. hw->enable_bit = MODULEMODE_HWCTRL;
  542. if (reg_data->flags & CLKF_NO_IDLEST)
  543. set_bit(NO_IDLEST, &hw->flags);
  544. if (reg_data->clkdm_name)
  545. hw->clkdm_name = reg_data->clkdm_name;
  546. else
  547. hw->clkdm_name = provider->clkdm_name;
  548. init.parent_names = &reg_data->parent;
  549. init.num_parents = 1;
  550. init.flags = 0;
  551. if (reg_data->flags & CLKF_SET_RATE_PARENT)
  552. init.flags |= CLK_SET_RATE_PARENT;
  553. init.name = clkctrl_get_clock_name(node, clkctrl_name,
  554. reg_data->offset, 0,
  555. legacy_naming);
  556. if (!init.name)
  557. goto cleanup;
  558. clkctrl_clk = kzalloc(sizeof(*clkctrl_clk), GFP_KERNEL);
  559. if (!clkctrl_clk)
  560. goto cleanup;
  561. init.ops = &omap4_clkctrl_clk_ops;
  562. hw->hw.init = &init;
  563. clk = of_ti_clk_register_omap_hw(node, &hw->hw, init.name);
  564. if (IS_ERR_OR_NULL(clk))
  565. goto cleanup;
  566. clkctrl_clk->reg_offset = reg_data->offset;
  567. clkctrl_clk->clk = &hw->hw;
  568. list_add(&clkctrl_clk->node, &provider->clocks);
  569. reg_data++;
  570. }
  571. ret = of_clk_add_hw_provider(node, _ti_omap4_clkctrl_xlate, provider);
  572. if (ret == -EPROBE_DEFER)
  573. ti_clk_retry_init(node, provider, _clkctrl_add_provider);
  574. kfree(clkctrl_name);
  575. return;
  576. cleanup:
  577. kfree(hw);
  578. kfree(init.name);
  579. kfree(clkctrl_name);
  580. kfree(clkctrl_clk);
  581. }
  582. CLK_OF_DECLARE(ti_omap4_clkctrl_clock, "ti,clkctrl",
  583. _ti_omap4_clkctrl_setup);
  584. /**
  585. * ti_clk_is_in_standby - Check if clkctrl clock is in standby or not
  586. * @clk: clock to check standby status for
  587. *
  588. * Finds whether the provided clock is in standby mode or not. Returns
  589. * true if the provided clock is a clkctrl type clock and it is in standby,
  590. * false otherwise.
  591. */
  592. bool ti_clk_is_in_standby(struct clk *clk)
  593. {
  594. struct clk_hw *hw;
  595. struct clk_hw_omap *hwclk;
  596. u32 val;
  597. hw = __clk_get_hw(clk);
  598. if (!omap2_clk_is_hw_omap(hw))
  599. return false;
  600. hwclk = to_clk_hw_omap(hw);
  601. val = ti_clk_ll_ops->clk_readl(&hwclk->enable_reg);
  602. if (val & OMAP4_STBYST_MASK)
  603. return true;
  604. return false;
  605. }
  606. EXPORT_SYMBOL_GPL(ti_clk_is_in_standby);