clk-sun9i-mmc.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2015 Chen-Yu Tsai
  4. *
  5. * Chen-Yu Tsai <[email protected]>
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/delay.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/of.h>
  13. #include <linux/of_device.h>
  14. #include <linux/reset.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/reset-controller.h>
  17. #include <linux/slab.h>
  18. #include <linux/spinlock.h>
  19. #define SUN9I_MMC_WIDTH 4
  20. #define SUN9I_MMC_GATE_BIT 16
  21. #define SUN9I_MMC_RESET_BIT 18
  22. struct sun9i_mmc_clk_data {
  23. spinlock_t lock;
  24. void __iomem *membase;
  25. struct clk *clk;
  26. struct reset_control *reset;
  27. struct clk_onecell_data clk_data;
  28. struct reset_controller_dev rcdev;
  29. };
  30. static int sun9i_mmc_reset_assert(struct reset_controller_dev *rcdev,
  31. unsigned long id)
  32. {
  33. struct sun9i_mmc_clk_data *data = container_of(rcdev,
  34. struct sun9i_mmc_clk_data,
  35. rcdev);
  36. unsigned long flags;
  37. void __iomem *reg = data->membase + SUN9I_MMC_WIDTH * id;
  38. u32 val;
  39. clk_prepare_enable(data->clk);
  40. spin_lock_irqsave(&data->lock, flags);
  41. val = readl(reg);
  42. writel(val & ~BIT(SUN9I_MMC_RESET_BIT), reg);
  43. spin_unlock_irqrestore(&data->lock, flags);
  44. clk_disable_unprepare(data->clk);
  45. return 0;
  46. }
  47. static int sun9i_mmc_reset_deassert(struct reset_controller_dev *rcdev,
  48. unsigned long id)
  49. {
  50. struct sun9i_mmc_clk_data *data = container_of(rcdev,
  51. struct sun9i_mmc_clk_data,
  52. rcdev);
  53. unsigned long flags;
  54. void __iomem *reg = data->membase + SUN9I_MMC_WIDTH * id;
  55. u32 val;
  56. clk_prepare_enable(data->clk);
  57. spin_lock_irqsave(&data->lock, flags);
  58. val = readl(reg);
  59. writel(val | BIT(SUN9I_MMC_RESET_BIT), reg);
  60. spin_unlock_irqrestore(&data->lock, flags);
  61. clk_disable_unprepare(data->clk);
  62. return 0;
  63. }
  64. static int sun9i_mmc_reset_reset(struct reset_controller_dev *rcdev,
  65. unsigned long id)
  66. {
  67. sun9i_mmc_reset_assert(rcdev, id);
  68. udelay(10);
  69. sun9i_mmc_reset_deassert(rcdev, id);
  70. return 0;
  71. }
  72. static const struct reset_control_ops sun9i_mmc_reset_ops = {
  73. .assert = sun9i_mmc_reset_assert,
  74. .deassert = sun9i_mmc_reset_deassert,
  75. .reset = sun9i_mmc_reset_reset,
  76. };
  77. static int sun9i_a80_mmc_config_clk_probe(struct platform_device *pdev)
  78. {
  79. struct device_node *np = pdev->dev.of_node;
  80. struct sun9i_mmc_clk_data *data;
  81. struct clk_onecell_data *clk_data;
  82. const char *clk_name = np->name;
  83. const char *clk_parent;
  84. struct resource *r;
  85. int count, i, ret;
  86. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  87. if (!data)
  88. return -ENOMEM;
  89. spin_lock_init(&data->lock);
  90. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  91. if (!r)
  92. return -EINVAL;
  93. /* one clock/reset pair per word */
  94. count = DIV_ROUND_UP((resource_size(r)), SUN9I_MMC_WIDTH);
  95. data->membase = devm_ioremap_resource(&pdev->dev, r);
  96. if (IS_ERR(data->membase))
  97. return PTR_ERR(data->membase);
  98. clk_data = &data->clk_data;
  99. clk_data->clk_num = count;
  100. clk_data->clks = devm_kcalloc(&pdev->dev, count, sizeof(struct clk *),
  101. GFP_KERNEL);
  102. if (!clk_data->clks)
  103. return -ENOMEM;
  104. data->clk = devm_clk_get(&pdev->dev, NULL);
  105. if (IS_ERR(data->clk)) {
  106. dev_err(&pdev->dev, "Could not get clock\n");
  107. return PTR_ERR(data->clk);
  108. }
  109. data->reset = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  110. if (IS_ERR(data->reset)) {
  111. dev_err(&pdev->dev, "Could not get reset control\n");
  112. return PTR_ERR(data->reset);
  113. }
  114. ret = reset_control_deassert(data->reset);
  115. if (ret) {
  116. dev_err(&pdev->dev, "Reset deassert err %d\n", ret);
  117. return ret;
  118. }
  119. clk_parent = __clk_get_name(data->clk);
  120. for (i = 0; i < count; i++) {
  121. of_property_read_string_index(np, "clock-output-names",
  122. i, &clk_name);
  123. clk_data->clks[i] = clk_register_gate(&pdev->dev, clk_name,
  124. clk_parent, 0,
  125. data->membase + SUN9I_MMC_WIDTH * i,
  126. SUN9I_MMC_GATE_BIT, 0,
  127. &data->lock);
  128. if (IS_ERR(clk_data->clks[i])) {
  129. ret = PTR_ERR(clk_data->clks[i]);
  130. goto err_clk_register;
  131. }
  132. }
  133. ret = of_clk_add_provider(np, of_clk_src_onecell_get, clk_data);
  134. if (ret)
  135. goto err_clk_provider;
  136. data->rcdev.owner = THIS_MODULE;
  137. data->rcdev.nr_resets = count;
  138. data->rcdev.ops = &sun9i_mmc_reset_ops;
  139. data->rcdev.of_node = pdev->dev.of_node;
  140. ret = reset_controller_register(&data->rcdev);
  141. if (ret)
  142. goto err_rc_reg;
  143. platform_set_drvdata(pdev, data);
  144. return 0;
  145. err_rc_reg:
  146. of_clk_del_provider(np);
  147. err_clk_provider:
  148. for (i = 0; i < count; i++)
  149. clk_unregister(clk_data->clks[i]);
  150. err_clk_register:
  151. reset_control_assert(data->reset);
  152. return ret;
  153. }
  154. static const struct of_device_id sun9i_a80_mmc_config_clk_dt_ids[] = {
  155. { .compatible = "allwinner,sun9i-a80-mmc-config-clk" },
  156. { /* sentinel */ }
  157. };
  158. static struct platform_driver sun9i_a80_mmc_config_clk_driver = {
  159. .driver = {
  160. .name = "sun9i-a80-mmc-config-clk",
  161. .suppress_bind_attrs = true,
  162. .of_match_table = sun9i_a80_mmc_config_clk_dt_ids,
  163. },
  164. .probe = sun9i_a80_mmc_config_clk_probe,
  165. };
  166. builtin_platform_driver(sun9i_a80_mmc_config_clk_driver);