clk-sun4i-display.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2015 Maxime Ripard
  4. *
  5. * Maxime Ripard <[email protected]>
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/io.h>
  9. #include <linux/kernel.h>
  10. #include <linux/of_address.h>
  11. #include <linux/reset-controller.h>
  12. #include <linux/slab.h>
  13. #include <linux/spinlock.h>
  14. struct sun4i_a10_display_clk_data {
  15. bool has_div;
  16. u8 num_rst;
  17. u8 parents;
  18. u8 offset_en;
  19. u8 offset_div;
  20. u8 offset_mux;
  21. u8 offset_rst;
  22. u8 width_div;
  23. u8 width_mux;
  24. u32 flags;
  25. };
  26. struct reset_data {
  27. void __iomem *reg;
  28. spinlock_t *lock;
  29. struct reset_controller_dev rcdev;
  30. u8 offset;
  31. };
  32. static DEFINE_SPINLOCK(sun4i_a10_display_lock);
  33. static inline struct reset_data *rcdev_to_reset_data(struct reset_controller_dev *rcdev)
  34. {
  35. return container_of(rcdev, struct reset_data, rcdev);
  36. };
  37. static int sun4i_a10_display_assert(struct reset_controller_dev *rcdev,
  38. unsigned long id)
  39. {
  40. struct reset_data *data = rcdev_to_reset_data(rcdev);
  41. unsigned long flags;
  42. u32 reg;
  43. spin_lock_irqsave(data->lock, flags);
  44. reg = readl(data->reg);
  45. writel(reg & ~BIT(data->offset + id), data->reg);
  46. spin_unlock_irqrestore(data->lock, flags);
  47. return 0;
  48. }
  49. static int sun4i_a10_display_deassert(struct reset_controller_dev *rcdev,
  50. unsigned long id)
  51. {
  52. struct reset_data *data = rcdev_to_reset_data(rcdev);
  53. unsigned long flags;
  54. u32 reg;
  55. spin_lock_irqsave(data->lock, flags);
  56. reg = readl(data->reg);
  57. writel(reg | BIT(data->offset + id), data->reg);
  58. spin_unlock_irqrestore(data->lock, flags);
  59. return 0;
  60. }
  61. static int sun4i_a10_display_status(struct reset_controller_dev *rcdev,
  62. unsigned long id)
  63. {
  64. struct reset_data *data = rcdev_to_reset_data(rcdev);
  65. return !(readl(data->reg) & BIT(data->offset + id));
  66. }
  67. static const struct reset_control_ops sun4i_a10_display_reset_ops = {
  68. .assert = sun4i_a10_display_assert,
  69. .deassert = sun4i_a10_display_deassert,
  70. .status = sun4i_a10_display_status,
  71. };
  72. static int sun4i_a10_display_reset_xlate(struct reset_controller_dev *rcdev,
  73. const struct of_phandle_args *spec)
  74. {
  75. /* We only have a single reset signal */
  76. return 0;
  77. }
  78. static void __init sun4i_a10_display_init(struct device_node *node,
  79. const struct sun4i_a10_display_clk_data *data)
  80. {
  81. const char *parents[4];
  82. const char *clk_name = node->name;
  83. struct reset_data *reset_data;
  84. struct clk_divider *div = NULL;
  85. struct clk_gate *gate;
  86. struct resource res;
  87. struct clk_mux *mux;
  88. void __iomem *reg;
  89. struct clk *clk;
  90. int ret;
  91. of_property_read_string(node, "clock-output-names", &clk_name);
  92. reg = of_io_request_and_map(node, 0, of_node_full_name(node));
  93. if (IS_ERR(reg)) {
  94. pr_err("%s: Could not map the clock registers\n", clk_name);
  95. return;
  96. }
  97. ret = of_clk_parent_fill(node, parents, data->parents);
  98. if (ret != data->parents) {
  99. pr_err("%s: Could not retrieve the parents\n", clk_name);
  100. goto unmap;
  101. }
  102. mux = kzalloc(sizeof(*mux), GFP_KERNEL);
  103. if (!mux)
  104. goto unmap;
  105. mux->reg = reg;
  106. mux->shift = data->offset_mux;
  107. mux->mask = (1 << data->width_mux) - 1;
  108. mux->lock = &sun4i_a10_display_lock;
  109. gate = kzalloc(sizeof(*gate), GFP_KERNEL);
  110. if (!gate)
  111. goto free_mux;
  112. gate->reg = reg;
  113. gate->bit_idx = data->offset_en;
  114. gate->lock = &sun4i_a10_display_lock;
  115. if (data->has_div) {
  116. div = kzalloc(sizeof(*div), GFP_KERNEL);
  117. if (!div)
  118. goto free_gate;
  119. div->reg = reg;
  120. div->shift = data->offset_div;
  121. div->width = data->width_div;
  122. div->lock = &sun4i_a10_display_lock;
  123. }
  124. clk = clk_register_composite(NULL, clk_name,
  125. parents, data->parents,
  126. &mux->hw, &clk_mux_ops,
  127. data->has_div ? &div->hw : NULL,
  128. data->has_div ? &clk_divider_ops : NULL,
  129. &gate->hw, &clk_gate_ops,
  130. data->flags);
  131. if (IS_ERR(clk)) {
  132. pr_err("%s: Couldn't register the clock\n", clk_name);
  133. goto free_div;
  134. }
  135. ret = of_clk_add_provider(node, of_clk_src_simple_get, clk);
  136. if (ret) {
  137. pr_err("%s: Couldn't register DT provider\n", clk_name);
  138. goto free_clk;
  139. }
  140. if (!data->num_rst)
  141. return;
  142. reset_data = kzalloc(sizeof(*reset_data), GFP_KERNEL);
  143. if (!reset_data)
  144. goto free_of_clk;
  145. reset_data->reg = reg;
  146. reset_data->offset = data->offset_rst;
  147. reset_data->lock = &sun4i_a10_display_lock;
  148. reset_data->rcdev.nr_resets = data->num_rst;
  149. reset_data->rcdev.ops = &sun4i_a10_display_reset_ops;
  150. reset_data->rcdev.of_node = node;
  151. if (data->num_rst == 1) {
  152. reset_data->rcdev.of_reset_n_cells = 0;
  153. reset_data->rcdev.of_xlate = &sun4i_a10_display_reset_xlate;
  154. } else {
  155. reset_data->rcdev.of_reset_n_cells = 1;
  156. }
  157. if (reset_controller_register(&reset_data->rcdev)) {
  158. pr_err("%s: Couldn't register the reset controller\n",
  159. clk_name);
  160. goto free_reset;
  161. }
  162. return;
  163. free_reset:
  164. kfree(reset_data);
  165. free_of_clk:
  166. of_clk_del_provider(node);
  167. free_clk:
  168. clk_unregister_composite(clk);
  169. free_div:
  170. kfree(div);
  171. free_gate:
  172. kfree(gate);
  173. free_mux:
  174. kfree(mux);
  175. unmap:
  176. iounmap(reg);
  177. of_address_to_resource(node, 0, &res);
  178. release_mem_region(res.start, resource_size(&res));
  179. }
  180. static const struct sun4i_a10_display_clk_data sun4i_a10_tcon_ch0_data __initconst = {
  181. .num_rst = 2,
  182. .parents = 4,
  183. .offset_en = 31,
  184. .offset_rst = 29,
  185. .offset_mux = 24,
  186. .width_mux = 2,
  187. .flags = CLK_SET_RATE_PARENT,
  188. };
  189. static void __init sun4i_a10_tcon_ch0_setup(struct device_node *node)
  190. {
  191. sun4i_a10_display_init(node, &sun4i_a10_tcon_ch0_data);
  192. }
  193. CLK_OF_DECLARE(sun4i_a10_tcon_ch0, "allwinner,sun4i-a10-tcon-ch0-clk",
  194. sun4i_a10_tcon_ch0_setup);
  195. static const struct sun4i_a10_display_clk_data sun4i_a10_display_data __initconst = {
  196. .has_div = true,
  197. .num_rst = 1,
  198. .parents = 3,
  199. .offset_en = 31,
  200. .offset_rst = 30,
  201. .offset_mux = 24,
  202. .offset_div = 0,
  203. .width_mux = 2,
  204. .width_div = 4,
  205. };
  206. static void __init sun4i_a10_display_setup(struct device_node *node)
  207. {
  208. sun4i_a10_display_init(node, &sun4i_a10_display_data);
  209. }
  210. CLK_OF_DECLARE(sun4i_a10_display, "allwinner,sun4i-a10-display-clk",
  211. sun4i_a10_display_setup);