clk-simple-gates.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2015 Maxime Ripard
  4. *
  5. * Maxime Ripard <[email protected]>
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/io.h>
  10. #include <linux/of.h>
  11. #include <linux/of_address.h>
  12. #include <linux/slab.h>
  13. #include <linux/spinlock.h>
  14. static DEFINE_SPINLOCK(gates_lock);
  15. static void __init sunxi_simple_gates_setup(struct device_node *node,
  16. const int protected[],
  17. int nprotected)
  18. {
  19. struct clk_onecell_data *clk_data;
  20. const char *clk_parent, *clk_name;
  21. struct property *prop;
  22. struct resource res;
  23. void __iomem *clk_reg;
  24. void __iomem *reg;
  25. const __be32 *p;
  26. int number, i = 0, j;
  27. u8 clk_bit;
  28. u32 index;
  29. reg = of_io_request_and_map(node, 0, of_node_full_name(node));
  30. if (IS_ERR(reg))
  31. return;
  32. clk_parent = of_clk_get_parent_name(node, 0);
  33. clk_data = kmalloc(sizeof(struct clk_onecell_data), GFP_KERNEL);
  34. if (!clk_data)
  35. goto err_unmap;
  36. number = of_property_count_u32_elems(node, "clock-indices");
  37. of_property_read_u32_index(node, "clock-indices", number - 1, &number);
  38. clk_data->clks = kcalloc(number + 1, sizeof(struct clk *), GFP_KERNEL);
  39. if (!clk_data->clks)
  40. goto err_free_data;
  41. of_property_for_each_u32(node, "clock-indices", prop, p, index) {
  42. of_property_read_string_index(node, "clock-output-names",
  43. i, &clk_name);
  44. clk_reg = reg + 4 * (index / 32);
  45. clk_bit = index % 32;
  46. clk_data->clks[index] = clk_register_gate(NULL, clk_name,
  47. clk_parent, 0,
  48. clk_reg,
  49. clk_bit,
  50. 0, &gates_lock);
  51. i++;
  52. if (IS_ERR(clk_data->clks[index])) {
  53. WARN_ON(true);
  54. continue;
  55. }
  56. for (j = 0; j < nprotected; j++)
  57. if (protected[j] == index)
  58. clk_prepare_enable(clk_data->clks[index]);
  59. }
  60. clk_data->clk_num = number + 1;
  61. of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  62. return;
  63. err_free_data:
  64. kfree(clk_data);
  65. err_unmap:
  66. iounmap(reg);
  67. of_address_to_resource(node, 0, &res);
  68. release_mem_region(res.start, resource_size(&res));
  69. }
  70. static void __init sunxi_simple_gates_init(struct device_node *node)
  71. {
  72. sunxi_simple_gates_setup(node, NULL, 0);
  73. }
  74. CLK_OF_DECLARE(sun4i_a10_gates, "allwinner,sun4i-a10-gates-clk",
  75. sunxi_simple_gates_init);
  76. CLK_OF_DECLARE(sun4i_a10_apb0, "allwinner,sun4i-a10-apb0-gates-clk",
  77. sunxi_simple_gates_init);
  78. CLK_OF_DECLARE(sun4i_a10_apb1, "allwinner,sun4i-a10-apb1-gates-clk",
  79. sunxi_simple_gates_init);
  80. CLK_OF_DECLARE(sun4i_a10_axi, "allwinner,sun4i-a10-axi-gates-clk",
  81. sunxi_simple_gates_init);
  82. CLK_OF_DECLARE(sun5i_a10s_apb0, "allwinner,sun5i-a10s-apb0-gates-clk",
  83. sunxi_simple_gates_init);
  84. CLK_OF_DECLARE(sun5i_a10s_apb1, "allwinner,sun5i-a10s-apb1-gates-clk",
  85. sunxi_simple_gates_init);
  86. CLK_OF_DECLARE(sun5i_a13_apb0, "allwinner,sun5i-a13-apb0-gates-clk",
  87. sunxi_simple_gates_init);
  88. CLK_OF_DECLARE(sun5i_a13_apb1, "allwinner,sun5i-a13-apb1-gates-clk",
  89. sunxi_simple_gates_init);
  90. CLK_OF_DECLARE(sun6i_a31_ahb1, "allwinner,sun6i-a31-ahb1-gates-clk",
  91. sunxi_simple_gates_init);
  92. CLK_OF_DECLARE(sun6i_a31_apb1, "allwinner,sun6i-a31-apb1-gates-clk",
  93. sunxi_simple_gates_init);
  94. CLK_OF_DECLARE(sun6i_a31_apb2, "allwinner,sun6i-a31-apb2-gates-clk",
  95. sunxi_simple_gates_init);
  96. CLK_OF_DECLARE(sun7i_a20_apb0, "allwinner,sun7i-a20-apb0-gates-clk",
  97. sunxi_simple_gates_init);
  98. CLK_OF_DECLARE(sun7i_a20_apb1, "allwinner,sun7i-a20-apb1-gates-clk",
  99. sunxi_simple_gates_init);
  100. CLK_OF_DECLARE(sun8i_a23_ahb1, "allwinner,sun8i-a23-ahb1-gates-clk",
  101. sunxi_simple_gates_init);
  102. CLK_OF_DECLARE(sun8i_a23_apb1, "allwinner,sun8i-a23-apb1-gates-clk",
  103. sunxi_simple_gates_init);
  104. CLK_OF_DECLARE(sun8i_a23_apb2, "allwinner,sun8i-a23-apb2-gates-clk",
  105. sunxi_simple_gates_init);
  106. CLK_OF_DECLARE(sun8i_a33_ahb1, "allwinner,sun8i-a33-ahb1-gates-clk",
  107. sunxi_simple_gates_init);
  108. CLK_OF_DECLARE(sun8i_a83t_apb0, "allwinner,sun8i-a83t-apb0-gates-clk",
  109. sunxi_simple_gates_init);
  110. CLK_OF_DECLARE(sun9i_a80_ahb0, "allwinner,sun9i-a80-ahb0-gates-clk",
  111. sunxi_simple_gates_init);
  112. CLK_OF_DECLARE(sun9i_a80_ahb1, "allwinner,sun9i-a80-ahb1-gates-clk",
  113. sunxi_simple_gates_init);
  114. CLK_OF_DECLARE(sun9i_a80_ahb2, "allwinner,sun9i-a80-ahb2-gates-clk",
  115. sunxi_simple_gates_init);
  116. CLK_OF_DECLARE(sun9i_a80_apb0, "allwinner,sun9i-a80-apb0-gates-clk",
  117. sunxi_simple_gates_init);
  118. CLK_OF_DECLARE(sun9i_a80_apb1, "allwinner,sun9i-a80-apb1-gates-clk",
  119. sunxi_simple_gates_init);
  120. CLK_OF_DECLARE(sun9i_a80_apbs, "allwinner,sun9i-a80-apbs-gates-clk",
  121. sunxi_simple_gates_init);
  122. static const int sun4i_a10_ahb_critical_clocks[] __initconst = {
  123. 14, /* ahb_sdram */
  124. };
  125. static void __init sun4i_a10_ahb_init(struct device_node *node)
  126. {
  127. sunxi_simple_gates_setup(node, sun4i_a10_ahb_critical_clocks,
  128. ARRAY_SIZE(sun4i_a10_ahb_critical_clocks));
  129. }
  130. CLK_OF_DECLARE(sun4i_a10_ahb, "allwinner,sun4i-a10-ahb-gates-clk",
  131. sun4i_a10_ahb_init);
  132. CLK_OF_DECLARE(sun5i_a10s_ahb, "allwinner,sun5i-a10s-ahb-gates-clk",
  133. sun4i_a10_ahb_init);
  134. CLK_OF_DECLARE(sun5i_a13_ahb, "allwinner,sun5i-a13-ahb-gates-clk",
  135. sun4i_a10_ahb_init);
  136. CLK_OF_DECLARE(sun7i_a20_ahb, "allwinner,sun7i-a20-ahb-gates-clk",
  137. sun4i_a10_ahb_init);
  138. static const int sun4i_a10_dram_critical_clocks[] __initconst = {
  139. 15, /* dram_output */
  140. };
  141. static void __init sun4i_a10_dram_init(struct device_node *node)
  142. {
  143. sunxi_simple_gates_setup(node, sun4i_a10_dram_critical_clocks,
  144. ARRAY_SIZE(sun4i_a10_dram_critical_clocks));
  145. }
  146. CLK_OF_DECLARE(sun4i_a10_dram, "allwinner,sun4i-a10-dram-gates-clk",
  147. sun4i_a10_dram_init);