ccu-sun50i-a64.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016 Maxime Ripard. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/io.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include "ccu_common.h"
  10. #include "ccu_reset.h"
  11. #include "ccu_div.h"
  12. #include "ccu_gate.h"
  13. #include "ccu_mp.h"
  14. #include "ccu_mult.h"
  15. #include "ccu_nk.h"
  16. #include "ccu_nkm.h"
  17. #include "ccu_nkmp.h"
  18. #include "ccu_nm.h"
  19. #include "ccu_phase.h"
  20. #include "ccu-sun50i-a64.h"
  21. static struct ccu_nkmp pll_cpux_clk = {
  22. .enable = BIT(31),
  23. .lock = BIT(28),
  24. .n = _SUNXI_CCU_MULT(8, 5),
  25. .k = _SUNXI_CCU_MULT(4, 2),
  26. .m = _SUNXI_CCU_DIV(0, 2),
  27. .p = _SUNXI_CCU_DIV_MAX(16, 2, 4),
  28. .common = {
  29. .reg = 0x000,
  30. .hw.init = CLK_HW_INIT("pll-cpux",
  31. "osc24M",
  32. &ccu_nkmp_ops,
  33. CLK_SET_RATE_UNGATE),
  34. },
  35. };
  36. /*
  37. * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
  38. * the base (2x, 4x and 8x), and one variable divider (the one true
  39. * pll audio).
  40. *
  41. * With sigma-delta modulation for fractional-N on the audio PLL,
  42. * we have to use specific dividers. This means the variable divider
  43. * can no longer be used, as the audio codec requests the exact clock
  44. * rates we support through this mechanism. So we now hard code the
  45. * variable divider to 1. This means the clock rates will no longer
  46. * match the clock names.
  47. */
  48. #define SUN50I_A64_PLL_AUDIO_REG 0x008
  49. static struct ccu_sdm_setting pll_audio_sdm_table[] = {
  50. { .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 },
  51. { .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 },
  52. };
  53. static SUNXI_CCU_NM_WITH_SDM_GATE_LOCK(pll_audio_base_clk, "pll-audio-base",
  54. "osc24M", 0x008,
  55. 8, 7, /* N */
  56. 0, 5, /* M */
  57. pll_audio_sdm_table, BIT(24),
  58. 0x284, BIT(31),
  59. BIT(31), /* gate */
  60. BIT(28), /* lock */
  61. CLK_SET_RATE_UNGATE);
  62. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video0_clk, "pll-video0",
  63. "osc24M", 0x010,
  64. 192000000, /* Minimum rate */
  65. 1008000000, /* Maximum rate */
  66. 8, 7, /* N */
  67. 0, 4, /* M */
  68. BIT(24), /* frac enable */
  69. BIT(25), /* frac select */
  70. 270000000, /* frac rate 0 */
  71. 297000000, /* frac rate 1 */
  72. BIT(31), /* gate */
  73. BIT(28), /* lock */
  74. CLK_SET_RATE_UNGATE);
  75. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve",
  76. "osc24M", 0x018,
  77. 8, 7, /* N */
  78. 0, 4, /* M */
  79. BIT(24), /* frac enable */
  80. BIT(25), /* frac select */
  81. 270000000, /* frac rate 0 */
  82. 297000000, /* frac rate 1 */
  83. BIT(31), /* gate */
  84. BIT(28), /* lock */
  85. CLK_SET_RATE_UNGATE);
  86. static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr0_clk, "pll-ddr0",
  87. "osc24M", 0x020,
  88. 8, 5, /* N */
  89. 4, 2, /* K */
  90. 0, 2, /* M */
  91. BIT(31), /* gate */
  92. BIT(28), /* lock */
  93. CLK_SET_RATE_UNGATE);
  94. static struct ccu_nk pll_periph0_clk = {
  95. .enable = BIT(31),
  96. .lock = BIT(28),
  97. .n = _SUNXI_CCU_MULT(8, 5),
  98. .k = _SUNXI_CCU_MULT_MIN(4, 2, 2),
  99. .fixed_post_div = 2,
  100. .common = {
  101. .reg = 0x028,
  102. .features = CCU_FEATURE_FIXED_POSTDIV,
  103. .hw.init = CLK_HW_INIT("pll-periph0", "osc24M",
  104. &ccu_nk_ops, CLK_SET_RATE_UNGATE),
  105. },
  106. };
  107. static struct ccu_nk pll_periph1_clk = {
  108. .enable = BIT(31),
  109. .lock = BIT(28),
  110. .n = _SUNXI_CCU_MULT(8, 5),
  111. .k = _SUNXI_CCU_MULT_MIN(4, 2, 2),
  112. .fixed_post_div = 2,
  113. .common = {
  114. .reg = 0x02c,
  115. .features = CCU_FEATURE_FIXED_POSTDIV,
  116. .hw.init = CLK_HW_INIT("pll-periph1", "osc24M",
  117. &ccu_nk_ops, CLK_SET_RATE_UNGATE),
  118. },
  119. };
  120. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video1_clk, "pll-video1",
  121. "osc24M", 0x030,
  122. 192000000, /* Minimum rate */
  123. 1008000000, /* Maximum rate */
  124. 8, 7, /* N */
  125. 0, 4, /* M */
  126. BIT(24), /* frac enable */
  127. BIT(25), /* frac select */
  128. 270000000, /* frac rate 0 */
  129. 297000000, /* frac rate 1 */
  130. BIT(31), /* gate */
  131. BIT(28), /* lock */
  132. CLK_SET_RATE_UNGATE);
  133. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_gpu_clk, "pll-gpu",
  134. "osc24M", 0x038,
  135. 8, 7, /* N */
  136. 0, 4, /* M */
  137. BIT(24), /* frac enable */
  138. BIT(25), /* frac select */
  139. 270000000, /* frac rate 0 */
  140. 297000000, /* frac rate 1 */
  141. BIT(31), /* gate */
  142. BIT(28), /* lock */
  143. CLK_SET_RATE_UNGATE);
  144. /*
  145. * The output function can be changed to something more complex that
  146. * we do not handle yet.
  147. *
  148. * Hardcode the mode so that we don't fall in that case.
  149. */
  150. #define SUN50I_A64_PLL_MIPI_REG 0x040
  151. static struct ccu_nkm pll_mipi_clk = {
  152. /*
  153. * The bit 23 and 22 are called "LDO{1,2}_EN" on the SoC's
  154. * user manual, and by experiments the PLL doesn't work without
  155. * these bits toggled.
  156. */
  157. .enable = BIT(31) | BIT(23) | BIT(22),
  158. .lock = BIT(28),
  159. .n = _SUNXI_CCU_MULT(8, 4),
  160. .k = _SUNXI_CCU_MULT_MIN(4, 2, 2),
  161. .m = _SUNXI_CCU_DIV(0, 4),
  162. .common = {
  163. .reg = 0x040,
  164. .hw.init = CLK_HW_INIT("pll-mipi", "pll-video0",
  165. &ccu_nkm_ops, CLK_SET_RATE_UNGATE),
  166. },
  167. };
  168. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_hsic_clk, "pll-hsic",
  169. "osc24M", 0x044,
  170. 8, 7, /* N */
  171. 0, 4, /* M */
  172. BIT(24), /* frac enable */
  173. BIT(25), /* frac select */
  174. 270000000, /* frac rate 0 */
  175. 297000000, /* frac rate 1 */
  176. BIT(31), /* gate */
  177. BIT(28), /* lock */
  178. CLK_SET_RATE_UNGATE);
  179. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_de_clk, "pll-de",
  180. "osc24M", 0x048,
  181. 8, 7, /* N */
  182. 0, 4, /* M */
  183. BIT(24), /* frac enable */
  184. BIT(25), /* frac select */
  185. 270000000, /* frac rate 0 */
  186. 297000000, /* frac rate 1 */
  187. BIT(31), /* gate */
  188. BIT(28), /* lock */
  189. CLK_SET_RATE_UNGATE);
  190. static SUNXI_CCU_NM_WITH_GATE_LOCK(pll_ddr1_clk, "pll-ddr1",
  191. "osc24M", 0x04c,
  192. 8, 7, /* N */
  193. 0, 2, /* M */
  194. BIT(31), /* gate */
  195. BIT(28), /* lock */
  196. CLK_SET_RATE_UNGATE);
  197. static const char * const cpux_parents[] = { "osc32k", "osc24M",
  198. "pll-cpux", "pll-cpux" };
  199. static SUNXI_CCU_MUX(cpux_clk, "cpux", cpux_parents,
  200. 0x050, 16, 2, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL);
  201. static SUNXI_CCU_M(axi_clk, "axi", "cpux", 0x050, 0, 2, 0);
  202. static const char * const ahb1_parents[] = { "osc32k", "osc24M",
  203. "axi", "pll-periph0" };
  204. static const struct ccu_mux_var_prediv ahb1_predivs[] = {
  205. { .index = 3, .shift = 6, .width = 2 },
  206. };
  207. static struct ccu_div ahb1_clk = {
  208. .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
  209. .mux = {
  210. .shift = 12,
  211. .width = 2,
  212. .var_predivs = ahb1_predivs,
  213. .n_var_predivs = ARRAY_SIZE(ahb1_predivs),
  214. },
  215. .common = {
  216. .reg = 0x054,
  217. .features = CCU_FEATURE_VARIABLE_PREDIV,
  218. .hw.init = CLK_HW_INIT_PARENTS("ahb1",
  219. ahb1_parents,
  220. &ccu_div_ops,
  221. 0),
  222. },
  223. };
  224. static struct clk_div_table apb1_div_table[] = {
  225. { .val = 0, .div = 2 },
  226. { .val = 1, .div = 2 },
  227. { .val = 2, .div = 4 },
  228. { .val = 3, .div = 8 },
  229. { /* Sentinel */ },
  230. };
  231. static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1",
  232. 0x054, 8, 2, apb1_div_table, 0);
  233. static const char * const apb2_parents[] = { "osc32k", "osc24M",
  234. "pll-periph0-2x",
  235. "pll-periph0-2x" };
  236. static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
  237. 0, 5, /* M */
  238. 16, 2, /* P */
  239. 24, 2, /* mux */
  240. 0);
  241. static const char * const ahb2_parents[] = { "ahb1", "pll-periph0" };
  242. static const struct ccu_mux_fixed_prediv ahb2_fixed_predivs[] = {
  243. { .index = 1, .div = 2 },
  244. };
  245. static struct ccu_mux ahb2_clk = {
  246. .mux = {
  247. .shift = 0,
  248. .width = 1,
  249. .fixed_predivs = ahb2_fixed_predivs,
  250. .n_predivs = ARRAY_SIZE(ahb2_fixed_predivs),
  251. },
  252. .common = {
  253. .reg = 0x05c,
  254. .features = CCU_FEATURE_FIXED_PREDIV,
  255. .hw.init = CLK_HW_INIT_PARENTS("ahb2",
  256. ahb2_parents,
  257. &ccu_mux_ops,
  258. 0),
  259. },
  260. };
  261. static SUNXI_CCU_GATE(bus_mipi_dsi_clk, "bus-mipi-dsi", "ahb1",
  262. 0x060, BIT(1), 0);
  263. static SUNXI_CCU_GATE(bus_ce_clk, "bus-ce", "ahb1",
  264. 0x060, BIT(5), 0);
  265. static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "ahb1",
  266. 0x060, BIT(6), 0);
  267. static SUNXI_CCU_GATE(bus_mmc0_clk, "bus-mmc0", "ahb1",
  268. 0x060, BIT(8), 0);
  269. static SUNXI_CCU_GATE(bus_mmc1_clk, "bus-mmc1", "ahb1",
  270. 0x060, BIT(9), 0);
  271. static SUNXI_CCU_GATE(bus_mmc2_clk, "bus-mmc2", "ahb1",
  272. 0x060, BIT(10), 0);
  273. static SUNXI_CCU_GATE(bus_nand_clk, "bus-nand", "ahb1",
  274. 0x060, BIT(13), 0);
  275. static SUNXI_CCU_GATE(bus_dram_clk, "bus-dram", "ahb1",
  276. 0x060, BIT(14), 0);
  277. static SUNXI_CCU_GATE(bus_emac_clk, "bus-emac", "ahb2",
  278. 0x060, BIT(17), 0);
  279. static SUNXI_CCU_GATE(bus_ts_clk, "bus-ts", "ahb1",
  280. 0x060, BIT(18), 0);
  281. static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "ahb1",
  282. 0x060, BIT(19), 0);
  283. static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb1",
  284. 0x060, BIT(20), 0);
  285. static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb1",
  286. 0x060, BIT(21), 0);
  287. static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb1",
  288. 0x060, BIT(23), 0);
  289. static SUNXI_CCU_GATE(bus_ehci0_clk, "bus-ehci0", "ahb1",
  290. 0x060, BIT(24), 0);
  291. static SUNXI_CCU_GATE(bus_ehci1_clk, "bus-ehci1", "ahb2",
  292. 0x060, BIT(25), 0);
  293. static SUNXI_CCU_GATE(bus_ohci0_clk, "bus-ohci0", "ahb1",
  294. 0x060, BIT(28), 0);
  295. static SUNXI_CCU_GATE(bus_ohci1_clk, "bus-ohci1", "ahb2",
  296. 0x060, BIT(29), 0);
  297. static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "ahb1",
  298. 0x064, BIT(0), 0);
  299. static SUNXI_CCU_GATE(bus_tcon0_clk, "bus-tcon0", "ahb1",
  300. 0x064, BIT(3), 0);
  301. static SUNXI_CCU_GATE(bus_tcon1_clk, "bus-tcon1", "ahb1",
  302. 0x064, BIT(4), 0);
  303. static SUNXI_CCU_GATE(bus_deinterlace_clk, "bus-deinterlace", "ahb1",
  304. 0x064, BIT(5), 0);
  305. static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb1",
  306. 0x064, BIT(8), 0);
  307. static SUNXI_CCU_GATE(bus_hdmi_clk, "bus-hdmi", "ahb1",
  308. 0x064, BIT(11), 0);
  309. static SUNXI_CCU_GATE(bus_de_clk, "bus-de", "ahb1",
  310. 0x064, BIT(12), 0);
  311. static SUNXI_CCU_GATE(bus_gpu_clk, "bus-gpu", "ahb1",
  312. 0x064, BIT(20), 0);
  313. static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "ahb1",
  314. 0x064, BIT(21), 0);
  315. static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "ahb1",
  316. 0x064, BIT(22), 0);
  317. static SUNXI_CCU_GATE(bus_codec_clk, "bus-codec", "apb1",
  318. 0x068, BIT(0), 0);
  319. static SUNXI_CCU_GATE(bus_spdif_clk, "bus-spdif", "apb1",
  320. 0x068, BIT(1), 0);
  321. static SUNXI_CCU_GATE(bus_pio_clk, "bus-pio", "apb1",
  322. 0x068, BIT(5), 0);
  323. static SUNXI_CCU_GATE(bus_ths_clk, "bus-ths", "apb1",
  324. 0x068, BIT(8), 0);
  325. static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb1",
  326. 0x068, BIT(12), 0);
  327. static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb1",
  328. 0x068, BIT(13), 0);
  329. static SUNXI_CCU_GATE(bus_i2s2_clk, "bus-i2s2", "apb1",
  330. 0x068, BIT(14), 0);
  331. static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb2",
  332. 0x06c, BIT(0), 0);
  333. static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb2",
  334. 0x06c, BIT(1), 0);
  335. static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb2",
  336. 0x06c, BIT(2), 0);
  337. static SUNXI_CCU_GATE(bus_scr_clk, "bus-scr", "apb2",
  338. 0x06c, BIT(5), 0);
  339. static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb2",
  340. 0x06c, BIT(16), 0);
  341. static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb2",
  342. 0x06c, BIT(17), 0);
  343. static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb2",
  344. 0x06c, BIT(18), 0);
  345. static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb2",
  346. 0x06c, BIT(19), 0);
  347. static SUNXI_CCU_GATE(bus_uart4_clk, "bus-uart4", "apb2",
  348. 0x06c, BIT(20), 0);
  349. static SUNXI_CCU_GATE(bus_dbg_clk, "bus-dbg", "ahb1",
  350. 0x070, BIT(7), 0);
  351. static struct clk_div_table ths_div_table[] = {
  352. { .val = 0, .div = 1 },
  353. { .val = 1, .div = 2 },
  354. { .val = 2, .div = 4 },
  355. { .val = 3, .div = 6 },
  356. { /* Sentinel */ },
  357. };
  358. static const char * const ths_parents[] = { "osc24M" };
  359. static struct ccu_div ths_clk = {
  360. .enable = BIT(31),
  361. .div = _SUNXI_CCU_DIV_TABLE(0, 2, ths_div_table),
  362. .mux = _SUNXI_CCU_MUX(24, 2),
  363. .common = {
  364. .reg = 0x074,
  365. .hw.init = CLK_HW_INIT_PARENTS("ths",
  366. ths_parents,
  367. &ccu_div_ops,
  368. 0),
  369. },
  370. };
  371. static const char * const mod0_default_parents[] = { "osc24M", "pll-periph0",
  372. "pll-periph1" };
  373. static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080,
  374. 0, 4, /* M */
  375. 16, 2, /* P */
  376. 24, 2, /* mux */
  377. BIT(31), /* gate */
  378. 0);
  379. /*
  380. * MMC clocks are the new timing mode (see A83T & H3) variety, but without
  381. * the mode switch. This means they have a 2x post divider between the clock
  382. * and the MMC module. This is not documented in the manual, but is taken
  383. * into consideration when setting the mmc module clocks in the BSP kernel.
  384. * Without it, MMC performance is degraded.
  385. *
  386. * We model it here to be consistent with other SoCs supporting this mode.
  387. * The alternative would be to add the 2x multiplier when setting the MMC
  388. * module clock in the MMC driver, just for the A64.
  389. */
  390. static const char * const mmc_default_parents[] = { "osc24M", "pll-periph0-2x",
  391. "pll-periph1-2x" };
  392. static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc0_clk, "mmc0",
  393. mmc_default_parents, 0x088,
  394. 0, 4, /* M */
  395. 16, 2, /* P */
  396. 24, 2, /* mux */
  397. BIT(31), /* gate */
  398. 2, /* post-div */
  399. 0);
  400. static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc1_clk, "mmc1",
  401. mmc_default_parents, 0x08c,
  402. 0, 4, /* M */
  403. 16, 2, /* P */
  404. 24, 2, /* mux */
  405. BIT(31), /* gate */
  406. 2, /* post-div */
  407. 0);
  408. static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc2_clk, "mmc2",
  409. mmc_default_parents, 0x090,
  410. 0, 4, /* M */
  411. 16, 2, /* P */
  412. 24, 2, /* mux */
  413. BIT(31), /* gate */
  414. 2, /* post-div */
  415. 0);
  416. static const char * const ts_parents[] = { "osc24M", "pll-periph0", };
  417. static SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", ts_parents, 0x098,
  418. 0, 4, /* M */
  419. 16, 2, /* P */
  420. 24, 4, /* mux */
  421. BIT(31), /* gate */
  422. 0);
  423. static SUNXI_CCU_MP_WITH_MUX_GATE(ce_clk, "ce", mmc_default_parents, 0x09c,
  424. 0, 4, /* M */
  425. 16, 2, /* P */
  426. 24, 2, /* mux */
  427. BIT(31), /* gate */
  428. 0);
  429. static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
  430. 0, 4, /* M */
  431. 16, 2, /* P */
  432. 24, 2, /* mux */
  433. BIT(31), /* gate */
  434. 0);
  435. static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
  436. 0, 4, /* M */
  437. 16, 2, /* P */
  438. 24, 2, /* mux */
  439. BIT(31), /* gate */
  440. 0);
  441. static const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x",
  442. "pll-audio-2x", "pll-audio" };
  443. static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", i2s_parents,
  444. 0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
  445. static SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", i2s_parents,
  446. 0x0b4, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
  447. static SUNXI_CCU_MUX_WITH_GATE(i2s2_clk, "i2s2", i2s_parents,
  448. 0x0b8, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
  449. static SUNXI_CCU_M_WITH_GATE(spdif_clk, "spdif", "pll-audio",
  450. 0x0c0, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
  451. static SUNXI_CCU_GATE(usb_phy0_clk, "usb-phy0", "osc24M",
  452. 0x0cc, BIT(8), 0);
  453. static SUNXI_CCU_GATE(usb_phy1_clk, "usb-phy1", "osc24M",
  454. 0x0cc, BIT(9), 0);
  455. static SUNXI_CCU_GATE(usb_hsic_clk, "usb-hsic", "pll-hsic",
  456. 0x0cc, BIT(10), 0);
  457. static SUNXI_CCU_GATE(usb_hsic_12m_clk, "usb-hsic-12M", "osc12M",
  458. 0x0cc, BIT(11), 0);
  459. static SUNXI_CCU_GATE(usb_ohci0_clk, "usb-ohci0", "osc12M",
  460. 0x0cc, BIT(16), 0);
  461. static SUNXI_CCU_GATE(usb_ohci1_clk, "usb-ohci1", "usb-ohci0",
  462. 0x0cc, BIT(17), 0);
  463. static const char * const dram_parents[] = { "pll-ddr0", "pll-ddr1" };
  464. static SUNXI_CCU_M_WITH_MUX(dram_clk, "dram", dram_parents,
  465. 0x0f4, 0, 4, 20, 2, CLK_IS_CRITICAL);
  466. static SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "dram",
  467. 0x100, BIT(0), 0);
  468. static SUNXI_CCU_GATE(dram_csi_clk, "dram-csi", "dram",
  469. 0x100, BIT(1), 0);
  470. static SUNXI_CCU_GATE(dram_deinterlace_clk, "dram-deinterlace", "dram",
  471. 0x100, BIT(2), 0);
  472. static SUNXI_CCU_GATE(dram_ts_clk, "dram-ts", "dram",
  473. 0x100, BIT(3), 0);
  474. static const char * const de_parents[] = { "pll-periph0-2x", "pll-de" };
  475. static SUNXI_CCU_M_WITH_MUX_GATE(de_clk, "de", de_parents,
  476. 0x104, 0, 4, 24, 3, BIT(31),
  477. CLK_SET_RATE_PARENT);
  478. static const char * const tcon0_parents[] = { "pll-mipi", "pll-video0-2x" };
  479. static const u8 tcon0_table[] = { 0, 2, };
  480. static SUNXI_CCU_MUX_TABLE_WITH_GATE(tcon0_clk, "tcon0", tcon0_parents,
  481. tcon0_table, 0x118, 24, 3, BIT(31),
  482. CLK_SET_RATE_PARENT);
  483. static const char * const tcon1_parents[] = { "pll-video0", "pll-video1" };
  484. static const u8 tcon1_table[] = { 0, 2, };
  485. static struct ccu_div tcon1_clk = {
  486. .enable = BIT(31),
  487. .div = _SUNXI_CCU_DIV(0, 4),
  488. .mux = _SUNXI_CCU_MUX_TABLE(24, 2, tcon1_table),
  489. .common = {
  490. .reg = 0x11c,
  491. .hw.init = CLK_HW_INIT_PARENTS("tcon1",
  492. tcon1_parents,
  493. &ccu_div_ops,
  494. CLK_SET_RATE_PARENT),
  495. },
  496. };
  497. static const char * const deinterlace_parents[] = { "pll-periph0", "pll-periph1" };
  498. static SUNXI_CCU_M_WITH_MUX_GATE(deinterlace_clk, "deinterlace", deinterlace_parents,
  499. 0x124, 0, 4, 24, 3, BIT(31), 0);
  500. static SUNXI_CCU_GATE(csi_misc_clk, "csi-misc", "osc24M",
  501. 0x130, BIT(31), 0);
  502. static const char * const csi_sclk_parents[] = { "pll-periph0", "pll-periph1" };
  503. static SUNXI_CCU_M_WITH_MUX_GATE(csi_sclk_clk, "csi-sclk", csi_sclk_parents,
  504. 0x134, 16, 4, 24, 3, BIT(31), 0);
  505. static const char * const csi_mclk_parents[] = { "osc24M", "pll-video1", "pll-periph1" };
  506. static SUNXI_CCU_M_WITH_MUX_GATE(csi_mclk_clk, "csi-mclk", csi_mclk_parents,
  507. 0x134, 0, 5, 8, 3, BIT(15), 0);
  508. static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve",
  509. 0x13c, 16, 3, BIT(31), CLK_SET_RATE_PARENT);
  510. static SUNXI_CCU_GATE(ac_dig_clk, "ac-dig", "pll-audio",
  511. 0x140, BIT(31), CLK_SET_RATE_PARENT);
  512. static SUNXI_CCU_GATE(ac_dig_4x_clk, "ac-dig-4x", "pll-audio-4x",
  513. 0x140, BIT(30), CLK_SET_RATE_PARENT);
  514. static SUNXI_CCU_GATE(avs_clk, "avs", "osc24M",
  515. 0x144, BIT(31), 0);
  516. static const char * const hdmi_parents[] = { "pll-video0", "pll-video1" };
  517. static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", hdmi_parents,
  518. 0x150, 0, 4, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
  519. static SUNXI_CCU_GATE(hdmi_ddc_clk, "hdmi-ddc", "osc24M",
  520. 0x154, BIT(31), 0);
  521. static const char * const mbus_parents[] = { "osc24M", "pll-periph0-2x",
  522. "pll-ddr0", "pll-ddr1" };
  523. static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents,
  524. 0x15c, 0, 3, 24, 2, BIT(31), CLK_IS_CRITICAL);
  525. static const char * const dsi_dphy_parents[] = { "pll-video0", "pll-periph0" };
  526. static const u8 dsi_dphy_table[] = { 0, 2, };
  527. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(dsi_dphy_clk, "dsi-dphy",
  528. dsi_dphy_parents, dsi_dphy_table,
  529. 0x168, 0, 4, 8, 2, BIT(15), CLK_SET_RATE_PARENT);
  530. static SUNXI_CCU_M_WITH_GATE(gpu_clk, "gpu", "pll-gpu",
  531. 0x1a0, 0, 3, BIT(31), CLK_SET_RATE_PARENT);
  532. /* Fixed Factor clocks */
  533. static CLK_FIXED_FACTOR_FW_NAME(osc12M_clk, "osc12M", "hosc", 2, 1, 0);
  534. static const struct clk_hw *clk_parent_pll_audio[] = {
  535. &pll_audio_base_clk.common.hw
  536. };
  537. /* We hardcode the divider to 1 for now */
  538. static CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
  539. clk_parent_pll_audio,
  540. 1, 1, CLK_SET_RATE_PARENT);
  541. static CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
  542. clk_parent_pll_audio,
  543. 2, 1, CLK_SET_RATE_PARENT);
  544. static CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
  545. clk_parent_pll_audio,
  546. 1, 1, CLK_SET_RATE_PARENT);
  547. static CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
  548. clk_parent_pll_audio,
  549. 1, 2, CLK_SET_RATE_PARENT);
  550. static CLK_FIXED_FACTOR_HW(pll_periph0_2x_clk, "pll-periph0-2x",
  551. &pll_periph0_clk.common.hw,
  552. 1, 2, 0);
  553. static CLK_FIXED_FACTOR_HW(pll_periph1_2x_clk, "pll-periph1-2x",
  554. &pll_periph1_clk.common.hw,
  555. 1, 2, 0);
  556. static CLK_FIXED_FACTOR_HW(pll_video0_2x_clk, "pll-video0-2x",
  557. &pll_video0_clk.common.hw,
  558. 1, 2, CLK_SET_RATE_PARENT);
  559. static struct ccu_common *sun50i_a64_ccu_clks[] = {
  560. &pll_cpux_clk.common,
  561. &pll_audio_base_clk.common,
  562. &pll_video0_clk.common,
  563. &pll_ve_clk.common,
  564. &pll_ddr0_clk.common,
  565. &pll_periph0_clk.common,
  566. &pll_periph1_clk.common,
  567. &pll_video1_clk.common,
  568. &pll_gpu_clk.common,
  569. &pll_mipi_clk.common,
  570. &pll_hsic_clk.common,
  571. &pll_de_clk.common,
  572. &pll_ddr1_clk.common,
  573. &cpux_clk.common,
  574. &axi_clk.common,
  575. &ahb1_clk.common,
  576. &apb1_clk.common,
  577. &apb2_clk.common,
  578. &ahb2_clk.common,
  579. &bus_mipi_dsi_clk.common,
  580. &bus_ce_clk.common,
  581. &bus_dma_clk.common,
  582. &bus_mmc0_clk.common,
  583. &bus_mmc1_clk.common,
  584. &bus_mmc2_clk.common,
  585. &bus_nand_clk.common,
  586. &bus_dram_clk.common,
  587. &bus_emac_clk.common,
  588. &bus_ts_clk.common,
  589. &bus_hstimer_clk.common,
  590. &bus_spi0_clk.common,
  591. &bus_spi1_clk.common,
  592. &bus_otg_clk.common,
  593. &bus_ehci0_clk.common,
  594. &bus_ehci1_clk.common,
  595. &bus_ohci0_clk.common,
  596. &bus_ohci1_clk.common,
  597. &bus_ve_clk.common,
  598. &bus_tcon0_clk.common,
  599. &bus_tcon1_clk.common,
  600. &bus_deinterlace_clk.common,
  601. &bus_csi_clk.common,
  602. &bus_hdmi_clk.common,
  603. &bus_de_clk.common,
  604. &bus_gpu_clk.common,
  605. &bus_msgbox_clk.common,
  606. &bus_spinlock_clk.common,
  607. &bus_codec_clk.common,
  608. &bus_spdif_clk.common,
  609. &bus_pio_clk.common,
  610. &bus_ths_clk.common,
  611. &bus_i2s0_clk.common,
  612. &bus_i2s1_clk.common,
  613. &bus_i2s2_clk.common,
  614. &bus_i2c0_clk.common,
  615. &bus_i2c1_clk.common,
  616. &bus_i2c2_clk.common,
  617. &bus_scr_clk.common,
  618. &bus_uart0_clk.common,
  619. &bus_uart1_clk.common,
  620. &bus_uart2_clk.common,
  621. &bus_uart3_clk.common,
  622. &bus_uart4_clk.common,
  623. &bus_dbg_clk.common,
  624. &ths_clk.common,
  625. &nand_clk.common,
  626. &mmc0_clk.common,
  627. &mmc1_clk.common,
  628. &mmc2_clk.common,
  629. &ts_clk.common,
  630. &ce_clk.common,
  631. &spi0_clk.common,
  632. &spi1_clk.common,
  633. &i2s0_clk.common,
  634. &i2s1_clk.common,
  635. &i2s2_clk.common,
  636. &spdif_clk.common,
  637. &usb_phy0_clk.common,
  638. &usb_phy1_clk.common,
  639. &usb_hsic_clk.common,
  640. &usb_hsic_12m_clk.common,
  641. &usb_ohci0_clk.common,
  642. &usb_ohci1_clk.common,
  643. &dram_clk.common,
  644. &dram_ve_clk.common,
  645. &dram_csi_clk.common,
  646. &dram_deinterlace_clk.common,
  647. &dram_ts_clk.common,
  648. &de_clk.common,
  649. &tcon0_clk.common,
  650. &tcon1_clk.common,
  651. &deinterlace_clk.common,
  652. &csi_misc_clk.common,
  653. &csi_sclk_clk.common,
  654. &csi_mclk_clk.common,
  655. &ve_clk.common,
  656. &ac_dig_clk.common,
  657. &ac_dig_4x_clk.common,
  658. &avs_clk.common,
  659. &hdmi_clk.common,
  660. &hdmi_ddc_clk.common,
  661. &mbus_clk.common,
  662. &dsi_dphy_clk.common,
  663. &gpu_clk.common,
  664. };
  665. static struct clk_hw_onecell_data sun50i_a64_hw_clks = {
  666. .hws = {
  667. [CLK_OSC_12M] = &osc12M_clk.hw,
  668. [CLK_PLL_CPUX] = &pll_cpux_clk.common.hw,
  669. [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw,
  670. [CLK_PLL_AUDIO] = &pll_audio_clk.hw,
  671. [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw,
  672. [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw,
  673. [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw,
  674. [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw,
  675. [CLK_PLL_VIDEO0_2X] = &pll_video0_2x_clk.hw,
  676. [CLK_PLL_VE] = &pll_ve_clk.common.hw,
  677. [CLK_PLL_DDR0] = &pll_ddr0_clk.common.hw,
  678. [CLK_PLL_PERIPH0] = &pll_periph0_clk.common.hw,
  679. [CLK_PLL_PERIPH0_2X] = &pll_periph0_2x_clk.hw,
  680. [CLK_PLL_PERIPH1] = &pll_periph1_clk.common.hw,
  681. [CLK_PLL_PERIPH1_2X] = &pll_periph1_2x_clk.hw,
  682. [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw,
  683. [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
  684. [CLK_PLL_MIPI] = &pll_mipi_clk.common.hw,
  685. [CLK_PLL_HSIC] = &pll_hsic_clk.common.hw,
  686. [CLK_PLL_DE] = &pll_de_clk.common.hw,
  687. [CLK_PLL_DDR1] = &pll_ddr1_clk.common.hw,
  688. [CLK_CPUX] = &cpux_clk.common.hw,
  689. [CLK_AXI] = &axi_clk.common.hw,
  690. [CLK_AHB1] = &ahb1_clk.common.hw,
  691. [CLK_APB1] = &apb1_clk.common.hw,
  692. [CLK_APB2] = &apb2_clk.common.hw,
  693. [CLK_AHB2] = &ahb2_clk.common.hw,
  694. [CLK_BUS_MIPI_DSI] = &bus_mipi_dsi_clk.common.hw,
  695. [CLK_BUS_CE] = &bus_ce_clk.common.hw,
  696. [CLK_BUS_DMA] = &bus_dma_clk.common.hw,
  697. [CLK_BUS_MMC0] = &bus_mmc0_clk.common.hw,
  698. [CLK_BUS_MMC1] = &bus_mmc1_clk.common.hw,
  699. [CLK_BUS_MMC2] = &bus_mmc2_clk.common.hw,
  700. [CLK_BUS_NAND] = &bus_nand_clk.common.hw,
  701. [CLK_BUS_DRAM] = &bus_dram_clk.common.hw,
  702. [CLK_BUS_EMAC] = &bus_emac_clk.common.hw,
  703. [CLK_BUS_TS] = &bus_ts_clk.common.hw,
  704. [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw,
  705. [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw,
  706. [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw,
  707. [CLK_BUS_OTG] = &bus_otg_clk.common.hw,
  708. [CLK_BUS_EHCI0] = &bus_ehci0_clk.common.hw,
  709. [CLK_BUS_EHCI1] = &bus_ehci1_clk.common.hw,
  710. [CLK_BUS_OHCI0] = &bus_ohci0_clk.common.hw,
  711. [CLK_BUS_OHCI1] = &bus_ohci1_clk.common.hw,
  712. [CLK_BUS_VE] = &bus_ve_clk.common.hw,
  713. [CLK_BUS_TCON0] = &bus_tcon0_clk.common.hw,
  714. [CLK_BUS_TCON1] = &bus_tcon1_clk.common.hw,
  715. [CLK_BUS_DEINTERLACE] = &bus_deinterlace_clk.common.hw,
  716. [CLK_BUS_CSI] = &bus_csi_clk.common.hw,
  717. [CLK_BUS_HDMI] = &bus_hdmi_clk.common.hw,
  718. [CLK_BUS_DE] = &bus_de_clk.common.hw,
  719. [CLK_BUS_GPU] = &bus_gpu_clk.common.hw,
  720. [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw,
  721. [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw,
  722. [CLK_BUS_CODEC] = &bus_codec_clk.common.hw,
  723. [CLK_BUS_SPDIF] = &bus_spdif_clk.common.hw,
  724. [CLK_BUS_PIO] = &bus_pio_clk.common.hw,
  725. [CLK_BUS_THS] = &bus_ths_clk.common.hw,
  726. [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw,
  727. [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw,
  728. [CLK_BUS_I2S2] = &bus_i2s2_clk.common.hw,
  729. [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw,
  730. [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw,
  731. [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw,
  732. [CLK_BUS_UART0] = &bus_uart0_clk.common.hw,
  733. [CLK_BUS_UART1] = &bus_uart1_clk.common.hw,
  734. [CLK_BUS_UART2] = &bus_uart2_clk.common.hw,
  735. [CLK_BUS_UART3] = &bus_uart3_clk.common.hw,
  736. [CLK_BUS_UART4] = &bus_uart4_clk.common.hw,
  737. [CLK_BUS_SCR] = &bus_scr_clk.common.hw,
  738. [CLK_BUS_DBG] = &bus_dbg_clk.common.hw,
  739. [CLK_THS] = &ths_clk.common.hw,
  740. [CLK_NAND] = &nand_clk.common.hw,
  741. [CLK_MMC0] = &mmc0_clk.common.hw,
  742. [CLK_MMC1] = &mmc1_clk.common.hw,
  743. [CLK_MMC2] = &mmc2_clk.common.hw,
  744. [CLK_TS] = &ts_clk.common.hw,
  745. [CLK_CE] = &ce_clk.common.hw,
  746. [CLK_SPI0] = &spi0_clk.common.hw,
  747. [CLK_SPI1] = &spi1_clk.common.hw,
  748. [CLK_I2S0] = &i2s0_clk.common.hw,
  749. [CLK_I2S1] = &i2s1_clk.common.hw,
  750. [CLK_I2S2] = &i2s2_clk.common.hw,
  751. [CLK_SPDIF] = &spdif_clk.common.hw,
  752. [CLK_USB_PHY0] = &usb_phy0_clk.common.hw,
  753. [CLK_USB_PHY1] = &usb_phy1_clk.common.hw,
  754. [CLK_USB_HSIC] = &usb_hsic_clk.common.hw,
  755. [CLK_USB_HSIC_12M] = &usb_hsic_12m_clk.common.hw,
  756. [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw,
  757. [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw,
  758. [CLK_DRAM] = &dram_clk.common.hw,
  759. [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
  760. [CLK_DRAM_CSI] = &dram_csi_clk.common.hw,
  761. [CLK_DRAM_DEINTERLACE] = &dram_deinterlace_clk.common.hw,
  762. [CLK_DRAM_TS] = &dram_ts_clk.common.hw,
  763. [CLK_DE] = &de_clk.common.hw,
  764. [CLK_TCON0] = &tcon0_clk.common.hw,
  765. [CLK_TCON1] = &tcon1_clk.common.hw,
  766. [CLK_DEINTERLACE] = &deinterlace_clk.common.hw,
  767. [CLK_CSI_MISC] = &csi_misc_clk.common.hw,
  768. [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
  769. [CLK_CSI_MCLK] = &csi_mclk_clk.common.hw,
  770. [CLK_VE] = &ve_clk.common.hw,
  771. [CLK_AC_DIG] = &ac_dig_clk.common.hw,
  772. [CLK_AC_DIG_4X] = &ac_dig_4x_clk.common.hw,
  773. [CLK_AVS] = &avs_clk.common.hw,
  774. [CLK_HDMI] = &hdmi_clk.common.hw,
  775. [CLK_HDMI_DDC] = &hdmi_ddc_clk.common.hw,
  776. [CLK_MBUS] = &mbus_clk.common.hw,
  777. [CLK_DSI_DPHY] = &dsi_dphy_clk.common.hw,
  778. [CLK_GPU] = &gpu_clk.common.hw,
  779. },
  780. .num = CLK_NUMBER,
  781. };
  782. static struct ccu_reset_map sun50i_a64_ccu_resets[] = {
  783. [RST_USB_PHY0] = { 0x0cc, BIT(0) },
  784. [RST_USB_PHY1] = { 0x0cc, BIT(1) },
  785. [RST_USB_HSIC] = { 0x0cc, BIT(2) },
  786. [RST_DRAM] = { 0x0f4, BIT(31) },
  787. [RST_MBUS] = { 0x0fc, BIT(31) },
  788. [RST_BUS_MIPI_DSI] = { 0x2c0, BIT(1) },
  789. [RST_BUS_CE] = { 0x2c0, BIT(5) },
  790. [RST_BUS_DMA] = { 0x2c0, BIT(6) },
  791. [RST_BUS_MMC0] = { 0x2c0, BIT(8) },
  792. [RST_BUS_MMC1] = { 0x2c0, BIT(9) },
  793. [RST_BUS_MMC2] = { 0x2c0, BIT(10) },
  794. [RST_BUS_NAND] = { 0x2c0, BIT(13) },
  795. [RST_BUS_DRAM] = { 0x2c0, BIT(14) },
  796. [RST_BUS_EMAC] = { 0x2c0, BIT(17) },
  797. [RST_BUS_TS] = { 0x2c0, BIT(18) },
  798. [RST_BUS_HSTIMER] = { 0x2c0, BIT(19) },
  799. [RST_BUS_SPI0] = { 0x2c0, BIT(20) },
  800. [RST_BUS_SPI1] = { 0x2c0, BIT(21) },
  801. [RST_BUS_OTG] = { 0x2c0, BIT(23) },
  802. [RST_BUS_EHCI0] = { 0x2c0, BIT(24) },
  803. [RST_BUS_EHCI1] = { 0x2c0, BIT(25) },
  804. [RST_BUS_OHCI0] = { 0x2c0, BIT(28) },
  805. [RST_BUS_OHCI1] = { 0x2c0, BIT(29) },
  806. [RST_BUS_VE] = { 0x2c4, BIT(0) },
  807. [RST_BUS_TCON0] = { 0x2c4, BIT(3) },
  808. [RST_BUS_TCON1] = { 0x2c4, BIT(4) },
  809. [RST_BUS_DEINTERLACE] = { 0x2c4, BIT(5) },
  810. [RST_BUS_CSI] = { 0x2c4, BIT(8) },
  811. [RST_BUS_HDMI0] = { 0x2c4, BIT(10) },
  812. [RST_BUS_HDMI1] = { 0x2c4, BIT(11) },
  813. [RST_BUS_DE] = { 0x2c4, BIT(12) },
  814. [RST_BUS_GPU] = { 0x2c4, BIT(20) },
  815. [RST_BUS_MSGBOX] = { 0x2c4, BIT(21) },
  816. [RST_BUS_SPINLOCK] = { 0x2c4, BIT(22) },
  817. [RST_BUS_DBG] = { 0x2c4, BIT(31) },
  818. [RST_BUS_LVDS] = { 0x2c8, BIT(0) },
  819. [RST_BUS_CODEC] = { 0x2d0, BIT(0) },
  820. [RST_BUS_SPDIF] = { 0x2d0, BIT(1) },
  821. [RST_BUS_THS] = { 0x2d0, BIT(8) },
  822. [RST_BUS_I2S0] = { 0x2d0, BIT(12) },
  823. [RST_BUS_I2S1] = { 0x2d0, BIT(13) },
  824. [RST_BUS_I2S2] = { 0x2d0, BIT(14) },
  825. [RST_BUS_I2C0] = { 0x2d8, BIT(0) },
  826. [RST_BUS_I2C1] = { 0x2d8, BIT(1) },
  827. [RST_BUS_I2C2] = { 0x2d8, BIT(2) },
  828. [RST_BUS_SCR] = { 0x2d8, BIT(5) },
  829. [RST_BUS_UART0] = { 0x2d8, BIT(16) },
  830. [RST_BUS_UART1] = { 0x2d8, BIT(17) },
  831. [RST_BUS_UART2] = { 0x2d8, BIT(18) },
  832. [RST_BUS_UART3] = { 0x2d8, BIT(19) },
  833. [RST_BUS_UART4] = { 0x2d8, BIT(20) },
  834. };
  835. static const struct sunxi_ccu_desc sun50i_a64_ccu_desc = {
  836. .ccu_clks = sun50i_a64_ccu_clks,
  837. .num_ccu_clks = ARRAY_SIZE(sun50i_a64_ccu_clks),
  838. .hw_clks = &sun50i_a64_hw_clks,
  839. .resets = sun50i_a64_ccu_resets,
  840. .num_resets = ARRAY_SIZE(sun50i_a64_ccu_resets),
  841. };
  842. static struct ccu_pll_nb sun50i_a64_pll_cpu_nb = {
  843. .common = &pll_cpux_clk.common,
  844. /* copy from pll_cpux_clk */
  845. .enable = BIT(31),
  846. .lock = BIT(28),
  847. };
  848. static struct ccu_mux_nb sun50i_a64_cpu_nb = {
  849. .common = &cpux_clk.common,
  850. .cm = &cpux_clk.mux,
  851. .delay_us = 1, /* > 8 clock cycles at 24 MHz */
  852. .bypass_index = 1, /* index of 24 MHz oscillator */
  853. };
  854. static int sun50i_a64_ccu_probe(struct platform_device *pdev)
  855. {
  856. void __iomem *reg;
  857. u32 val;
  858. int ret;
  859. reg = devm_platform_ioremap_resource(pdev, 0);
  860. if (IS_ERR(reg))
  861. return PTR_ERR(reg);
  862. /* Force the PLL-Audio-1x divider to 1 */
  863. val = readl(reg + SUN50I_A64_PLL_AUDIO_REG);
  864. val &= ~GENMASK(19, 16);
  865. writel(val | (0 << 16), reg + SUN50I_A64_PLL_AUDIO_REG);
  866. writel(0x515, reg + SUN50I_A64_PLL_MIPI_REG);
  867. ret = devm_sunxi_ccu_probe(&pdev->dev, reg, &sun50i_a64_ccu_desc);
  868. if (ret)
  869. return ret;
  870. /* Gate then ungate PLL CPU after any rate changes */
  871. ccu_pll_notifier_register(&sun50i_a64_pll_cpu_nb);
  872. /* Reparent CPU during PLL CPU rate changes */
  873. ccu_mux_notifier_register(pll_cpux_clk.common.hw.clk,
  874. &sun50i_a64_cpu_nb);
  875. return 0;
  876. }
  877. static const struct of_device_id sun50i_a64_ccu_ids[] = {
  878. { .compatible = "allwinner,sun50i-a64-ccu" },
  879. { }
  880. };
  881. static struct platform_driver sun50i_a64_ccu_driver = {
  882. .probe = sun50i_a64_ccu_probe,
  883. .driver = {
  884. .name = "sun50i-a64-ccu",
  885. .suppress_bind_attrs = true,
  886. .of_match_table = sun50i_a64_ccu_ids,
  887. },
  888. };
  889. module_platform_driver(sun50i_a64_ccu_driver);
  890. MODULE_IMPORT_NS(SUNXI_CCU);
  891. MODULE_LICENSE("GPL");