clk-stm32mp13.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics 2022 - All Rights Reserved
  4. * Author: Gabriel Fernandez <[email protected]> for STMicroelectronics.
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/module.h>
  8. #include <linux/of_address.h>
  9. #include <linux/platform_device.h>
  10. #include <dt-bindings/clock/stm32mp13-clks.h>
  11. #include "clk-stm32-core.h"
  12. #include "stm32mp13_rcc.h"
  13. #define RCC_CLR_OFFSET 0x4
  14. /* STM32 Gates definition */
  15. enum enum_gate_cfg {
  16. GATE_MCO1,
  17. GATE_MCO2,
  18. GATE_DBGCK,
  19. GATE_TRACECK,
  20. GATE_DDRC1,
  21. GATE_DDRC1LP,
  22. GATE_DDRPHYC,
  23. GATE_DDRPHYCLP,
  24. GATE_DDRCAPB,
  25. GATE_DDRCAPBLP,
  26. GATE_AXIDCG,
  27. GATE_DDRPHYCAPB,
  28. GATE_DDRPHYCAPBLP,
  29. GATE_TIM2,
  30. GATE_TIM3,
  31. GATE_TIM4,
  32. GATE_TIM5,
  33. GATE_TIM6,
  34. GATE_TIM7,
  35. GATE_LPTIM1,
  36. GATE_SPI2,
  37. GATE_SPI3,
  38. GATE_USART3,
  39. GATE_UART4,
  40. GATE_UART5,
  41. GATE_UART7,
  42. GATE_UART8,
  43. GATE_I2C1,
  44. GATE_I2C2,
  45. GATE_SPDIF,
  46. GATE_TIM1,
  47. GATE_TIM8,
  48. GATE_SPI1,
  49. GATE_USART6,
  50. GATE_SAI1,
  51. GATE_SAI2,
  52. GATE_DFSDM,
  53. GATE_ADFSDM,
  54. GATE_FDCAN,
  55. GATE_LPTIM2,
  56. GATE_LPTIM3,
  57. GATE_LPTIM4,
  58. GATE_LPTIM5,
  59. GATE_VREF,
  60. GATE_DTS,
  61. GATE_PMBCTRL,
  62. GATE_HDP,
  63. GATE_SYSCFG,
  64. GATE_DCMIPP,
  65. GATE_DDRPERFM,
  66. GATE_IWDG2APB,
  67. GATE_USBPHY,
  68. GATE_STGENRO,
  69. GATE_LTDC,
  70. GATE_RTCAPB,
  71. GATE_TZC,
  72. GATE_ETZPC,
  73. GATE_IWDG1APB,
  74. GATE_BSEC,
  75. GATE_STGENC,
  76. GATE_USART1,
  77. GATE_USART2,
  78. GATE_SPI4,
  79. GATE_SPI5,
  80. GATE_I2C3,
  81. GATE_I2C4,
  82. GATE_I2C5,
  83. GATE_TIM12,
  84. GATE_TIM13,
  85. GATE_TIM14,
  86. GATE_TIM15,
  87. GATE_TIM16,
  88. GATE_TIM17,
  89. GATE_DMA1,
  90. GATE_DMA2,
  91. GATE_DMAMUX1,
  92. GATE_DMA3,
  93. GATE_DMAMUX2,
  94. GATE_ADC1,
  95. GATE_ADC2,
  96. GATE_USBO,
  97. GATE_TSC,
  98. GATE_GPIOA,
  99. GATE_GPIOB,
  100. GATE_GPIOC,
  101. GATE_GPIOD,
  102. GATE_GPIOE,
  103. GATE_GPIOF,
  104. GATE_GPIOG,
  105. GATE_GPIOH,
  106. GATE_GPIOI,
  107. GATE_PKA,
  108. GATE_SAES,
  109. GATE_CRYP1,
  110. GATE_HASH1,
  111. GATE_RNG1,
  112. GATE_BKPSRAM,
  113. GATE_AXIMC,
  114. GATE_MCE,
  115. GATE_ETH1CK,
  116. GATE_ETH1TX,
  117. GATE_ETH1RX,
  118. GATE_ETH1MAC,
  119. GATE_FMC,
  120. GATE_QSPI,
  121. GATE_SDMMC1,
  122. GATE_SDMMC2,
  123. GATE_CRC1,
  124. GATE_USBH,
  125. GATE_ETH2CK,
  126. GATE_ETH2TX,
  127. GATE_ETH2RX,
  128. GATE_ETH2MAC,
  129. GATE_ETH1STP,
  130. GATE_ETH2STP,
  131. GATE_MDMA,
  132. GATE_NB
  133. };
  134. #define _CFG_GATE(_id, _offset, _bit_idx, _offset_clr)\
  135. [(_id)] = {\
  136. .offset = (_offset),\
  137. .bit_idx = (_bit_idx),\
  138. .set_clr = (_offset_clr),\
  139. }
  140. #define CFG_GATE(_id, _offset, _bit_idx)\
  141. _CFG_GATE(_id, _offset, _bit_idx, 0)
  142. #define CFG_GATE_SETCLR(_id, _offset, _bit_idx)\
  143. _CFG_GATE(_id, _offset, _bit_idx, RCC_CLR_OFFSET)
  144. static struct stm32_gate_cfg stm32mp13_gates[] = {
  145. CFG_GATE(GATE_MCO1, RCC_MCO1CFGR, 12),
  146. CFG_GATE(GATE_MCO2, RCC_MCO2CFGR, 12),
  147. CFG_GATE(GATE_DBGCK, RCC_DBGCFGR, 8),
  148. CFG_GATE(GATE_TRACECK, RCC_DBGCFGR, 9),
  149. CFG_GATE(GATE_DDRC1, RCC_DDRITFCR, 0),
  150. CFG_GATE(GATE_DDRC1LP, RCC_DDRITFCR, 1),
  151. CFG_GATE(GATE_DDRPHYC, RCC_DDRITFCR, 4),
  152. CFG_GATE(GATE_DDRPHYCLP, RCC_DDRITFCR, 5),
  153. CFG_GATE(GATE_DDRCAPB, RCC_DDRITFCR, 6),
  154. CFG_GATE(GATE_DDRCAPBLP, RCC_DDRITFCR, 7),
  155. CFG_GATE(GATE_AXIDCG, RCC_DDRITFCR, 8),
  156. CFG_GATE(GATE_DDRPHYCAPB, RCC_DDRITFCR, 9),
  157. CFG_GATE(GATE_DDRPHYCAPBLP, RCC_DDRITFCR, 10),
  158. CFG_GATE_SETCLR(GATE_TIM2, RCC_MP_APB1ENSETR, 0),
  159. CFG_GATE_SETCLR(GATE_TIM3, RCC_MP_APB1ENSETR, 1),
  160. CFG_GATE_SETCLR(GATE_TIM4, RCC_MP_APB1ENSETR, 2),
  161. CFG_GATE_SETCLR(GATE_TIM5, RCC_MP_APB1ENSETR, 3),
  162. CFG_GATE_SETCLR(GATE_TIM6, RCC_MP_APB1ENSETR, 4),
  163. CFG_GATE_SETCLR(GATE_TIM7, RCC_MP_APB1ENSETR, 5),
  164. CFG_GATE_SETCLR(GATE_LPTIM1, RCC_MP_APB1ENSETR, 9),
  165. CFG_GATE_SETCLR(GATE_SPI2, RCC_MP_APB1ENSETR, 11),
  166. CFG_GATE_SETCLR(GATE_SPI3, RCC_MP_APB1ENSETR, 12),
  167. CFG_GATE_SETCLR(GATE_USART3, RCC_MP_APB1ENSETR, 15),
  168. CFG_GATE_SETCLR(GATE_UART4, RCC_MP_APB1ENSETR, 16),
  169. CFG_GATE_SETCLR(GATE_UART5, RCC_MP_APB1ENSETR, 17),
  170. CFG_GATE_SETCLR(GATE_UART7, RCC_MP_APB1ENSETR, 18),
  171. CFG_GATE_SETCLR(GATE_UART8, RCC_MP_APB1ENSETR, 19),
  172. CFG_GATE_SETCLR(GATE_I2C1, RCC_MP_APB1ENSETR, 21),
  173. CFG_GATE_SETCLR(GATE_I2C2, RCC_MP_APB1ENSETR, 22),
  174. CFG_GATE_SETCLR(GATE_SPDIF, RCC_MP_APB1ENSETR, 26),
  175. CFG_GATE_SETCLR(GATE_TIM1, RCC_MP_APB2ENSETR, 0),
  176. CFG_GATE_SETCLR(GATE_TIM8, RCC_MP_APB2ENSETR, 1),
  177. CFG_GATE_SETCLR(GATE_SPI1, RCC_MP_APB2ENSETR, 8),
  178. CFG_GATE_SETCLR(GATE_USART6, RCC_MP_APB2ENSETR, 13),
  179. CFG_GATE_SETCLR(GATE_SAI1, RCC_MP_APB2ENSETR, 16),
  180. CFG_GATE_SETCLR(GATE_SAI2, RCC_MP_APB2ENSETR, 17),
  181. CFG_GATE_SETCLR(GATE_DFSDM, RCC_MP_APB2ENSETR, 20),
  182. CFG_GATE_SETCLR(GATE_ADFSDM, RCC_MP_APB2ENSETR, 21),
  183. CFG_GATE_SETCLR(GATE_FDCAN, RCC_MP_APB2ENSETR, 24),
  184. CFG_GATE_SETCLR(GATE_LPTIM2, RCC_MP_APB3ENSETR, 0),
  185. CFG_GATE_SETCLR(GATE_LPTIM3, RCC_MP_APB3ENSETR, 1),
  186. CFG_GATE_SETCLR(GATE_LPTIM4, RCC_MP_APB3ENSETR, 2),
  187. CFG_GATE_SETCLR(GATE_LPTIM5, RCC_MP_APB3ENSETR, 3),
  188. CFG_GATE_SETCLR(GATE_VREF, RCC_MP_APB3ENSETR, 13),
  189. CFG_GATE_SETCLR(GATE_DTS, RCC_MP_APB3ENSETR, 16),
  190. CFG_GATE_SETCLR(GATE_PMBCTRL, RCC_MP_APB3ENSETR, 17),
  191. CFG_GATE_SETCLR(GATE_HDP, RCC_MP_APB3ENSETR, 20),
  192. CFG_GATE_SETCLR(GATE_SYSCFG, RCC_MP_NS_APB3ENSETR, 0),
  193. CFG_GATE_SETCLR(GATE_DCMIPP, RCC_MP_APB4ENSETR, 1),
  194. CFG_GATE_SETCLR(GATE_DDRPERFM, RCC_MP_APB4ENSETR, 8),
  195. CFG_GATE_SETCLR(GATE_IWDG2APB, RCC_MP_APB4ENSETR, 15),
  196. CFG_GATE_SETCLR(GATE_USBPHY, RCC_MP_APB4ENSETR, 16),
  197. CFG_GATE_SETCLR(GATE_STGENRO, RCC_MP_APB4ENSETR, 20),
  198. CFG_GATE_SETCLR(GATE_LTDC, RCC_MP_NS_APB4ENSETR, 0),
  199. CFG_GATE_SETCLR(GATE_RTCAPB, RCC_MP_APB5ENSETR, 8),
  200. CFG_GATE_SETCLR(GATE_TZC, RCC_MP_APB5ENSETR, 11),
  201. CFG_GATE_SETCLR(GATE_ETZPC, RCC_MP_APB5ENSETR, 13),
  202. CFG_GATE_SETCLR(GATE_IWDG1APB, RCC_MP_APB5ENSETR, 15),
  203. CFG_GATE_SETCLR(GATE_BSEC, RCC_MP_APB5ENSETR, 16),
  204. CFG_GATE_SETCLR(GATE_STGENC, RCC_MP_APB5ENSETR, 20),
  205. CFG_GATE_SETCLR(GATE_USART1, RCC_MP_APB6ENSETR, 0),
  206. CFG_GATE_SETCLR(GATE_USART2, RCC_MP_APB6ENSETR, 1),
  207. CFG_GATE_SETCLR(GATE_SPI4, RCC_MP_APB6ENSETR, 2),
  208. CFG_GATE_SETCLR(GATE_SPI5, RCC_MP_APB6ENSETR, 3),
  209. CFG_GATE_SETCLR(GATE_I2C3, RCC_MP_APB6ENSETR, 4),
  210. CFG_GATE_SETCLR(GATE_I2C4, RCC_MP_APB6ENSETR, 5),
  211. CFG_GATE_SETCLR(GATE_I2C5, RCC_MP_APB6ENSETR, 6),
  212. CFG_GATE_SETCLR(GATE_TIM12, RCC_MP_APB6ENSETR, 7),
  213. CFG_GATE_SETCLR(GATE_TIM13, RCC_MP_APB6ENSETR, 8),
  214. CFG_GATE_SETCLR(GATE_TIM14, RCC_MP_APB6ENSETR, 9),
  215. CFG_GATE_SETCLR(GATE_TIM15, RCC_MP_APB6ENSETR, 10),
  216. CFG_GATE_SETCLR(GATE_TIM16, RCC_MP_APB6ENSETR, 11),
  217. CFG_GATE_SETCLR(GATE_TIM17, RCC_MP_APB6ENSETR, 12),
  218. CFG_GATE_SETCLR(GATE_DMA1, RCC_MP_AHB2ENSETR, 0),
  219. CFG_GATE_SETCLR(GATE_DMA2, RCC_MP_AHB2ENSETR, 1),
  220. CFG_GATE_SETCLR(GATE_DMAMUX1, RCC_MP_AHB2ENSETR, 2),
  221. CFG_GATE_SETCLR(GATE_DMA3, RCC_MP_AHB2ENSETR, 3),
  222. CFG_GATE_SETCLR(GATE_DMAMUX2, RCC_MP_AHB2ENSETR, 4),
  223. CFG_GATE_SETCLR(GATE_ADC1, RCC_MP_AHB2ENSETR, 5),
  224. CFG_GATE_SETCLR(GATE_ADC2, RCC_MP_AHB2ENSETR, 6),
  225. CFG_GATE_SETCLR(GATE_USBO, RCC_MP_AHB2ENSETR, 8),
  226. CFG_GATE_SETCLR(GATE_TSC, RCC_MP_AHB4ENSETR, 15),
  227. CFG_GATE_SETCLR(GATE_GPIOA, RCC_MP_NS_AHB4ENSETR, 0),
  228. CFG_GATE_SETCLR(GATE_GPIOB, RCC_MP_NS_AHB4ENSETR, 1),
  229. CFG_GATE_SETCLR(GATE_GPIOC, RCC_MP_NS_AHB4ENSETR, 2),
  230. CFG_GATE_SETCLR(GATE_GPIOD, RCC_MP_NS_AHB4ENSETR, 3),
  231. CFG_GATE_SETCLR(GATE_GPIOE, RCC_MP_NS_AHB4ENSETR, 4),
  232. CFG_GATE_SETCLR(GATE_GPIOF, RCC_MP_NS_AHB4ENSETR, 5),
  233. CFG_GATE_SETCLR(GATE_GPIOG, RCC_MP_NS_AHB4ENSETR, 6),
  234. CFG_GATE_SETCLR(GATE_GPIOH, RCC_MP_NS_AHB4ENSETR, 7),
  235. CFG_GATE_SETCLR(GATE_GPIOI, RCC_MP_NS_AHB4ENSETR, 8),
  236. CFG_GATE_SETCLR(GATE_PKA, RCC_MP_AHB5ENSETR, 2),
  237. CFG_GATE_SETCLR(GATE_SAES, RCC_MP_AHB5ENSETR, 3),
  238. CFG_GATE_SETCLR(GATE_CRYP1, RCC_MP_AHB5ENSETR, 4),
  239. CFG_GATE_SETCLR(GATE_HASH1, RCC_MP_AHB5ENSETR, 5),
  240. CFG_GATE_SETCLR(GATE_RNG1, RCC_MP_AHB5ENSETR, 6),
  241. CFG_GATE_SETCLR(GATE_BKPSRAM, RCC_MP_AHB5ENSETR, 8),
  242. CFG_GATE_SETCLR(GATE_AXIMC, RCC_MP_AHB5ENSETR, 16),
  243. CFG_GATE_SETCLR(GATE_MCE, RCC_MP_AHB6ENSETR, 1),
  244. CFG_GATE_SETCLR(GATE_ETH1CK, RCC_MP_AHB6ENSETR, 7),
  245. CFG_GATE_SETCLR(GATE_ETH1TX, RCC_MP_AHB6ENSETR, 8),
  246. CFG_GATE_SETCLR(GATE_ETH1RX, RCC_MP_AHB6ENSETR, 9),
  247. CFG_GATE_SETCLR(GATE_ETH1MAC, RCC_MP_AHB6ENSETR, 10),
  248. CFG_GATE_SETCLR(GATE_FMC, RCC_MP_AHB6ENSETR, 12),
  249. CFG_GATE_SETCLR(GATE_QSPI, RCC_MP_AHB6ENSETR, 14),
  250. CFG_GATE_SETCLR(GATE_SDMMC1, RCC_MP_AHB6ENSETR, 16),
  251. CFG_GATE_SETCLR(GATE_SDMMC2, RCC_MP_AHB6ENSETR, 17),
  252. CFG_GATE_SETCLR(GATE_CRC1, RCC_MP_AHB6ENSETR, 20),
  253. CFG_GATE_SETCLR(GATE_USBH, RCC_MP_AHB6ENSETR, 24),
  254. CFG_GATE_SETCLR(GATE_ETH2CK, RCC_MP_AHB6ENSETR, 27),
  255. CFG_GATE_SETCLR(GATE_ETH2TX, RCC_MP_AHB6ENSETR, 28),
  256. CFG_GATE_SETCLR(GATE_ETH2RX, RCC_MP_AHB6ENSETR, 29),
  257. CFG_GATE_SETCLR(GATE_ETH2MAC, RCC_MP_AHB6ENSETR, 30),
  258. CFG_GATE_SETCLR(GATE_ETH1STP, RCC_MP_AHB6LPENSETR, 11),
  259. CFG_GATE_SETCLR(GATE_ETH2STP, RCC_MP_AHB6LPENSETR, 31),
  260. CFG_GATE_SETCLR(GATE_MDMA, RCC_MP_NS_AHB6ENSETR, 0),
  261. };
  262. /* STM32 Divivers definition */
  263. enum enum_div_cfg {
  264. DIV_RTC,
  265. DIV_HSI,
  266. DIV_MCO1,
  267. DIV_MCO2,
  268. DIV_TRACE,
  269. DIV_ETH1PTP,
  270. DIV_ETH2PTP,
  271. DIV_NB
  272. };
  273. static const struct clk_div_table ck_trace_div_table[] = {
  274. { 0, 1 }, { 1, 2 }, { 2, 4 }, { 3, 8 },
  275. { 4, 16 }, { 5, 16 }, { 6, 16 }, { 7, 16 },
  276. { 0 },
  277. };
  278. #define CFG_DIV(_id, _offset, _shift, _width, _flags, _table, _ready)\
  279. [(_id)] = {\
  280. .offset = (_offset),\
  281. .shift = (_shift),\
  282. .width = (_width),\
  283. .flags = (_flags),\
  284. .table = (_table),\
  285. .ready = (_ready),\
  286. }
  287. static const struct stm32_div_cfg stm32mp13_dividers[DIV_NB] = {
  288. CFG_DIV(DIV_RTC, RCC_RTCDIVR, 0, 6, 0, NULL, DIV_NO_RDY),
  289. CFG_DIV(DIV_MCO1, RCC_MCO1CFGR, 4, 4, 0, NULL, DIV_NO_RDY),
  290. CFG_DIV(DIV_MCO2, RCC_MCO2CFGR, 4, 4, 0, NULL, DIV_NO_RDY),
  291. CFG_DIV(DIV_TRACE, RCC_DBGCFGR, 0, 3, 0, ck_trace_div_table, DIV_NO_RDY),
  292. CFG_DIV(DIV_ETH1PTP, RCC_ETH12CKSELR, 4, 4, 0, NULL, DIV_NO_RDY),
  293. CFG_DIV(DIV_ETH2PTP, RCC_ETH12CKSELR, 12, 4, 0, NULL, DIV_NO_RDY),
  294. };
  295. /* STM32 Muxes definition */
  296. enum enum_mux_cfg {
  297. MUX_ADC1,
  298. MUX_ADC2,
  299. MUX_DCMIPP,
  300. MUX_ETH1,
  301. MUX_ETH2,
  302. MUX_FDCAN,
  303. MUX_FMC,
  304. MUX_I2C12,
  305. MUX_I2C3,
  306. MUX_I2C4,
  307. MUX_I2C5,
  308. MUX_LPTIM1,
  309. MUX_LPTIM2,
  310. MUX_LPTIM3,
  311. MUX_LPTIM45,
  312. MUX_MCO1,
  313. MUX_MCO2,
  314. MUX_QSPI,
  315. MUX_RNG1,
  316. MUX_SAES,
  317. MUX_SAI1,
  318. MUX_SAI2,
  319. MUX_SDMMC1,
  320. MUX_SDMMC2,
  321. MUX_SPDIF,
  322. MUX_SPI1,
  323. MUX_SPI23,
  324. MUX_SPI4,
  325. MUX_SPI5,
  326. MUX_STGEN,
  327. MUX_UART1,
  328. MUX_UART2,
  329. MUX_UART4,
  330. MUX_UART6,
  331. MUX_UART35,
  332. MUX_UART78,
  333. MUX_USBO,
  334. MUX_USBPHY,
  335. MUX_NB
  336. };
  337. #define _CFG_MUX(_id, _offset, _shift, _witdh, _ready, _flags)\
  338. [_id] = {\
  339. .offset = (_offset),\
  340. .shift = (_shift),\
  341. .width = (_witdh),\
  342. .ready = (_ready),\
  343. .flags = (_flags),\
  344. }
  345. #define CFG_MUX(_id, _offset, _shift, _witdh)\
  346. _CFG_MUX(_id, _offset, _shift, _witdh, MUX_NO_RDY, 0)
  347. #define CFG_MUX_SAFE(_id, _offset, _shift, _witdh)\
  348. _CFG_MUX(_id, _offset, _shift, _witdh, MUX_NO_RDY, MUX_SAFE)
  349. static const struct stm32_mux_cfg stm32mp13_muxes[] = {
  350. CFG_MUX(MUX_I2C12, RCC_I2C12CKSELR, 0, 3),
  351. CFG_MUX(MUX_LPTIM45, RCC_LPTIM45CKSELR, 0, 3),
  352. CFG_MUX(MUX_SPI23, RCC_SPI2S23CKSELR, 0, 3),
  353. CFG_MUX(MUX_UART35, RCC_UART35CKSELR, 0, 3),
  354. CFG_MUX(MUX_UART78, RCC_UART78CKSELR, 0, 3),
  355. CFG_MUX(MUX_ADC1, RCC_ADC12CKSELR, 0, 2),
  356. CFG_MUX(MUX_ADC2, RCC_ADC12CKSELR, 2, 2),
  357. CFG_MUX(MUX_DCMIPP, RCC_DCMIPPCKSELR, 0, 2),
  358. CFG_MUX(MUX_ETH1, RCC_ETH12CKSELR, 0, 2),
  359. CFG_MUX(MUX_ETH2, RCC_ETH12CKSELR, 8, 2),
  360. CFG_MUX(MUX_FDCAN, RCC_FDCANCKSELR, 0, 2),
  361. CFG_MUX(MUX_I2C3, RCC_I2C345CKSELR, 0, 3),
  362. CFG_MUX(MUX_I2C4, RCC_I2C345CKSELR, 3, 3),
  363. CFG_MUX(MUX_I2C5, RCC_I2C345CKSELR, 6, 3),
  364. CFG_MUX(MUX_LPTIM1, RCC_LPTIM1CKSELR, 0, 3),
  365. CFG_MUX(MUX_LPTIM2, RCC_LPTIM23CKSELR, 0, 3),
  366. CFG_MUX(MUX_LPTIM3, RCC_LPTIM23CKSELR, 3, 3),
  367. CFG_MUX(MUX_MCO1, RCC_MCO1CFGR, 0, 3),
  368. CFG_MUX(MUX_MCO2, RCC_MCO2CFGR, 0, 3),
  369. CFG_MUX(MUX_RNG1, RCC_RNG1CKSELR, 0, 2),
  370. CFG_MUX(MUX_SAES, RCC_SAESCKSELR, 0, 2),
  371. CFG_MUX(MUX_SAI1, RCC_SAI1CKSELR, 0, 3),
  372. CFG_MUX(MUX_SAI2, RCC_SAI2CKSELR, 0, 3),
  373. CFG_MUX(MUX_SPDIF, RCC_SPDIFCKSELR, 0, 2),
  374. CFG_MUX(MUX_SPI1, RCC_SPI2S1CKSELR, 0, 3),
  375. CFG_MUX(MUX_SPI4, RCC_SPI45CKSELR, 0, 3),
  376. CFG_MUX(MUX_SPI5, RCC_SPI45CKSELR, 3, 3),
  377. CFG_MUX(MUX_STGEN, RCC_STGENCKSELR, 0, 2),
  378. CFG_MUX(MUX_UART1, RCC_UART12CKSELR, 0, 3),
  379. CFG_MUX(MUX_UART2, RCC_UART12CKSELR, 3, 3),
  380. CFG_MUX(MUX_UART4, RCC_UART4CKSELR, 0, 3),
  381. CFG_MUX(MUX_UART6, RCC_UART6CKSELR, 0, 3),
  382. CFG_MUX(MUX_USBO, RCC_USBCKSELR, 4, 1),
  383. CFG_MUX(MUX_USBPHY, RCC_USBCKSELR, 0, 2),
  384. CFG_MUX_SAFE(MUX_FMC, RCC_FMCCKSELR, 0, 2),
  385. CFG_MUX_SAFE(MUX_QSPI, RCC_QSPICKSELR, 0, 2),
  386. CFG_MUX_SAFE(MUX_SDMMC1, RCC_SDMMC12CKSELR, 0, 3),
  387. CFG_MUX_SAFE(MUX_SDMMC2, RCC_SDMMC12CKSELR, 3, 3),
  388. };
  389. struct clk_stm32_securiy {
  390. u32 offset;
  391. u8 bit_idx;
  392. unsigned long scmi_id;
  393. };
  394. enum security_clk {
  395. SECF_NONE,
  396. SECF_LPTIM2,
  397. SECF_LPTIM3,
  398. SECF_VREF,
  399. SECF_DCMIPP,
  400. SECF_USBPHY,
  401. SECF_TZC,
  402. SECF_ETZPC,
  403. SECF_IWDG1,
  404. SECF_BSEC,
  405. SECF_STGENC,
  406. SECF_STGENRO,
  407. SECF_USART1,
  408. SECF_USART2,
  409. SECF_SPI4,
  410. SECF_SPI5,
  411. SECF_I2C3,
  412. SECF_I2C4,
  413. SECF_I2C5,
  414. SECF_TIM12,
  415. SECF_TIM13,
  416. SECF_TIM14,
  417. SECF_TIM15,
  418. SECF_TIM16,
  419. SECF_TIM17,
  420. SECF_DMA3,
  421. SECF_DMAMUX2,
  422. SECF_ADC1,
  423. SECF_ADC2,
  424. SECF_USBO,
  425. SECF_TSC,
  426. SECF_PKA,
  427. SECF_SAES,
  428. SECF_CRYP1,
  429. SECF_HASH1,
  430. SECF_RNG1,
  431. SECF_BKPSRAM,
  432. SECF_MCE,
  433. SECF_FMC,
  434. SECF_QSPI,
  435. SECF_SDMMC1,
  436. SECF_SDMMC2,
  437. SECF_ETH1CK,
  438. SECF_ETH1TX,
  439. SECF_ETH1RX,
  440. SECF_ETH1MAC,
  441. SECF_ETH1STP,
  442. SECF_ETH2CK,
  443. SECF_ETH2TX,
  444. SECF_ETH2RX,
  445. SECF_ETH2MAC,
  446. SECF_ETH2STP,
  447. SECF_MCO1,
  448. SECF_MCO2
  449. };
  450. #define SECF(_sec_id, _offset, _bit_idx)[_sec_id] = {\
  451. .offset = _offset,\
  452. .bit_idx = _bit_idx,\
  453. .scmi_id = -1,\
  454. }
  455. static const struct clk_stm32_securiy stm32mp13_security[] = {
  456. SECF(SECF_LPTIM2, RCC_APB3SECSR, RCC_APB3SECSR_LPTIM2SECF),
  457. SECF(SECF_LPTIM3, RCC_APB3SECSR, RCC_APB3SECSR_LPTIM3SECF),
  458. SECF(SECF_VREF, RCC_APB3SECSR, RCC_APB3SECSR_VREFSECF),
  459. SECF(SECF_DCMIPP, RCC_APB4SECSR, RCC_APB4SECSR_DCMIPPSECF),
  460. SECF(SECF_USBPHY, RCC_APB4SECSR, RCC_APB4SECSR_USBPHYSECF),
  461. SECF(SECF_TZC, RCC_APB5SECSR, RCC_APB5SECSR_TZCSECF),
  462. SECF(SECF_ETZPC, RCC_APB5SECSR, RCC_APB5SECSR_ETZPCSECF),
  463. SECF(SECF_IWDG1, RCC_APB5SECSR, RCC_APB5SECSR_IWDG1SECF),
  464. SECF(SECF_BSEC, RCC_APB5SECSR, RCC_APB5SECSR_BSECSECF),
  465. SECF(SECF_STGENC, RCC_APB5SECSR, RCC_APB5SECSR_STGENCSECF),
  466. SECF(SECF_STGENRO, RCC_APB5SECSR, RCC_APB5SECSR_STGENROSECF),
  467. SECF(SECF_USART1, RCC_APB6SECSR, RCC_APB6SECSR_USART1SECF),
  468. SECF(SECF_USART2, RCC_APB6SECSR, RCC_APB6SECSR_USART2SECF),
  469. SECF(SECF_SPI4, RCC_APB6SECSR, RCC_APB6SECSR_SPI4SECF),
  470. SECF(SECF_SPI5, RCC_APB6SECSR, RCC_APB6SECSR_SPI5SECF),
  471. SECF(SECF_I2C3, RCC_APB6SECSR, RCC_APB6SECSR_I2C3SECF),
  472. SECF(SECF_I2C4, RCC_APB6SECSR, RCC_APB6SECSR_I2C4SECF),
  473. SECF(SECF_I2C5, RCC_APB6SECSR, RCC_APB6SECSR_I2C5SECF),
  474. SECF(SECF_TIM12, RCC_APB6SECSR, RCC_APB6SECSR_TIM12SECF),
  475. SECF(SECF_TIM13, RCC_APB6SECSR, RCC_APB6SECSR_TIM13SECF),
  476. SECF(SECF_TIM14, RCC_APB6SECSR, RCC_APB6SECSR_TIM14SECF),
  477. SECF(SECF_TIM15, RCC_APB6SECSR, RCC_APB6SECSR_TIM15SECF),
  478. SECF(SECF_TIM16, RCC_APB6SECSR, RCC_APB6SECSR_TIM16SECF),
  479. SECF(SECF_TIM17, RCC_APB6SECSR, RCC_APB6SECSR_TIM17SECF),
  480. SECF(SECF_DMA3, RCC_AHB2SECSR, RCC_AHB2SECSR_DMA3SECF),
  481. SECF(SECF_DMAMUX2, RCC_AHB2SECSR, RCC_AHB2SECSR_DMAMUX2SECF),
  482. SECF(SECF_ADC1, RCC_AHB2SECSR, RCC_AHB2SECSR_ADC1SECF),
  483. SECF(SECF_ADC2, RCC_AHB2SECSR, RCC_AHB2SECSR_ADC2SECF),
  484. SECF(SECF_USBO, RCC_AHB2SECSR, RCC_AHB2SECSR_USBOSECF),
  485. SECF(SECF_TSC, RCC_AHB4SECSR, RCC_AHB4SECSR_TSCSECF),
  486. SECF(SECF_PKA, RCC_AHB5SECSR, RCC_AHB5SECSR_PKASECF),
  487. SECF(SECF_SAES, RCC_AHB5SECSR, RCC_AHB5SECSR_SAESSECF),
  488. SECF(SECF_CRYP1, RCC_AHB5SECSR, RCC_AHB5SECSR_CRYP1SECF),
  489. SECF(SECF_HASH1, RCC_AHB5SECSR, RCC_AHB5SECSR_HASH1SECF),
  490. SECF(SECF_RNG1, RCC_AHB5SECSR, RCC_AHB5SECSR_RNG1SECF),
  491. SECF(SECF_BKPSRAM, RCC_AHB5SECSR, RCC_AHB5SECSR_BKPSRAMSECF),
  492. SECF(SECF_MCE, RCC_AHB6SECSR, RCC_AHB6SECSR_MCESECF),
  493. SECF(SECF_FMC, RCC_AHB6SECSR, RCC_AHB6SECSR_FMCSECF),
  494. SECF(SECF_QSPI, RCC_AHB6SECSR, RCC_AHB6SECSR_QSPISECF),
  495. SECF(SECF_SDMMC1, RCC_AHB6SECSR, RCC_AHB6SECSR_SDMMC1SECF),
  496. SECF(SECF_SDMMC2, RCC_AHB6SECSR, RCC_AHB6SECSR_SDMMC2SECF),
  497. SECF(SECF_ETH1CK, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH1CKSECF),
  498. SECF(SECF_ETH1TX, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH1TXSECF),
  499. SECF(SECF_ETH1RX, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH1RXSECF),
  500. SECF(SECF_ETH1MAC, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH1MACSECF),
  501. SECF(SECF_ETH1STP, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH1STPSECF),
  502. SECF(SECF_ETH2CK, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH2CKSECF),
  503. SECF(SECF_ETH2TX, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH2TXSECF),
  504. SECF(SECF_ETH2RX, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH2RXSECF),
  505. SECF(SECF_ETH2MAC, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH2MACSECF),
  506. SECF(SECF_ETH2STP, RCC_AHB6SECSR, RCC_AHB6SECSR_ETH2STPSECF),
  507. SECF(SECF_MCO1, RCC_SECCFGR, RCC_SECCFGR_MCO1SEC),
  508. SECF(SECF_MCO2, RCC_SECCFGR, RCC_SECCFGR_MCO2SEC),
  509. };
  510. static const char * const adc12_src[] = {
  511. "pll4_r", "ck_per", "pll3_q"
  512. };
  513. static const char * const dcmipp_src[] = {
  514. "ck_axi", "pll2_q", "pll4_p", "ck_per",
  515. };
  516. static const char * const eth12_src[] = {
  517. "pll4_p", "pll3_q"
  518. };
  519. static const char * const fdcan_src[] = {
  520. "ck_hse", "pll3_q", "pll4_q", "pll4_r"
  521. };
  522. static const char * const fmc_src[] = {
  523. "ck_axi", "pll3_r", "pll4_p", "ck_per"
  524. };
  525. static const char * const i2c12_src[] = {
  526. "pclk1", "pll4_r", "ck_hsi", "ck_csi"
  527. };
  528. static const char * const i2c345_src[] = {
  529. "pclk6", "pll4_r", "ck_hsi", "ck_csi"
  530. };
  531. static const char * const lptim1_src[] = {
  532. "pclk1", "pll4_p", "pll3_q", "ck_lse", "ck_lsi", "ck_per"
  533. };
  534. static const char * const lptim23_src[] = {
  535. "pclk3", "pll4_q", "ck_per", "ck_lse", "ck_lsi"
  536. };
  537. static const char * const lptim45_src[] = {
  538. "pclk3", "pll4_p", "pll3_q", "ck_lse", "ck_lsi", "ck_per"
  539. };
  540. static const char * const mco1_src[] = {
  541. "ck_hsi", "ck_hse", "ck_csi", "ck_lsi", "ck_lse"
  542. };
  543. static const char * const mco2_src[] = {
  544. "ck_mpu", "ck_axi", "ck_mlahb", "pll4_p", "ck_hse", "ck_hsi"
  545. };
  546. static const char * const qspi_src[] = {
  547. "ck_axi", "pll3_r", "pll4_p", "ck_per"
  548. };
  549. static const char * const rng1_src[] = {
  550. "ck_csi", "pll4_r", "ck_lse", "ck_lsi"
  551. };
  552. static const char * const saes_src[] = {
  553. "ck_axi", "ck_per", "pll4_r", "ck_lsi"
  554. };
  555. static const char * const sai1_src[] = {
  556. "pll4_q", "pll3_q", "i2s_ckin", "ck_per", "pll3_r"
  557. };
  558. static const char * const sai2_src[] = {
  559. "pll4_q", "pll3_q", "i2s_ckin", "ck_per", "spdif_ck_symb", "pll3_r"
  560. };
  561. static const char * const sdmmc12_src[] = {
  562. "ck_axi", "pll3_r", "pll4_p", "ck_hsi"
  563. };
  564. static const char * const spdif_src[] = {
  565. "pll4_p", "pll3_q", "ck_hsi"
  566. };
  567. static const char * const spi123_src[] = {
  568. "pll4_p", "pll3_q", "i2s_ckin", "ck_per", "pll3_r"
  569. };
  570. static const char * const spi4_src[] = {
  571. "pclk6", "pll4_q", "ck_hsi", "ck_csi", "ck_hse", "i2s_ckin"
  572. };
  573. static const char * const spi5_src[] = {
  574. "pclk6", "pll4_q", "ck_hsi", "ck_csi", "ck_hse"
  575. };
  576. static const char * const stgen_src[] = {
  577. "ck_hsi", "ck_hse"
  578. };
  579. static const char * const usart12_src[] = {
  580. "pclk6", "pll3_q", "ck_hsi", "ck_csi", "pll4_q", "ck_hse"
  581. };
  582. static const char * const usart34578_src[] = {
  583. "pclk1", "pll4_q", "ck_hsi", "ck_csi", "ck_hse"
  584. };
  585. static const char * const usart6_src[] = {
  586. "pclk2", "pll4_q", "ck_hsi", "ck_csi", "ck_hse"
  587. };
  588. static const char * const usbo_src[] = {
  589. "pll4_r", "ck_usbo_48m"
  590. };
  591. static const char * const usbphy_src[] = {
  592. "ck_hse", "pll4_r", "clk-hse-div2"
  593. };
  594. /* Timer clocks */
  595. static struct clk_stm32_gate tim2_k = {
  596. .gate_id = GATE_TIM2,
  597. .hw.init = CLK_HW_INIT("tim2_k", "timg1_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  598. };
  599. static struct clk_stm32_gate tim3_k = {
  600. .gate_id = GATE_TIM3,
  601. .hw.init = CLK_HW_INIT("tim3_k", "timg1_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  602. };
  603. static struct clk_stm32_gate tim4_k = {
  604. .gate_id = GATE_TIM4,
  605. .hw.init = CLK_HW_INIT("tim4_k", "timg1_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  606. };
  607. static struct clk_stm32_gate tim5_k = {
  608. .gate_id = GATE_TIM5,
  609. .hw.init = CLK_HW_INIT("tim5_k", "timg1_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  610. };
  611. static struct clk_stm32_gate tim6_k = {
  612. .gate_id = GATE_TIM6,
  613. .hw.init = CLK_HW_INIT("tim6_k", "timg1_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  614. };
  615. static struct clk_stm32_gate tim7_k = {
  616. .gate_id = GATE_TIM7,
  617. .hw.init = CLK_HW_INIT("tim7_k", "timg1_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  618. };
  619. static struct clk_stm32_gate tim1_k = {
  620. .gate_id = GATE_TIM1,
  621. .hw.init = CLK_HW_INIT("tim1_k", "timg2_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  622. };
  623. static struct clk_stm32_gate tim8_k = {
  624. .gate_id = GATE_TIM8,
  625. .hw.init = CLK_HW_INIT("tim8_k", "timg2_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  626. };
  627. static struct clk_stm32_gate tim12_k = {
  628. .gate_id = GATE_TIM12,
  629. .hw.init = CLK_HW_INIT("tim12_k", "timg3_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  630. };
  631. static struct clk_stm32_gate tim13_k = {
  632. .gate_id = GATE_TIM13,
  633. .hw.init = CLK_HW_INIT("tim13_k", "timg3_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  634. };
  635. static struct clk_stm32_gate tim14_k = {
  636. .gate_id = GATE_TIM14,
  637. .hw.init = CLK_HW_INIT("tim14_k", "timg3_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  638. };
  639. static struct clk_stm32_gate tim15_k = {
  640. .gate_id = GATE_TIM15,
  641. .hw.init = CLK_HW_INIT("tim15_k", "timg3_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  642. };
  643. static struct clk_stm32_gate tim16_k = {
  644. .gate_id = GATE_TIM16,
  645. .hw.init = CLK_HW_INIT("tim16_k", "timg3_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  646. };
  647. static struct clk_stm32_gate tim17_k = {
  648. .gate_id = GATE_TIM17,
  649. .hw.init = CLK_HW_INIT("tim17_k", "timg3_ck", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  650. };
  651. /* Peripheral clocks */
  652. static struct clk_stm32_gate sai1 = {
  653. .gate_id = GATE_SAI1,
  654. .hw.init = CLK_HW_INIT("sai1", "pclk2", &clk_stm32_gate_ops, 0),
  655. };
  656. static struct clk_stm32_gate sai2 = {
  657. .gate_id = GATE_SAI2,
  658. .hw.init = CLK_HW_INIT("sai2", "pclk2", &clk_stm32_gate_ops, 0),
  659. };
  660. static struct clk_stm32_gate syscfg = {
  661. .gate_id = GATE_SYSCFG,
  662. .hw.init = CLK_HW_INIT("syscfg", "pclk3", &clk_stm32_gate_ops, 0),
  663. };
  664. static struct clk_stm32_gate vref = {
  665. .gate_id = GATE_VREF,
  666. .hw.init = CLK_HW_INIT("vref", "pclk3", &clk_stm32_gate_ops, 0),
  667. };
  668. static struct clk_stm32_gate dts = {
  669. .gate_id = GATE_DTS,
  670. .hw.init = CLK_HW_INIT("dts", "pclk3", &clk_stm32_gate_ops, 0),
  671. };
  672. static struct clk_stm32_gate pmbctrl = {
  673. .gate_id = GATE_PMBCTRL,
  674. .hw.init = CLK_HW_INIT("pmbctrl", "pclk3", &clk_stm32_gate_ops, 0),
  675. };
  676. static struct clk_stm32_gate hdp = {
  677. .gate_id = GATE_HDP,
  678. .hw.init = CLK_HW_INIT("hdp", "pclk3", &clk_stm32_gate_ops, 0),
  679. };
  680. static struct clk_stm32_gate iwdg2 = {
  681. .gate_id = GATE_IWDG2APB,
  682. .hw.init = CLK_HW_INIT("iwdg2", "pclk4", &clk_stm32_gate_ops, 0),
  683. };
  684. static struct clk_stm32_gate stgenro = {
  685. .gate_id = GATE_STGENRO,
  686. .hw.init = CLK_HW_INIT("stgenro", "pclk4", &clk_stm32_gate_ops, 0),
  687. };
  688. static struct clk_stm32_gate gpioa = {
  689. .gate_id = GATE_GPIOA,
  690. .hw.init = CLK_HW_INIT("gpioa", "pclk4", &clk_stm32_gate_ops, 0),
  691. };
  692. static struct clk_stm32_gate gpiob = {
  693. .gate_id = GATE_GPIOB,
  694. .hw.init = CLK_HW_INIT("gpiob", "pclk4", &clk_stm32_gate_ops, 0),
  695. };
  696. static struct clk_stm32_gate gpioc = {
  697. .gate_id = GATE_GPIOC,
  698. .hw.init = CLK_HW_INIT("gpioc", "pclk4", &clk_stm32_gate_ops, 0),
  699. };
  700. static struct clk_stm32_gate gpiod = {
  701. .gate_id = GATE_GPIOD,
  702. .hw.init = CLK_HW_INIT("gpiod", "pclk4", &clk_stm32_gate_ops, 0),
  703. };
  704. static struct clk_stm32_gate gpioe = {
  705. .gate_id = GATE_GPIOE,
  706. .hw.init = CLK_HW_INIT("gpioe", "pclk4", &clk_stm32_gate_ops, 0),
  707. };
  708. static struct clk_stm32_gate gpiof = {
  709. .gate_id = GATE_GPIOF,
  710. .hw.init = CLK_HW_INIT("gpiof", "pclk4", &clk_stm32_gate_ops, 0),
  711. };
  712. static struct clk_stm32_gate gpiog = {
  713. .gate_id = GATE_GPIOG,
  714. .hw.init = CLK_HW_INIT("gpiog", "pclk4", &clk_stm32_gate_ops, 0),
  715. };
  716. static struct clk_stm32_gate gpioh = {
  717. .gate_id = GATE_GPIOH,
  718. .hw.init = CLK_HW_INIT("gpioh", "pclk4", &clk_stm32_gate_ops, 0),
  719. };
  720. static struct clk_stm32_gate gpioi = {
  721. .gate_id = GATE_GPIOI,
  722. .hw.init = CLK_HW_INIT("gpioi", "pclk4", &clk_stm32_gate_ops, 0),
  723. };
  724. static struct clk_stm32_gate tsc = {
  725. .gate_id = GATE_TSC,
  726. .hw.init = CLK_HW_INIT("tsc", "pclk4", &clk_stm32_gate_ops, 0),
  727. };
  728. static struct clk_stm32_gate ddrperfm = {
  729. .gate_id = GATE_DDRPERFM,
  730. .hw.init = CLK_HW_INIT("ddrperfm", "pclk4", &clk_stm32_gate_ops, 0),
  731. };
  732. static struct clk_stm32_gate tzpc = {
  733. .gate_id = GATE_TZC,
  734. .hw.init = CLK_HW_INIT("tzpc", "pclk5", &clk_stm32_gate_ops, 0),
  735. };
  736. static struct clk_stm32_gate iwdg1 = {
  737. .gate_id = GATE_IWDG1APB,
  738. .hw.init = CLK_HW_INIT("iwdg1", "pclk5", &clk_stm32_gate_ops, 0),
  739. };
  740. static struct clk_stm32_gate bsec = {
  741. .gate_id = GATE_BSEC,
  742. .hw.init = CLK_HW_INIT("bsec", "pclk5", &clk_stm32_gate_ops, 0),
  743. };
  744. static struct clk_stm32_gate dma1 = {
  745. .gate_id = GATE_DMA1,
  746. .hw.init = CLK_HW_INIT("dma1", "ck_mlahb", &clk_stm32_gate_ops, 0),
  747. };
  748. static struct clk_stm32_gate dma2 = {
  749. .gate_id = GATE_DMA2,
  750. .hw.init = CLK_HW_INIT("dma2", "ck_mlahb", &clk_stm32_gate_ops, 0),
  751. };
  752. static struct clk_stm32_gate dmamux1 = {
  753. .gate_id = GATE_DMAMUX1,
  754. .hw.init = CLK_HW_INIT("dmamux1", "ck_mlahb", &clk_stm32_gate_ops, 0),
  755. };
  756. static struct clk_stm32_gate dma3 = {
  757. .gate_id = GATE_DMA3,
  758. .hw.init = CLK_HW_INIT("dma3", "ck_mlahb", &clk_stm32_gate_ops, 0),
  759. };
  760. static struct clk_stm32_gate dmamux2 = {
  761. .gate_id = GATE_DMAMUX2,
  762. .hw.init = CLK_HW_INIT("dmamux2", "ck_mlahb", &clk_stm32_gate_ops, 0),
  763. };
  764. static struct clk_stm32_gate adc1 = {
  765. .gate_id = GATE_ADC1,
  766. .hw.init = CLK_HW_INIT("adc1", "ck_mlahb", &clk_stm32_gate_ops, 0),
  767. };
  768. static struct clk_stm32_gate adc2 = {
  769. .gate_id = GATE_ADC2,
  770. .hw.init = CLK_HW_INIT("adc2", "ck_mlahb", &clk_stm32_gate_ops, 0),
  771. };
  772. static struct clk_stm32_gate pka = {
  773. .gate_id = GATE_PKA,
  774. .hw.init = CLK_HW_INIT("pka", "ck_axi", &clk_stm32_gate_ops, 0),
  775. };
  776. static struct clk_stm32_gate cryp1 = {
  777. .gate_id = GATE_CRYP1,
  778. .hw.init = CLK_HW_INIT("cryp1", "ck_axi", &clk_stm32_gate_ops, 0),
  779. };
  780. static struct clk_stm32_gate hash1 = {
  781. .gate_id = GATE_HASH1,
  782. .hw.init = CLK_HW_INIT("hash1", "ck_axi", &clk_stm32_gate_ops, 0),
  783. };
  784. static struct clk_stm32_gate bkpsram = {
  785. .gate_id = GATE_BKPSRAM,
  786. .hw.init = CLK_HW_INIT("bkpsram", "ck_axi", &clk_stm32_gate_ops, 0),
  787. };
  788. static struct clk_stm32_gate mdma = {
  789. .gate_id = GATE_MDMA,
  790. .hw.init = CLK_HW_INIT("mdma", "ck_axi", &clk_stm32_gate_ops, 0),
  791. };
  792. static struct clk_stm32_gate eth1tx = {
  793. .gate_id = GATE_ETH1TX,
  794. .hw.init = CLK_HW_INIT("eth1tx", "ck_axi", &clk_stm32_gate_ops, 0),
  795. };
  796. static struct clk_stm32_gate eth1rx = {
  797. .gate_id = GATE_ETH1RX,
  798. .hw.init = CLK_HW_INIT("eth1rx", "ck_axi", &clk_stm32_gate_ops, 0),
  799. };
  800. static struct clk_stm32_gate eth1mac = {
  801. .gate_id = GATE_ETH1MAC,
  802. .hw.init = CLK_HW_INIT("eth1mac", "ck_axi", &clk_stm32_gate_ops, 0),
  803. };
  804. static struct clk_stm32_gate eth2tx = {
  805. .gate_id = GATE_ETH2TX,
  806. .hw.init = CLK_HW_INIT("eth2tx", "ck_axi", &clk_stm32_gate_ops, 0),
  807. };
  808. static struct clk_stm32_gate eth2rx = {
  809. .gate_id = GATE_ETH2RX,
  810. .hw.init = CLK_HW_INIT("eth2rx", "ck_axi", &clk_stm32_gate_ops, 0),
  811. };
  812. static struct clk_stm32_gate eth2mac = {
  813. .gate_id = GATE_ETH2MAC,
  814. .hw.init = CLK_HW_INIT("eth2mac", "ck_axi", &clk_stm32_gate_ops, 0),
  815. };
  816. static struct clk_stm32_gate crc1 = {
  817. .gate_id = GATE_CRC1,
  818. .hw.init = CLK_HW_INIT("crc1", "ck_axi", &clk_stm32_gate_ops, 0),
  819. };
  820. static struct clk_stm32_gate usbh = {
  821. .gate_id = GATE_USBH,
  822. .hw.init = CLK_HW_INIT("usbh", "ck_axi", &clk_stm32_gate_ops, 0),
  823. };
  824. static struct clk_stm32_gate eth1stp = {
  825. .gate_id = GATE_ETH1STP,
  826. .hw.init = CLK_HW_INIT("eth1stp", "ck_axi", &clk_stm32_gate_ops, 0),
  827. };
  828. static struct clk_stm32_gate eth2stp = {
  829. .gate_id = GATE_ETH2STP,
  830. .hw.init = CLK_HW_INIT("eth2stp", "ck_axi", &clk_stm32_gate_ops, 0),
  831. };
  832. /* Kernel clocks */
  833. static struct clk_stm32_composite sdmmc1_k = {
  834. .gate_id = GATE_SDMMC1,
  835. .mux_id = MUX_SDMMC1,
  836. .div_id = NO_STM32_DIV,
  837. .hw.init = CLK_HW_INIT_PARENTS("sdmmc1_k", sdmmc12_src, &clk_stm32_composite_ops,
  838. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  839. };
  840. static struct clk_stm32_composite sdmmc2_k = {
  841. .gate_id = GATE_SDMMC2,
  842. .mux_id = MUX_SDMMC2,
  843. .div_id = NO_STM32_DIV,
  844. .hw.init = CLK_HW_INIT_PARENTS("sdmmc2_k", sdmmc12_src, &clk_stm32_composite_ops,
  845. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  846. };
  847. static struct clk_stm32_composite fmc_k = {
  848. .gate_id = GATE_FMC,
  849. .mux_id = MUX_FMC,
  850. .div_id = NO_STM32_DIV,
  851. .hw.init = CLK_HW_INIT_PARENTS("fmc_k", fmc_src, &clk_stm32_composite_ops,
  852. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  853. };
  854. static struct clk_stm32_composite qspi_k = {
  855. .gate_id = GATE_QSPI,
  856. .mux_id = MUX_QSPI,
  857. .div_id = NO_STM32_DIV,
  858. .hw.init = CLK_HW_INIT_PARENTS("qspi_k", qspi_src, &clk_stm32_composite_ops,
  859. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  860. };
  861. static struct clk_stm32_composite spi2_k = {
  862. .gate_id = GATE_SPI2,
  863. .mux_id = MUX_SPI23,
  864. .div_id = NO_STM32_DIV,
  865. .hw.init = CLK_HW_INIT_PARENTS("spi2_k", spi123_src, &clk_stm32_composite_ops,
  866. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  867. };
  868. static struct clk_stm32_composite spi3_k = {
  869. .gate_id = GATE_SPI3,
  870. .mux_id = MUX_SPI23,
  871. .div_id = NO_STM32_DIV,
  872. .hw.init = CLK_HW_INIT_PARENTS("spi3_k", spi123_src, &clk_stm32_composite_ops,
  873. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  874. };
  875. static struct clk_stm32_composite i2c1_k = {
  876. .gate_id = GATE_I2C1,
  877. .mux_id = MUX_I2C12,
  878. .div_id = NO_STM32_DIV,
  879. .hw.init = CLK_HW_INIT_PARENTS("i2c1_k", i2c12_src, &clk_stm32_composite_ops,
  880. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  881. };
  882. static struct clk_stm32_composite i2c2_k = {
  883. .gate_id = GATE_I2C2,
  884. .mux_id = MUX_I2C12,
  885. .div_id = NO_STM32_DIV,
  886. .hw.init = CLK_HW_INIT_PARENTS("i2c2_k", i2c12_src, &clk_stm32_composite_ops,
  887. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  888. };
  889. static struct clk_stm32_composite lptim4_k = {
  890. .gate_id = GATE_LPTIM4,
  891. .mux_id = MUX_LPTIM45,
  892. .div_id = NO_STM32_DIV,
  893. .hw.init = CLK_HW_INIT_PARENTS("lptim4_k", lptim45_src, &clk_stm32_composite_ops,
  894. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  895. };
  896. static struct clk_stm32_composite lptim5_k = {
  897. .gate_id = GATE_LPTIM5,
  898. .mux_id = MUX_LPTIM45,
  899. .div_id = NO_STM32_DIV,
  900. .hw.init = CLK_HW_INIT_PARENTS("lptim5_k", lptim45_src, &clk_stm32_composite_ops,
  901. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  902. };
  903. static struct clk_stm32_composite usart3_k = {
  904. .gate_id = GATE_USART3,
  905. .mux_id = MUX_UART35,
  906. .div_id = NO_STM32_DIV,
  907. .hw.init = CLK_HW_INIT_PARENTS("usart3_k", usart34578_src, &clk_stm32_composite_ops,
  908. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  909. };
  910. static struct clk_stm32_composite uart5_k = {
  911. .gate_id = GATE_UART5,
  912. .mux_id = MUX_UART35,
  913. .div_id = NO_STM32_DIV,
  914. .hw.init = CLK_HW_INIT_PARENTS("uart5_k", usart34578_src, &clk_stm32_composite_ops,
  915. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  916. };
  917. static struct clk_stm32_composite uart7_k = {
  918. .gate_id = GATE_UART7,
  919. .mux_id = MUX_UART78,
  920. .div_id = NO_STM32_DIV,
  921. .hw.init = CLK_HW_INIT_PARENTS("uart7_k", usart34578_src, &clk_stm32_composite_ops,
  922. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  923. };
  924. static struct clk_stm32_composite uart8_k = {
  925. .gate_id = GATE_UART8,
  926. .mux_id = MUX_UART78,
  927. .div_id = NO_STM32_DIV,
  928. .hw.init = CLK_HW_INIT_PARENTS("uart8_k", usart34578_src, &clk_stm32_composite_ops,
  929. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  930. };
  931. static struct clk_stm32_composite sai1_k = {
  932. .gate_id = GATE_SAI1,
  933. .mux_id = MUX_SAI1,
  934. .div_id = NO_STM32_DIV,
  935. .hw.init = CLK_HW_INIT_PARENTS("sai1_k", sai1_src, &clk_stm32_composite_ops,
  936. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  937. };
  938. static struct clk_stm32_composite adfsdm_k = {
  939. .gate_id = GATE_ADFSDM,
  940. .mux_id = MUX_SAI1,
  941. .div_id = NO_STM32_DIV,
  942. .hw.init = CLK_HW_INIT_PARENTS("adfsdm_k", sai1_src, &clk_stm32_composite_ops,
  943. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  944. };
  945. static struct clk_stm32_composite sai2_k = {
  946. .gate_id = GATE_SAI2,
  947. .mux_id = MUX_SAI2,
  948. .div_id = NO_STM32_DIV,
  949. .hw.init = CLK_HW_INIT_PARENTS("sai2_k", sai2_src, &clk_stm32_composite_ops,
  950. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  951. };
  952. static struct clk_stm32_composite adc1_k = {
  953. .gate_id = GATE_ADC1,
  954. .mux_id = MUX_ADC1,
  955. .div_id = NO_STM32_DIV,
  956. .hw.init = CLK_HW_INIT_PARENTS("adc1_k", adc12_src, &clk_stm32_composite_ops,
  957. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  958. };
  959. static struct clk_stm32_composite adc2_k = {
  960. .gate_id = GATE_ADC2,
  961. .mux_id = MUX_ADC2,
  962. .div_id = NO_STM32_DIV,
  963. .hw.init = CLK_HW_INIT_PARENTS("adc2_k", adc12_src, &clk_stm32_composite_ops,
  964. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  965. };
  966. static struct clk_stm32_composite rng1_k = {
  967. .gate_id = GATE_RNG1,
  968. .mux_id = MUX_RNG1,
  969. .div_id = NO_STM32_DIV,
  970. .hw.init = CLK_HW_INIT_PARENTS("rng1_k", rng1_src, &clk_stm32_composite_ops,
  971. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  972. };
  973. static struct clk_stm32_composite usbphy_k = {
  974. .gate_id = GATE_USBPHY,
  975. .mux_id = MUX_USBPHY,
  976. .div_id = NO_STM32_DIV,
  977. .hw.init = CLK_HW_INIT_PARENTS("usbphy_k", usbphy_src, &clk_stm32_composite_ops,
  978. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  979. };
  980. static struct clk_stm32_composite stgen_k = {
  981. .gate_id = GATE_STGENC,
  982. .mux_id = MUX_STGEN,
  983. .div_id = NO_STM32_DIV,
  984. .hw.init = CLK_HW_INIT_PARENTS("stgen_k", stgen_src, &clk_stm32_composite_ops,
  985. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  986. };
  987. static struct clk_stm32_composite spdif_k = {
  988. .gate_id = GATE_SPDIF,
  989. .mux_id = MUX_SPDIF,
  990. .div_id = NO_STM32_DIV,
  991. .hw.init = CLK_HW_INIT_PARENTS("spdif_k", spdif_src, &clk_stm32_composite_ops,
  992. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  993. };
  994. static struct clk_stm32_composite spi1_k = {
  995. .gate_id = GATE_SPI1,
  996. .mux_id = MUX_SPI1,
  997. .div_id = NO_STM32_DIV,
  998. .hw.init = CLK_HW_INIT_PARENTS("spi1_k", spi123_src, &clk_stm32_composite_ops,
  999. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1000. };
  1001. static struct clk_stm32_composite spi4_k = {
  1002. .gate_id = GATE_SPI4,
  1003. .mux_id = MUX_SPI4,
  1004. .div_id = NO_STM32_DIV,
  1005. .hw.init = CLK_HW_INIT_PARENTS("spi4_k", spi4_src, &clk_stm32_composite_ops,
  1006. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1007. };
  1008. static struct clk_stm32_composite spi5_k = {
  1009. .gate_id = GATE_SPI5,
  1010. .mux_id = MUX_SPI5,
  1011. .div_id = NO_STM32_DIV,
  1012. .hw.init = CLK_HW_INIT_PARENTS("spi5_k", spi5_src, &clk_stm32_composite_ops,
  1013. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1014. };
  1015. static struct clk_stm32_composite i2c3_k = {
  1016. .gate_id = GATE_I2C3,
  1017. .mux_id = MUX_I2C3,
  1018. .div_id = NO_STM32_DIV,
  1019. .hw.init = CLK_HW_INIT_PARENTS("i2c3_k", i2c345_src, &clk_stm32_composite_ops,
  1020. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1021. };
  1022. static struct clk_stm32_composite i2c4_k = {
  1023. .gate_id = GATE_I2C4,
  1024. .mux_id = MUX_I2C4,
  1025. .div_id = NO_STM32_DIV,
  1026. .hw.init = CLK_HW_INIT_PARENTS("i2c4_k", i2c345_src, &clk_stm32_composite_ops,
  1027. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1028. };
  1029. static struct clk_stm32_composite i2c5_k = {
  1030. .gate_id = GATE_I2C5,
  1031. .mux_id = MUX_I2C5,
  1032. .div_id = NO_STM32_DIV,
  1033. .hw.init = CLK_HW_INIT_PARENTS("i2c5_k", i2c345_src, &clk_stm32_composite_ops,
  1034. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1035. };
  1036. static struct clk_stm32_composite lptim1_k = {
  1037. .gate_id = GATE_LPTIM1,
  1038. .mux_id = MUX_LPTIM1,
  1039. .div_id = NO_STM32_DIV,
  1040. .hw.init = CLK_HW_INIT_PARENTS("lptim1_k", lptim1_src, &clk_stm32_composite_ops,
  1041. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1042. };
  1043. static struct clk_stm32_composite lptim2_k = {
  1044. .gate_id = GATE_LPTIM2,
  1045. .mux_id = MUX_LPTIM2,
  1046. .div_id = NO_STM32_DIV,
  1047. .hw.init = CLK_HW_INIT_PARENTS("lptim2_k", lptim23_src, &clk_stm32_composite_ops,
  1048. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1049. };
  1050. static struct clk_stm32_composite lptim3_k = {
  1051. .gate_id = GATE_LPTIM3,
  1052. .mux_id = MUX_LPTIM3,
  1053. .div_id = NO_STM32_DIV,
  1054. .hw.init = CLK_HW_INIT_PARENTS("lptim3_k", lptim23_src, &clk_stm32_composite_ops,
  1055. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1056. };
  1057. static struct clk_stm32_composite usart1_k = {
  1058. .gate_id = GATE_USART1,
  1059. .mux_id = MUX_UART1,
  1060. .div_id = NO_STM32_DIV,
  1061. .hw.init = CLK_HW_INIT_PARENTS("usart1_k", usart12_src, &clk_stm32_composite_ops,
  1062. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1063. };
  1064. static struct clk_stm32_composite usart2_k = {
  1065. .gate_id = GATE_USART2,
  1066. .mux_id = MUX_UART2,
  1067. .div_id = NO_STM32_DIV,
  1068. .hw.init = CLK_HW_INIT_PARENTS("usart2_k", usart12_src, &clk_stm32_composite_ops,
  1069. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1070. };
  1071. static struct clk_stm32_composite uart4_k = {
  1072. .gate_id = GATE_UART4,
  1073. .mux_id = MUX_UART4,
  1074. .div_id = NO_STM32_DIV,
  1075. .hw.init = CLK_HW_INIT_PARENTS("uart4_k", usart34578_src, &clk_stm32_composite_ops,
  1076. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1077. };
  1078. static struct clk_stm32_composite uart6_k = {
  1079. .gate_id = GATE_USART6,
  1080. .mux_id = MUX_UART6,
  1081. .div_id = NO_STM32_DIV,
  1082. .hw.init = CLK_HW_INIT_PARENTS("uart6_k", usart6_src, &clk_stm32_composite_ops,
  1083. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1084. };
  1085. static struct clk_stm32_composite fdcan_k = {
  1086. .gate_id = GATE_FDCAN,
  1087. .mux_id = MUX_FDCAN,
  1088. .div_id = NO_STM32_DIV,
  1089. .hw.init = CLK_HW_INIT_PARENTS("fdcan_k", fdcan_src, &clk_stm32_composite_ops,
  1090. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1091. };
  1092. static struct clk_stm32_composite dcmipp_k = {
  1093. .gate_id = GATE_DCMIPP,
  1094. .mux_id = MUX_DCMIPP,
  1095. .div_id = NO_STM32_DIV,
  1096. .hw.init = CLK_HW_INIT_PARENTS("dcmipp_k", dcmipp_src, &clk_stm32_composite_ops,
  1097. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1098. };
  1099. static struct clk_stm32_composite usbo_k = {
  1100. .gate_id = GATE_USBO,
  1101. .mux_id = MUX_USBO,
  1102. .div_id = NO_STM32_DIV,
  1103. .hw.init = CLK_HW_INIT_PARENTS("usbo_k", usbo_src, &clk_stm32_composite_ops,
  1104. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1105. };
  1106. static struct clk_stm32_composite saes_k = {
  1107. .gate_id = GATE_SAES,
  1108. .mux_id = MUX_SAES,
  1109. .div_id = NO_STM32_DIV,
  1110. .hw.init = CLK_HW_INIT_PARENTS("saes_k", saes_src, &clk_stm32_composite_ops,
  1111. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1112. };
  1113. static struct clk_stm32_gate dfsdm_k = {
  1114. .gate_id = GATE_DFSDM,
  1115. .hw.init = CLK_HW_INIT("dfsdm_k", "ck_mlahb", &clk_stm32_gate_ops, 0),
  1116. };
  1117. static struct clk_stm32_gate ltdc_px = {
  1118. .gate_id = GATE_LTDC,
  1119. .hw.init = CLK_HW_INIT("ltdc_px", "pll4_q", &clk_stm32_gate_ops, CLK_SET_RATE_PARENT),
  1120. };
  1121. static struct clk_stm32_mux ck_ker_eth1 = {
  1122. .mux_id = MUX_ETH1,
  1123. .hw.init = CLK_HW_INIT_PARENTS("ck_ker_eth1", eth12_src, &clk_stm32_mux_ops,
  1124. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1125. };
  1126. static struct clk_stm32_gate eth1ck_k = {
  1127. .gate_id = GATE_ETH1CK,
  1128. .hw.init = CLK_HW_INIT_HW("eth1ck_k", &ck_ker_eth1.hw, &clk_stm32_gate_ops, 0),
  1129. };
  1130. static struct clk_stm32_div eth1ptp_k = {
  1131. .div_id = DIV_ETH1PTP,
  1132. .hw.init = CLK_HW_INIT_HW("eth1ptp_k", &ck_ker_eth1.hw, &clk_stm32_divider_ops,
  1133. CLK_SET_RATE_NO_REPARENT),
  1134. };
  1135. static struct clk_stm32_mux ck_ker_eth2 = {
  1136. .mux_id = MUX_ETH2,
  1137. .hw.init = CLK_HW_INIT_PARENTS("ck_ker_eth2", eth12_src, &clk_stm32_mux_ops,
  1138. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT),
  1139. };
  1140. static struct clk_stm32_gate eth2ck_k = {
  1141. .gate_id = GATE_ETH2CK,
  1142. .hw.init = CLK_HW_INIT_HW("eth2ck_k", &ck_ker_eth2.hw, &clk_stm32_gate_ops, 0),
  1143. };
  1144. static struct clk_stm32_div eth2ptp_k = {
  1145. .div_id = DIV_ETH2PTP,
  1146. .hw.init = CLK_HW_INIT_HW("eth2ptp_k", &ck_ker_eth2.hw, &clk_stm32_divider_ops,
  1147. CLK_SET_RATE_NO_REPARENT),
  1148. };
  1149. static struct clk_stm32_composite ck_mco1 = {
  1150. .gate_id = GATE_MCO1,
  1151. .mux_id = MUX_MCO1,
  1152. .div_id = DIV_MCO1,
  1153. .hw.init = CLK_HW_INIT_PARENTS("ck_mco1", mco1_src, &clk_stm32_composite_ops,
  1154. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT |
  1155. CLK_IGNORE_UNUSED),
  1156. };
  1157. static struct clk_stm32_composite ck_mco2 = {
  1158. .gate_id = GATE_MCO2,
  1159. .mux_id = MUX_MCO2,
  1160. .div_id = DIV_MCO2,
  1161. .hw.init = CLK_HW_INIT_PARENTS("ck_mco2", mco2_src, &clk_stm32_composite_ops,
  1162. CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_NO_REPARENT |
  1163. CLK_IGNORE_UNUSED),
  1164. };
  1165. /* Debug clocks */
  1166. static struct clk_stm32_gate ck_sys_dbg = {
  1167. .gate_id = GATE_DBGCK,
  1168. .hw.init = CLK_HW_INIT("ck_sys_dbg", "ck_axi", &clk_stm32_gate_ops, CLK_IS_CRITICAL),
  1169. };
  1170. static struct clk_stm32_composite ck_trace = {
  1171. .gate_id = GATE_TRACECK,
  1172. .mux_id = NO_STM32_MUX,
  1173. .div_id = DIV_TRACE,
  1174. .hw.init = CLK_HW_INIT("ck_trace", "ck_axi", &clk_stm32_composite_ops, CLK_IGNORE_UNUSED),
  1175. };
  1176. static const struct clock_config stm32mp13_clock_cfg[] = {
  1177. /* Timer clocks */
  1178. STM32_GATE_CFG(TIM2_K, tim2_k, SECF_NONE),
  1179. STM32_GATE_CFG(TIM3_K, tim3_k, SECF_NONE),
  1180. STM32_GATE_CFG(TIM4_K, tim4_k, SECF_NONE),
  1181. STM32_GATE_CFG(TIM5_K, tim5_k, SECF_NONE),
  1182. STM32_GATE_CFG(TIM6_K, tim6_k, SECF_NONE),
  1183. STM32_GATE_CFG(TIM7_K, tim7_k, SECF_NONE),
  1184. STM32_GATE_CFG(TIM1_K, tim1_k, SECF_NONE),
  1185. STM32_GATE_CFG(TIM8_K, tim8_k, SECF_NONE),
  1186. STM32_GATE_CFG(TIM12_K, tim12_k, SECF_TIM12),
  1187. STM32_GATE_CFG(TIM13_K, tim13_k, SECF_TIM13),
  1188. STM32_GATE_CFG(TIM14_K, tim14_k, SECF_TIM14),
  1189. STM32_GATE_CFG(TIM15_K, tim15_k, SECF_TIM15),
  1190. STM32_GATE_CFG(TIM16_K, tim16_k, SECF_TIM16),
  1191. STM32_GATE_CFG(TIM17_K, tim17_k, SECF_TIM17),
  1192. /* Peripheral clocks */
  1193. STM32_GATE_CFG(SAI1, sai1, SECF_NONE),
  1194. STM32_GATE_CFG(SAI2, sai2, SECF_NONE),
  1195. STM32_GATE_CFG(SYSCFG, syscfg, SECF_NONE),
  1196. STM32_GATE_CFG(VREF, vref, SECF_VREF),
  1197. STM32_GATE_CFG(DTS, dts, SECF_NONE),
  1198. STM32_GATE_CFG(PMBCTRL, pmbctrl, SECF_NONE),
  1199. STM32_GATE_CFG(HDP, hdp, SECF_NONE),
  1200. STM32_GATE_CFG(IWDG2, iwdg2, SECF_NONE),
  1201. STM32_GATE_CFG(STGENRO, stgenro, SECF_STGENRO),
  1202. STM32_GATE_CFG(TZPC, tzpc, SECF_TZC),
  1203. STM32_GATE_CFG(IWDG1, iwdg1, SECF_IWDG1),
  1204. STM32_GATE_CFG(BSEC, bsec, SECF_BSEC),
  1205. STM32_GATE_CFG(DMA1, dma1, SECF_NONE),
  1206. STM32_GATE_CFG(DMA2, dma2, SECF_NONE),
  1207. STM32_GATE_CFG(DMAMUX1, dmamux1, SECF_NONE),
  1208. STM32_GATE_CFG(DMA3, dma3, SECF_DMA3),
  1209. STM32_GATE_CFG(DMAMUX2, dmamux2, SECF_DMAMUX2),
  1210. STM32_GATE_CFG(ADC1, adc1, SECF_ADC1),
  1211. STM32_GATE_CFG(ADC2, adc2, SECF_ADC2),
  1212. STM32_GATE_CFG(GPIOA, gpioa, SECF_NONE),
  1213. STM32_GATE_CFG(GPIOB, gpiob, SECF_NONE),
  1214. STM32_GATE_CFG(GPIOC, gpioc, SECF_NONE),
  1215. STM32_GATE_CFG(GPIOD, gpiod, SECF_NONE),
  1216. STM32_GATE_CFG(GPIOE, gpioe, SECF_NONE),
  1217. STM32_GATE_CFG(GPIOF, gpiof, SECF_NONE),
  1218. STM32_GATE_CFG(GPIOG, gpiog, SECF_NONE),
  1219. STM32_GATE_CFG(GPIOH, gpioh, SECF_NONE),
  1220. STM32_GATE_CFG(GPIOI, gpioi, SECF_NONE),
  1221. STM32_GATE_CFG(TSC, tsc, SECF_TZC),
  1222. STM32_GATE_CFG(PKA, pka, SECF_PKA),
  1223. STM32_GATE_CFG(CRYP1, cryp1, SECF_CRYP1),
  1224. STM32_GATE_CFG(HASH1, hash1, SECF_HASH1),
  1225. STM32_GATE_CFG(BKPSRAM, bkpsram, SECF_BKPSRAM),
  1226. STM32_GATE_CFG(MDMA, mdma, SECF_NONE),
  1227. STM32_GATE_CFG(ETH1TX, eth1tx, SECF_ETH1TX),
  1228. STM32_GATE_CFG(ETH1RX, eth1rx, SECF_ETH1RX),
  1229. STM32_GATE_CFG(ETH1MAC, eth1mac, SECF_ETH1MAC),
  1230. STM32_GATE_CFG(ETH2TX, eth2tx, SECF_ETH2TX),
  1231. STM32_GATE_CFG(ETH2RX, eth2rx, SECF_ETH2RX),
  1232. STM32_GATE_CFG(ETH2MAC, eth2mac, SECF_ETH2MAC),
  1233. STM32_GATE_CFG(CRC1, crc1, SECF_NONE),
  1234. STM32_GATE_CFG(USBH, usbh, SECF_NONE),
  1235. STM32_GATE_CFG(DDRPERFM, ddrperfm, SECF_NONE),
  1236. STM32_GATE_CFG(ETH1STP, eth1stp, SECF_ETH1STP),
  1237. STM32_GATE_CFG(ETH2STP, eth2stp, SECF_ETH2STP),
  1238. /* Kernel clocks */
  1239. STM32_COMPOSITE_CFG(SDMMC1_K, sdmmc1_k, SECF_SDMMC1),
  1240. STM32_COMPOSITE_CFG(SDMMC2_K, sdmmc2_k, SECF_SDMMC2),
  1241. STM32_COMPOSITE_CFG(FMC_K, fmc_k, SECF_FMC),
  1242. STM32_COMPOSITE_CFG(QSPI_K, qspi_k, SECF_QSPI),
  1243. STM32_COMPOSITE_CFG(SPI2_K, spi2_k, SECF_NONE),
  1244. STM32_COMPOSITE_CFG(SPI3_K, spi3_k, SECF_NONE),
  1245. STM32_COMPOSITE_CFG(I2C1_K, i2c1_k, SECF_NONE),
  1246. STM32_COMPOSITE_CFG(I2C2_K, i2c2_k, SECF_NONE),
  1247. STM32_COMPOSITE_CFG(LPTIM4_K, lptim4_k, SECF_NONE),
  1248. STM32_COMPOSITE_CFG(LPTIM5_K, lptim5_k, SECF_NONE),
  1249. STM32_COMPOSITE_CFG(USART3_K, usart3_k, SECF_NONE),
  1250. STM32_COMPOSITE_CFG(UART5_K, uart5_k, SECF_NONE),
  1251. STM32_COMPOSITE_CFG(UART7_K, uart7_k, SECF_NONE),
  1252. STM32_COMPOSITE_CFG(UART8_K, uart8_k, SECF_NONE),
  1253. STM32_COMPOSITE_CFG(SAI1_K, sai1_k, SECF_NONE),
  1254. STM32_COMPOSITE_CFG(SAI2_K, sai2_k, SECF_NONE),
  1255. STM32_COMPOSITE_CFG(ADFSDM_K, adfsdm_k, SECF_NONE),
  1256. STM32_COMPOSITE_CFG(ADC1_K, adc1_k, SECF_ADC1),
  1257. STM32_COMPOSITE_CFG(ADC2_K, adc2_k, SECF_ADC2),
  1258. STM32_COMPOSITE_CFG(RNG1_K, rng1_k, SECF_RNG1),
  1259. STM32_COMPOSITE_CFG(USBPHY_K, usbphy_k, SECF_USBPHY),
  1260. STM32_COMPOSITE_CFG(STGEN_K, stgen_k, SECF_STGENC),
  1261. STM32_COMPOSITE_CFG(SPDIF_K, spdif_k, SECF_NONE),
  1262. STM32_COMPOSITE_CFG(SPI1_K, spi1_k, SECF_NONE),
  1263. STM32_COMPOSITE_CFG(SPI4_K, spi4_k, SECF_SPI4),
  1264. STM32_COMPOSITE_CFG(SPI5_K, spi5_k, SECF_SPI5),
  1265. STM32_COMPOSITE_CFG(I2C3_K, i2c3_k, SECF_I2C3),
  1266. STM32_COMPOSITE_CFG(I2C4_K, i2c4_k, SECF_I2C4),
  1267. STM32_COMPOSITE_CFG(I2C5_K, i2c5_k, SECF_I2C5),
  1268. STM32_COMPOSITE_CFG(LPTIM1_K, lptim1_k, SECF_NONE),
  1269. STM32_COMPOSITE_CFG(LPTIM2_K, lptim2_k, SECF_LPTIM2),
  1270. STM32_COMPOSITE_CFG(LPTIM3_K, lptim3_k, SECF_LPTIM3),
  1271. STM32_COMPOSITE_CFG(USART1_K, usart1_k, SECF_USART1),
  1272. STM32_COMPOSITE_CFG(USART2_K, usart2_k, SECF_USART2),
  1273. STM32_COMPOSITE_CFG(UART4_K, uart4_k, SECF_NONE),
  1274. STM32_COMPOSITE_CFG(USART6_K, uart6_k, SECF_NONE),
  1275. STM32_COMPOSITE_CFG(FDCAN_K, fdcan_k, SECF_NONE),
  1276. STM32_COMPOSITE_CFG(DCMIPP_K, dcmipp_k, SECF_DCMIPP),
  1277. STM32_COMPOSITE_CFG(USBO_K, usbo_k, SECF_USBO),
  1278. STM32_COMPOSITE_CFG(SAES_K, saes_k, SECF_SAES),
  1279. STM32_GATE_CFG(DFSDM_K, dfsdm_k, SECF_NONE),
  1280. STM32_GATE_CFG(LTDC_PX, ltdc_px, SECF_NONE),
  1281. STM32_MUX_CFG(NO_ID, ck_ker_eth1, SECF_ETH1CK),
  1282. STM32_GATE_CFG(ETH1CK_K, eth1ck_k, SECF_ETH1CK),
  1283. STM32_DIV_CFG(ETH1PTP_K, eth1ptp_k, SECF_ETH1CK),
  1284. STM32_MUX_CFG(NO_ID, ck_ker_eth2, SECF_ETH2CK),
  1285. STM32_GATE_CFG(ETH2CK_K, eth2ck_k, SECF_ETH2CK),
  1286. STM32_DIV_CFG(ETH2PTP_K, eth2ptp_k, SECF_ETH2CK),
  1287. STM32_GATE_CFG(CK_DBG, ck_sys_dbg, SECF_NONE),
  1288. STM32_COMPOSITE_CFG(CK_TRACE, ck_trace, SECF_NONE),
  1289. STM32_COMPOSITE_CFG(CK_MCO1, ck_mco1, SECF_MCO1),
  1290. STM32_COMPOSITE_CFG(CK_MCO2, ck_mco2, SECF_MCO2),
  1291. };
  1292. static int stm32mp13_clock_is_provided_by_secure(void __iomem *base,
  1293. const struct clock_config *cfg)
  1294. {
  1295. int sec_id = cfg->sec_id;
  1296. if (sec_id != SECF_NONE) {
  1297. const struct clk_stm32_securiy *secf;
  1298. secf = &stm32mp13_security[sec_id];
  1299. return !!(readl(base + secf->offset) & BIT(secf->bit_idx));
  1300. }
  1301. return 0;
  1302. }
  1303. struct multi_mux {
  1304. struct clk_hw *hw1;
  1305. struct clk_hw *hw2;
  1306. };
  1307. static struct multi_mux *stm32_mp13_multi_mux[MUX_NB] = {
  1308. [MUX_SPI23] = &(struct multi_mux){ &spi2_k.hw, &spi3_k.hw },
  1309. [MUX_I2C12] = &(struct multi_mux){ &i2c1_k.hw, &i2c2_k.hw },
  1310. [MUX_LPTIM45] = &(struct multi_mux){ &lptim4_k.hw, &lptim5_k.hw },
  1311. [MUX_UART35] = &(struct multi_mux){ &usart3_k.hw, &uart5_k.hw },
  1312. [MUX_UART78] = &(struct multi_mux){ &uart7_k.hw, &uart8_k.hw },
  1313. [MUX_SAI1] = &(struct multi_mux){ &sai1_k.hw, &adfsdm_k.hw },
  1314. };
  1315. static struct clk_hw *stm32mp13_is_multi_mux(struct clk_hw *hw)
  1316. {
  1317. struct clk_stm32_composite *composite = to_clk_stm32_composite(hw);
  1318. struct multi_mux *mmux = stm32_mp13_multi_mux[composite->mux_id];
  1319. if (mmux) {
  1320. if (!(mmux->hw1 == hw))
  1321. return mmux->hw1;
  1322. else
  1323. return mmux->hw2;
  1324. }
  1325. return NULL;
  1326. }
  1327. static u16 stm32mp13_cpt_gate[GATE_NB];
  1328. static struct clk_stm32_clock_data stm32mp13_clock_data = {
  1329. .gate_cpt = stm32mp13_cpt_gate,
  1330. .gates = stm32mp13_gates,
  1331. .muxes = stm32mp13_muxes,
  1332. .dividers = stm32mp13_dividers,
  1333. .is_multi_mux = stm32mp13_is_multi_mux,
  1334. };
  1335. static const struct stm32_rcc_match_data stm32mp13_data = {
  1336. .tab_clocks = stm32mp13_clock_cfg,
  1337. .num_clocks = ARRAY_SIZE(stm32mp13_clock_cfg),
  1338. .clock_data = &stm32mp13_clock_data,
  1339. .check_security = &stm32mp13_clock_is_provided_by_secure,
  1340. .maxbinding = STM32MP1_LAST_CLK,
  1341. .clear_offset = RCC_CLR_OFFSET,
  1342. };
  1343. static const struct of_device_id stm32mp13_match_data[] = {
  1344. {
  1345. .compatible = "st,stm32mp13-rcc",
  1346. .data = &stm32mp13_data,
  1347. },
  1348. { }
  1349. };
  1350. MODULE_DEVICE_TABLE(of, stm32mp13_match_data);
  1351. static int stm32mp1_rcc_init(struct device *dev)
  1352. {
  1353. void __iomem *rcc_base;
  1354. int ret = -ENOMEM;
  1355. rcc_base = of_iomap(dev_of_node(dev), 0);
  1356. if (!rcc_base) {
  1357. dev_err(dev, "%pOFn: unable to map resource", dev_of_node(dev));
  1358. goto out;
  1359. }
  1360. ret = stm32_rcc_init(dev, stm32mp13_match_data, rcc_base);
  1361. out:
  1362. if (ret) {
  1363. if (rcc_base)
  1364. iounmap(rcc_base);
  1365. of_node_put(dev_of_node(dev));
  1366. }
  1367. return ret;
  1368. }
  1369. static int get_clock_deps(struct device *dev)
  1370. {
  1371. static const char * const clock_deps_name[] = {
  1372. "hsi", "hse", "csi", "lsi", "lse",
  1373. };
  1374. size_t deps_size = sizeof(struct clk *) * ARRAY_SIZE(clock_deps_name);
  1375. struct clk **clk_deps;
  1376. int i;
  1377. clk_deps = devm_kzalloc(dev, deps_size, GFP_KERNEL);
  1378. if (!clk_deps)
  1379. return -ENOMEM;
  1380. for (i = 0; i < ARRAY_SIZE(clock_deps_name); i++) {
  1381. struct clk *clk = of_clk_get_by_name(dev_of_node(dev),
  1382. clock_deps_name[i]);
  1383. if (IS_ERR(clk)) {
  1384. if (PTR_ERR(clk) != -EINVAL && PTR_ERR(clk) != -ENOENT)
  1385. return PTR_ERR(clk);
  1386. } else {
  1387. /* Device gets a reference count on the clock */
  1388. clk_deps[i] = devm_clk_get(dev, __clk_get_name(clk));
  1389. clk_put(clk);
  1390. }
  1391. }
  1392. return 0;
  1393. }
  1394. static int stm32mp1_rcc_clocks_probe(struct platform_device *pdev)
  1395. {
  1396. struct device *dev = &pdev->dev;
  1397. int ret = get_clock_deps(dev);
  1398. if (!ret)
  1399. ret = stm32mp1_rcc_init(dev);
  1400. return ret;
  1401. }
  1402. static int stm32mp1_rcc_clocks_remove(struct platform_device *pdev)
  1403. {
  1404. struct device *dev = &pdev->dev;
  1405. struct device_node *child, *np = dev_of_node(dev);
  1406. for_each_available_child_of_node(np, child)
  1407. of_clk_del_provider(child);
  1408. return 0;
  1409. }
  1410. static struct platform_driver stm32mp13_rcc_clocks_driver = {
  1411. .driver = {
  1412. .name = "stm32mp13_rcc",
  1413. .of_match_table = stm32mp13_match_data,
  1414. },
  1415. .probe = stm32mp1_rcc_clocks_probe,
  1416. .remove = stm32mp1_rcc_clocks_remove,
  1417. };
  1418. static int __init stm32mp13_clocks_init(void)
  1419. {
  1420. return platform_driver_register(&stm32mp13_rcc_clocks_driver);
  1421. }
  1422. core_initcall(stm32mp13_clocks_init);