spear6xx_clock.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * SPEAr6xx machines clock framework source file
  4. *
  5. * Copyright (C) 2012 ST Microelectronics
  6. * Viresh Kumar <[email protected]>
  7. */
  8. #include <linux/clkdev.h>
  9. #include <linux/clk/spear.h>
  10. #include <linux/io.h>
  11. #include <linux/spinlock_types.h>
  12. #include "clk.h"
  13. static DEFINE_SPINLOCK(_lock);
  14. #define PLL1_CTR (misc_base + 0x008)
  15. #define PLL1_FRQ (misc_base + 0x00C)
  16. #define PLL2_CTR (misc_base + 0x014)
  17. #define PLL2_FRQ (misc_base + 0x018)
  18. #define PLL_CLK_CFG (misc_base + 0x020)
  19. /* PLL_CLK_CFG register masks */
  20. #define MCTR_CLK_SHIFT 28
  21. #define MCTR_CLK_MASK 3
  22. #define CORE_CLK_CFG (misc_base + 0x024)
  23. /* CORE CLK CFG register masks */
  24. #define HCLK_RATIO_SHIFT 10
  25. #define HCLK_RATIO_MASK 2
  26. #define PCLK_RATIO_SHIFT 8
  27. #define PCLK_RATIO_MASK 2
  28. #define PERIP_CLK_CFG (misc_base + 0x028)
  29. /* PERIP_CLK_CFG register masks */
  30. #define CLCD_CLK_SHIFT 2
  31. #define CLCD_CLK_MASK 2
  32. #define UART_CLK_SHIFT 4
  33. #define UART_CLK_MASK 1
  34. #define FIRDA_CLK_SHIFT 5
  35. #define FIRDA_CLK_MASK 2
  36. #define GPT0_CLK_SHIFT 8
  37. #define GPT1_CLK_SHIFT 10
  38. #define GPT2_CLK_SHIFT 11
  39. #define GPT3_CLK_SHIFT 12
  40. #define GPT_CLK_MASK 1
  41. #define PERIP1_CLK_ENB (misc_base + 0x02C)
  42. /* PERIP1_CLK_ENB register masks */
  43. #define UART0_CLK_ENB 3
  44. #define UART1_CLK_ENB 4
  45. #define SSP0_CLK_ENB 5
  46. #define SSP1_CLK_ENB 6
  47. #define I2C_CLK_ENB 7
  48. #define JPEG_CLK_ENB 8
  49. #define FSMC_CLK_ENB 9
  50. #define FIRDA_CLK_ENB 10
  51. #define GPT2_CLK_ENB 11
  52. #define GPT3_CLK_ENB 12
  53. #define GPIO2_CLK_ENB 13
  54. #define SSP2_CLK_ENB 14
  55. #define ADC_CLK_ENB 15
  56. #define GPT1_CLK_ENB 11
  57. #define RTC_CLK_ENB 17
  58. #define GPIO1_CLK_ENB 18
  59. #define DMA_CLK_ENB 19
  60. #define SMI_CLK_ENB 21
  61. #define CLCD_CLK_ENB 22
  62. #define GMAC_CLK_ENB 23
  63. #define USBD_CLK_ENB 24
  64. #define USBH0_CLK_ENB 25
  65. #define USBH1_CLK_ENB 26
  66. #define PRSC0_CLK_CFG (misc_base + 0x044)
  67. #define PRSC1_CLK_CFG (misc_base + 0x048)
  68. #define PRSC2_CLK_CFG (misc_base + 0x04C)
  69. #define CLCD_CLK_SYNT (misc_base + 0x05C)
  70. #define FIRDA_CLK_SYNT (misc_base + 0x060)
  71. #define UART_CLK_SYNT (misc_base + 0x064)
  72. /* vco rate configuration table, in ascending order of rates */
  73. static struct pll_rate_tbl pll_rtbl[] = {
  74. {.mode = 0, .m = 0x53, .n = 0x0F, .p = 0x1}, /* vco 332 & pll 166 MHz */
  75. {.mode = 0, .m = 0x85, .n = 0x0F, .p = 0x1}, /* vco 532 & pll 266 MHz */
  76. {.mode = 0, .m = 0xA6, .n = 0x0F, .p = 0x1}, /* vco 664 & pll 332 MHz */
  77. };
  78. /* aux rate configuration table, in ascending order of rates */
  79. static struct aux_rate_tbl aux_rtbl[] = {
  80. /* For PLL1 = 332 MHz */
  81. {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
  82. {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
  83. {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
  84. {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
  85. };
  86. static const char *clcd_parents[] = { "pll3_clk", "clcd_syn_gclk", };
  87. static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk", };
  88. static const char *uart_parents[] = { "pll3_clk", "uart_syn_gclk", };
  89. static const char *gpt0_1_parents[] = { "pll3_clk", "gpt0_1_syn_clk", };
  90. static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
  91. static const char *gpt3_parents[] = { "pll3_clk", "gpt3_syn_clk", };
  92. static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
  93. "pll2_clk", };
  94. /* gpt rate configuration table, in ascending order of rates */
  95. static struct gpt_rate_tbl gpt_rtbl[] = {
  96. /* For pll1 = 332 MHz */
  97. {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
  98. {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
  99. {.mscale = 1, .nscale = 0}, /* 83 MHz */
  100. };
  101. void __init spear6xx_clk_init(void __iomem *misc_base)
  102. {
  103. struct clk *clk, *clk1;
  104. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
  105. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  106. clk = clk_register_fixed_rate(NULL, "osc_30m_clk", NULL, 0, 30000000);
  107. clk_register_clkdev(clk, "osc_30m_clk", NULL);
  108. /* clock derived from 32 KHz osc clk */
  109. clk = clk_register_gate(NULL, "rtc_spear", "osc_32k_clk", 0,
  110. PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
  111. clk_register_clkdev(clk, NULL, "rtc-spear");
  112. /* clock derived from 30 MHz osc clk */
  113. clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
  114. 48000000);
  115. clk_register_clkdev(clk, "pll3_clk", NULL);
  116. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "osc_30m_clk",
  117. 0, PLL1_CTR, PLL1_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
  118. &_lock, &clk1, NULL);
  119. clk_register_clkdev(clk, "vco1_clk", NULL);
  120. clk_register_clkdev(clk1, "pll1_clk", NULL);
  121. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "osc_30m_clk",
  122. 0, PLL2_CTR, PLL2_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
  123. &_lock, &clk1, NULL);
  124. clk_register_clkdev(clk, "vco2_clk", NULL);
  125. clk_register_clkdev(clk1, "pll2_clk", NULL);
  126. clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_30m_clk", 0, 1,
  127. 1);
  128. clk_register_clkdev(clk, NULL, "fc880000.wdt");
  129. /* clock derived from pll1 clk */
  130. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  131. CLK_SET_RATE_PARENT, 1, 1);
  132. clk_register_clkdev(clk, "cpu_clk", NULL);
  133. clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
  134. CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
  135. HCLK_RATIO_MASK, 0, &_lock);
  136. clk_register_clkdev(clk, "ahb_clk", NULL);
  137. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
  138. UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  139. &_lock, &clk1);
  140. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  141. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  142. clk = clk_register_mux(NULL, "uart_mclk", uart_parents,
  143. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  144. PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
  145. &_lock);
  146. clk_register_clkdev(clk, "uart_mclk", NULL);
  147. clk = clk_register_gate(NULL, "uart0", "uart_mclk", 0, PERIP1_CLK_ENB,
  148. UART0_CLK_ENB, 0, &_lock);
  149. clk_register_clkdev(clk, NULL, "d0000000.serial");
  150. clk = clk_register_gate(NULL, "uart1", "uart_mclk", 0, PERIP1_CLK_ENB,
  151. UART1_CLK_ENB, 0, &_lock);
  152. clk_register_clkdev(clk, NULL, "d0080000.serial");
  153. clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk",
  154. 0, FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  155. &_lock, &clk1);
  156. clk_register_clkdev(clk, "firda_syn_clk", NULL);
  157. clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
  158. clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
  159. ARRAY_SIZE(firda_parents), CLK_SET_RATE_NO_REPARENT,
  160. PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
  161. &_lock);
  162. clk_register_clkdev(clk, "firda_mclk", NULL);
  163. clk = clk_register_gate(NULL, "firda_clk", "firda_mclk", 0,
  164. PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock);
  165. clk_register_clkdev(clk, NULL, "firda");
  166. clk = clk_register_aux("clcd_syn_clk", "clcd_syn_gclk", "pll1_clk",
  167. 0, CLCD_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  168. &_lock, &clk1);
  169. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  170. clk_register_clkdev(clk1, "clcd_syn_gclk", NULL);
  171. clk = clk_register_mux(NULL, "clcd_mclk", clcd_parents,
  172. ARRAY_SIZE(clcd_parents), CLK_SET_RATE_NO_REPARENT,
  173. PERIP_CLK_CFG, CLCD_CLK_SHIFT, CLCD_CLK_MASK, 0,
  174. &_lock);
  175. clk_register_clkdev(clk, "clcd_mclk", NULL);
  176. clk = clk_register_gate(NULL, "clcd_clk", "clcd_mclk", 0,
  177. PERIP1_CLK_ENB, CLCD_CLK_ENB, 0, &_lock);
  178. clk_register_clkdev(clk, NULL, "clcd");
  179. /* gpt clocks */
  180. clk = clk_register_gpt("gpt0_1_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG,
  181. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  182. clk_register_clkdev(clk, "gpt0_1_syn_clk", NULL);
  183. clk = clk_register_mux(NULL, "gpt0_mclk", gpt0_1_parents,
  184. ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT,
  185. PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  186. clk_register_clkdev(clk, NULL, "gpt0");
  187. clk = clk_register_mux(NULL, "gpt1_mclk", gpt0_1_parents,
  188. ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT,
  189. PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  190. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  191. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  192. PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock);
  193. clk_register_clkdev(clk, NULL, "gpt1");
  194. clk = clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG,
  195. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  196. clk_register_clkdev(clk, "gpt2_syn_clk", NULL);
  197. clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
  198. ARRAY_SIZE(gpt2_parents), CLK_SET_RATE_NO_REPARENT,
  199. PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  200. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  201. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  202. PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock);
  203. clk_register_clkdev(clk, NULL, "gpt2");
  204. clk = clk_register_gpt("gpt3_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG,
  205. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  206. clk_register_clkdev(clk, "gpt3_syn_clk", NULL);
  207. clk = clk_register_mux(NULL, "gpt3_mclk", gpt3_parents,
  208. ARRAY_SIZE(gpt3_parents), CLK_SET_RATE_NO_REPARENT,
  209. PERIP_CLK_CFG, GPT3_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  210. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  211. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  212. PERIP1_CLK_ENB, GPT3_CLK_ENB, 0, &_lock);
  213. clk_register_clkdev(clk, NULL, "gpt3");
  214. /* clock derived from pll3 clk */
  215. clk = clk_register_gate(NULL, "usbh0_clk", "pll3_clk", 0,
  216. PERIP1_CLK_ENB, USBH0_CLK_ENB, 0, &_lock);
  217. clk_register_clkdev(clk, NULL, "e1800000.ehci");
  218. clk_register_clkdev(clk, NULL, "e1900000.ohci");
  219. clk = clk_register_gate(NULL, "usbh1_clk", "pll3_clk", 0,
  220. PERIP1_CLK_ENB, USBH1_CLK_ENB, 0, &_lock);
  221. clk_register_clkdev(clk, NULL, "e2000000.ehci");
  222. clk_register_clkdev(clk, NULL, "e2100000.ohci");
  223. clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  224. USBD_CLK_ENB, 0, &_lock);
  225. clk_register_clkdev(clk, NULL, "designware_udc");
  226. /* clock derived from ahb clk */
  227. clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
  228. 1);
  229. clk_register_clkdev(clk, "ahbmult2_clk", NULL);
  230. clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
  231. ARRAY_SIZE(ddr_parents), CLK_SET_RATE_NO_REPARENT,
  232. PLL_CLK_CFG, MCTR_CLK_SHIFT, MCTR_CLK_MASK, 0, &_lock);
  233. clk_register_clkdev(clk, "ddr_clk", NULL);
  234. clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
  235. CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
  236. PCLK_RATIO_MASK, 0, &_lock);
  237. clk_register_clkdev(clk, "apb_clk", NULL);
  238. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  239. DMA_CLK_ENB, 0, &_lock);
  240. clk_register_clkdev(clk, NULL, "fc400000.dma");
  241. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  242. FSMC_CLK_ENB, 0, &_lock);
  243. clk_register_clkdev(clk, NULL, "d1800000.flash");
  244. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  245. GMAC_CLK_ENB, 0, &_lock);
  246. clk_register_clkdev(clk, NULL, "e0800000.ethernet");
  247. clk = clk_register_gate(NULL, "i2c_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  248. I2C_CLK_ENB, 0, &_lock);
  249. clk_register_clkdev(clk, NULL, "d0200000.i2c");
  250. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  251. JPEG_CLK_ENB, 0, &_lock);
  252. clk_register_clkdev(clk, NULL, "jpeg");
  253. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  254. SMI_CLK_ENB, 0, &_lock);
  255. clk_register_clkdev(clk, NULL, "fc000000.flash");
  256. /* clock derived from apb clk */
  257. clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  258. ADC_CLK_ENB, 0, &_lock);
  259. clk_register_clkdev(clk, NULL, "d820b000.adc");
  260. clk = clk_register_fixed_factor(NULL, "gpio0_clk", "apb_clk", 0, 1, 1);
  261. clk_register_clkdev(clk, NULL, "f0100000.gpio");
  262. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  263. GPIO1_CLK_ENB, 0, &_lock);
  264. clk_register_clkdev(clk, NULL, "fc980000.gpio");
  265. clk = clk_register_gate(NULL, "gpio2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  266. GPIO2_CLK_ENB, 0, &_lock);
  267. clk_register_clkdev(clk, NULL, "d8100000.gpio");
  268. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  269. SSP0_CLK_ENB, 0, &_lock);
  270. clk_register_clkdev(clk, NULL, "ssp-pl022.0");
  271. clk = clk_register_gate(NULL, "ssp1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  272. SSP1_CLK_ENB, 0, &_lock);
  273. clk_register_clkdev(clk, NULL, "ssp-pl022.1");
  274. clk = clk_register_gate(NULL, "ssp2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  275. SSP2_CLK_ENB, 0, &_lock);
  276. clk_register_clkdev(clk, NULL, "ssp-pl022.2");
  277. }