spear3xx_clock.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * SPEAr3xx machines clock framework source file
  4. *
  5. * Copyright (C) 2012 ST Microelectronics
  6. * Viresh Kumar <[email protected]>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/clkdev.h>
  10. #include <linux/clk/spear.h>
  11. #include <linux/err.h>
  12. #include <linux/io.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/spinlock_types.h>
  15. #include "clk.h"
  16. static DEFINE_SPINLOCK(_lock);
  17. #define PLL1_CTR (misc_base + 0x008)
  18. #define PLL1_FRQ (misc_base + 0x00C)
  19. #define PLL2_CTR (misc_base + 0x014)
  20. #define PLL2_FRQ (misc_base + 0x018)
  21. #define PLL_CLK_CFG (misc_base + 0x020)
  22. /* PLL_CLK_CFG register masks */
  23. #define MCTR_CLK_SHIFT 28
  24. #define MCTR_CLK_MASK 3
  25. #define CORE_CLK_CFG (misc_base + 0x024)
  26. /* CORE CLK CFG register masks */
  27. #define GEN_SYNTH2_3_CLK_SHIFT 18
  28. #define GEN_SYNTH2_3_CLK_MASK 1
  29. #define HCLK_RATIO_SHIFT 10
  30. #define HCLK_RATIO_MASK 2
  31. #define PCLK_RATIO_SHIFT 8
  32. #define PCLK_RATIO_MASK 2
  33. #define PERIP_CLK_CFG (misc_base + 0x028)
  34. /* PERIP_CLK_CFG register masks */
  35. #define UART_CLK_SHIFT 4
  36. #define UART_CLK_MASK 1
  37. #define FIRDA_CLK_SHIFT 5
  38. #define FIRDA_CLK_MASK 2
  39. #define GPT0_CLK_SHIFT 8
  40. #define GPT1_CLK_SHIFT 11
  41. #define GPT2_CLK_SHIFT 12
  42. #define GPT_CLK_MASK 1
  43. #define PERIP1_CLK_ENB (misc_base + 0x02C)
  44. /* PERIP1_CLK_ENB register masks */
  45. #define UART_CLK_ENB 3
  46. #define SSP_CLK_ENB 5
  47. #define I2C_CLK_ENB 7
  48. #define JPEG_CLK_ENB 8
  49. #define FIRDA_CLK_ENB 10
  50. #define GPT1_CLK_ENB 11
  51. #define GPT2_CLK_ENB 12
  52. #define ADC_CLK_ENB 15
  53. #define RTC_CLK_ENB 17
  54. #define GPIO_CLK_ENB 18
  55. #define DMA_CLK_ENB 19
  56. #define SMI_CLK_ENB 21
  57. #define GMAC_CLK_ENB 23
  58. #define USBD_CLK_ENB 24
  59. #define USBH_CLK_ENB 25
  60. #define C3_CLK_ENB 31
  61. #define RAS_CLK_ENB (misc_base + 0x034)
  62. #define RAS_AHB_CLK_ENB 0
  63. #define RAS_PLL1_CLK_ENB 1
  64. #define RAS_APB_CLK_ENB 2
  65. #define RAS_32K_CLK_ENB 3
  66. #define RAS_24M_CLK_ENB 4
  67. #define RAS_48M_CLK_ENB 5
  68. #define RAS_PLL2_CLK_ENB 7
  69. #define RAS_SYNT0_CLK_ENB 8
  70. #define RAS_SYNT1_CLK_ENB 9
  71. #define RAS_SYNT2_CLK_ENB 10
  72. #define RAS_SYNT3_CLK_ENB 11
  73. #define PRSC0_CLK_CFG (misc_base + 0x044)
  74. #define PRSC1_CLK_CFG (misc_base + 0x048)
  75. #define PRSC2_CLK_CFG (misc_base + 0x04C)
  76. #define AMEM_CLK_CFG (misc_base + 0x050)
  77. #define AMEM_CLK_ENB 0
  78. #define CLCD_CLK_SYNT (misc_base + 0x05C)
  79. #define FIRDA_CLK_SYNT (misc_base + 0x060)
  80. #define UART_CLK_SYNT (misc_base + 0x064)
  81. #define GMAC_CLK_SYNT (misc_base + 0x068)
  82. #define GEN0_CLK_SYNT (misc_base + 0x06C)
  83. #define GEN1_CLK_SYNT (misc_base + 0x070)
  84. #define GEN2_CLK_SYNT (misc_base + 0x074)
  85. #define GEN3_CLK_SYNT (misc_base + 0x078)
  86. /* pll rate configuration table, in ascending order of rates */
  87. static struct pll_rate_tbl pll_rtbl[] = {
  88. {.mode = 0, .m = 0x53, .n = 0x0C, .p = 0x1}, /* vco 332 & pll 166 MHz */
  89. {.mode = 0, .m = 0x85, .n = 0x0C, .p = 0x1}, /* vco 532 & pll 266 MHz */
  90. {.mode = 0, .m = 0xA6, .n = 0x0C, .p = 0x1}, /* vco 664 & pll 332 MHz */
  91. };
  92. /* aux rate configuration table, in ascending order of rates */
  93. static struct aux_rate_tbl aux_rtbl[] = {
  94. /* For PLL1 = 332 MHz */
  95. {.xscale = 1, .yscale = 81, .eq = 0}, /* 2.049 MHz */
  96. {.xscale = 1, .yscale = 59, .eq = 0}, /* 2.822 MHz */
  97. {.xscale = 2, .yscale = 81, .eq = 0}, /* 4.098 MHz */
  98. {.xscale = 3, .yscale = 89, .eq = 0}, /* 5.644 MHz */
  99. {.xscale = 4, .yscale = 81, .eq = 0}, /* 8.197 MHz */
  100. {.xscale = 4, .yscale = 59, .eq = 0}, /* 11.254 MHz */
  101. {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
  102. {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
  103. {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
  104. {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
  105. };
  106. /* gpt rate configuration table, in ascending order of rates */
  107. static struct gpt_rate_tbl gpt_rtbl[] = {
  108. /* For pll1 = 332 MHz */
  109. {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
  110. {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
  111. {.mscale = 1, .nscale = 0}, /* 83 MHz */
  112. };
  113. /* clock parents */
  114. static const char *uart0_parents[] = { "pll3_clk", "uart_syn_gclk", };
  115. static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk",
  116. };
  117. static const char *gpt0_parents[] = { "pll3_clk", "gpt0_syn_clk", };
  118. static const char *gpt1_parents[] = { "pll3_clk", "gpt1_syn_clk", };
  119. static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
  120. static const char *gen2_3_parents[] = { "pll1_clk", "pll2_clk", };
  121. static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
  122. "pll2_clk", };
  123. #ifdef CONFIG_MACH_SPEAR300
  124. static void __init spear300_clk_init(void)
  125. {
  126. struct clk *clk;
  127. clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
  128. 1, 1);
  129. clk_register_clkdev(clk, NULL, "60000000.clcd");
  130. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  131. 1);
  132. clk_register_clkdev(clk, NULL, "94000000.flash");
  133. clk = clk_register_fixed_factor(NULL, "sdhci_clk", "ras_ahb_clk", 0, 1,
  134. 1);
  135. clk_register_clkdev(clk, NULL, "70000000.sdhci");
  136. clk = clk_register_fixed_factor(NULL, "gpio1_clk", "ras_apb_clk", 0, 1,
  137. 1);
  138. clk_register_clkdev(clk, NULL, "a9000000.gpio");
  139. clk = clk_register_fixed_factor(NULL, "kbd_clk", "ras_apb_clk", 0, 1,
  140. 1);
  141. clk_register_clkdev(clk, NULL, "a0000000.kbd");
  142. }
  143. #else
  144. static inline void spear300_clk_init(void) { }
  145. #endif
  146. /* array of all spear 310 clock lookups */
  147. #ifdef CONFIG_MACH_SPEAR310
  148. static void __init spear310_clk_init(void)
  149. {
  150. struct clk *clk;
  151. clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
  152. 1);
  153. clk_register_clkdev(clk, "emi", NULL);
  154. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  155. 1);
  156. clk_register_clkdev(clk, NULL, "44000000.flash");
  157. clk = clk_register_fixed_factor(NULL, "tdm_clk", "ras_ahb_clk", 0, 1,
  158. 1);
  159. clk_register_clkdev(clk, NULL, "tdm");
  160. clk = clk_register_fixed_factor(NULL, "uart1_clk", "ras_apb_clk", 0, 1,
  161. 1);
  162. clk_register_clkdev(clk, NULL, "b2000000.serial");
  163. clk = clk_register_fixed_factor(NULL, "uart2_clk", "ras_apb_clk", 0, 1,
  164. 1);
  165. clk_register_clkdev(clk, NULL, "b2080000.serial");
  166. clk = clk_register_fixed_factor(NULL, "uart3_clk", "ras_apb_clk", 0, 1,
  167. 1);
  168. clk_register_clkdev(clk, NULL, "b2100000.serial");
  169. clk = clk_register_fixed_factor(NULL, "uart4_clk", "ras_apb_clk", 0, 1,
  170. 1);
  171. clk_register_clkdev(clk, NULL, "b2180000.serial");
  172. clk = clk_register_fixed_factor(NULL, "uart5_clk", "ras_apb_clk", 0, 1,
  173. 1);
  174. clk_register_clkdev(clk, NULL, "b2200000.serial");
  175. }
  176. #else
  177. static inline void spear310_clk_init(void) { }
  178. #endif
  179. /* array of all spear 320 clock lookups */
  180. #ifdef CONFIG_MACH_SPEAR320
  181. #define SPEAR320_CONTROL_REG (soc_config_base + 0x0010)
  182. #define SPEAR320_EXT_CTRL_REG (soc_config_base + 0x0018)
  183. #define SPEAR320_UARTX_PCLK_MASK 0x1
  184. #define SPEAR320_UART2_PCLK_SHIFT 8
  185. #define SPEAR320_UART3_PCLK_SHIFT 9
  186. #define SPEAR320_UART4_PCLK_SHIFT 10
  187. #define SPEAR320_UART5_PCLK_SHIFT 11
  188. #define SPEAR320_UART6_PCLK_SHIFT 12
  189. #define SPEAR320_RS485_PCLK_SHIFT 13
  190. #define SMII_PCLK_SHIFT 18
  191. #define SMII_PCLK_MASK 2
  192. #define SMII_PCLK_VAL_PAD 0x0
  193. #define SMII_PCLK_VAL_PLL2 0x1
  194. #define SMII_PCLK_VAL_SYNTH0 0x2
  195. #define SDHCI_PCLK_SHIFT 15
  196. #define SDHCI_PCLK_MASK 1
  197. #define SDHCI_PCLK_VAL_48M 0x0
  198. #define SDHCI_PCLK_VAL_SYNTH3 0x1
  199. #define I2S_REF_PCLK_SHIFT 8
  200. #define I2S_REF_PCLK_MASK 1
  201. #define I2S_REF_PCLK_SYNTH_VAL 0x1
  202. #define I2S_REF_PCLK_PLL2_VAL 0x0
  203. #define UART1_PCLK_SHIFT 6
  204. #define UART1_PCLK_MASK 1
  205. #define SPEAR320_UARTX_PCLK_VAL_SYNTH1 0x0
  206. #define SPEAR320_UARTX_PCLK_VAL_APB 0x1
  207. static const char *i2s_ref_parents[] = { "ras_pll2_clk", "ras_syn2_gclk", };
  208. static const char *sdhci_parents[] = { "ras_pll3_clk", "ras_syn3_gclk", };
  209. static const char *smii0_parents[] = { "smii_125m_pad", "ras_pll2_clk",
  210. "ras_syn0_gclk", };
  211. static const char *uartx_parents[] = { "ras_syn1_gclk", "ras_apb_clk", };
  212. static void __init spear320_clk_init(void __iomem *soc_config_base,
  213. struct clk *ras_apb_clk)
  214. {
  215. struct clk *clk;
  216. clk = clk_register_fixed_rate(NULL, "smii_125m_pad_clk", NULL,
  217. 0, 125000000);
  218. clk_register_clkdev(clk, "smii_125m_pad", NULL);
  219. clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
  220. 1, 1);
  221. clk_register_clkdev(clk, NULL, "90000000.clcd");
  222. clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
  223. 1);
  224. clk_register_clkdev(clk, "emi", NULL);
  225. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  226. 1);
  227. clk_register_clkdev(clk, NULL, "4c000000.flash");
  228. clk = clk_register_fixed_factor(NULL, "i2c1_clk", "ras_ahb_clk", 0, 1,
  229. 1);
  230. clk_register_clkdev(clk, NULL, "a7000000.i2c");
  231. clk = clk_register_fixed_factor(NULL, "pwm_clk", "ras_ahb_clk", 0, 1,
  232. 1);
  233. clk_register_clkdev(clk, NULL, "a8000000.pwm");
  234. clk = clk_register_fixed_factor(NULL, "ssp1_clk", "ras_ahb_clk", 0, 1,
  235. 1);
  236. clk_register_clkdev(clk, NULL, "a5000000.spi");
  237. clk = clk_register_fixed_factor(NULL, "ssp2_clk", "ras_ahb_clk", 0, 1,
  238. 1);
  239. clk_register_clkdev(clk, NULL, "a6000000.spi");
  240. clk = clk_register_fixed_factor(NULL, "can0_clk", "ras_apb_clk", 0, 1,
  241. 1);
  242. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  243. clk = clk_register_fixed_factor(NULL, "can1_clk", "ras_apb_clk", 0, 1,
  244. 1);
  245. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  246. clk = clk_register_fixed_factor(NULL, "i2s_clk", "ras_apb_clk", 0, 1,
  247. 1);
  248. clk_register_clkdev(clk, NULL, "a9400000.i2s");
  249. clk = clk_register_mux(NULL, "i2s_ref_clk", i2s_ref_parents,
  250. ARRAY_SIZE(i2s_ref_parents),
  251. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  252. SPEAR320_CONTROL_REG, I2S_REF_PCLK_SHIFT,
  253. I2S_REF_PCLK_MASK, 0, &_lock);
  254. clk_register_clkdev(clk, "i2s_ref_clk", NULL);
  255. clk = clk_register_fixed_factor(NULL, "i2s_sclk", "i2s_ref_clk",
  256. CLK_SET_RATE_PARENT, 1,
  257. 4);
  258. clk_register_clkdev(clk, "i2s_sclk", NULL);
  259. clk = clk_register_fixed_factor(NULL, "macb1_clk", "ras_apb_clk", 0, 1,
  260. 1);
  261. clk_register_clkdev(clk, "hclk", "aa000000.eth");
  262. clk = clk_register_fixed_factor(NULL, "macb2_clk", "ras_apb_clk", 0, 1,
  263. 1);
  264. clk_register_clkdev(clk, "hclk", "ab000000.eth");
  265. clk = clk_register_mux(NULL, "rs485_clk", uartx_parents,
  266. ARRAY_SIZE(uartx_parents),
  267. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  268. SPEAR320_EXT_CTRL_REG, SPEAR320_RS485_PCLK_SHIFT,
  269. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  270. clk_register_clkdev(clk, NULL, "a9300000.serial");
  271. clk = clk_register_mux(NULL, "sdhci_clk", sdhci_parents,
  272. ARRAY_SIZE(sdhci_parents),
  273. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  274. SPEAR320_CONTROL_REG, SDHCI_PCLK_SHIFT, SDHCI_PCLK_MASK,
  275. 0, &_lock);
  276. clk_register_clkdev(clk, NULL, "70000000.sdhci");
  277. clk = clk_register_mux(NULL, "smii_pclk", smii0_parents,
  278. ARRAY_SIZE(smii0_parents), CLK_SET_RATE_NO_REPARENT,
  279. SPEAR320_CONTROL_REG, SMII_PCLK_SHIFT, SMII_PCLK_MASK,
  280. 0, &_lock);
  281. clk_register_clkdev(clk, NULL, "smii_pclk");
  282. clk = clk_register_fixed_factor(NULL, "smii_clk", "smii_pclk", 0, 1, 1);
  283. clk_register_clkdev(clk, NULL, "smii");
  284. clk = clk_register_mux(NULL, "uart1_clk", uartx_parents,
  285. ARRAY_SIZE(uartx_parents),
  286. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  287. SPEAR320_CONTROL_REG, UART1_PCLK_SHIFT, UART1_PCLK_MASK,
  288. 0, &_lock);
  289. clk_register_clkdev(clk, NULL, "a3000000.serial");
  290. /* Enforce ras_apb_clk */
  291. clk_set_parent(clk, ras_apb_clk);
  292. clk = clk_register_mux(NULL, "uart2_clk", uartx_parents,
  293. ARRAY_SIZE(uartx_parents),
  294. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  295. SPEAR320_EXT_CTRL_REG, SPEAR320_UART2_PCLK_SHIFT,
  296. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  297. clk_register_clkdev(clk, NULL, "a4000000.serial");
  298. /* Enforce ras_apb_clk */
  299. clk_set_parent(clk, ras_apb_clk);
  300. clk = clk_register_mux(NULL, "uart3_clk", uartx_parents,
  301. ARRAY_SIZE(uartx_parents),
  302. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  303. SPEAR320_EXT_CTRL_REG, SPEAR320_UART3_PCLK_SHIFT,
  304. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  305. clk_register_clkdev(clk, NULL, "a9100000.serial");
  306. clk = clk_register_mux(NULL, "uart4_clk", uartx_parents,
  307. ARRAY_SIZE(uartx_parents),
  308. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  309. SPEAR320_EXT_CTRL_REG, SPEAR320_UART4_PCLK_SHIFT,
  310. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  311. clk_register_clkdev(clk, NULL, "a9200000.serial");
  312. clk = clk_register_mux(NULL, "uart5_clk", uartx_parents,
  313. ARRAY_SIZE(uartx_parents),
  314. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  315. SPEAR320_EXT_CTRL_REG, SPEAR320_UART5_PCLK_SHIFT,
  316. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  317. clk_register_clkdev(clk, NULL, "60000000.serial");
  318. clk = clk_register_mux(NULL, "uart6_clk", uartx_parents,
  319. ARRAY_SIZE(uartx_parents),
  320. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  321. SPEAR320_EXT_CTRL_REG, SPEAR320_UART6_PCLK_SHIFT,
  322. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  323. clk_register_clkdev(clk, NULL, "60100000.serial");
  324. }
  325. #else
  326. static inline void spear320_clk_init(void __iomem *sb, struct clk *rc) { }
  327. #endif
  328. void __init spear3xx_clk_init(void __iomem *misc_base, void __iomem *soc_config_base)
  329. {
  330. struct clk *clk, *clk1, *ras_apb_clk;
  331. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
  332. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  333. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, 0, 24000000);
  334. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  335. /* clock derived from 32 KHz osc clk */
  336. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  337. PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
  338. clk_register_clkdev(clk, NULL, "fc900000.rtc");
  339. /* clock derived from 24 MHz osc clk */
  340. clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
  341. 48000000);
  342. clk_register_clkdev(clk, "pll3_clk", NULL);
  343. clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_24m_clk", 0, 1,
  344. 1);
  345. clk_register_clkdev(clk, NULL, "fc880000.wdt");
  346. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL,
  347. "osc_24m_clk", 0, PLL1_CTR, PLL1_FRQ, pll_rtbl,
  348. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  349. clk_register_clkdev(clk, "vco1_clk", NULL);
  350. clk_register_clkdev(clk1, "pll1_clk", NULL);
  351. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL,
  352. "osc_24m_clk", 0, PLL2_CTR, PLL2_FRQ, pll_rtbl,
  353. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  354. clk_register_clkdev(clk, "vco2_clk", NULL);
  355. clk_register_clkdev(clk1, "pll2_clk", NULL);
  356. /* clock derived from pll1 clk */
  357. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  358. CLK_SET_RATE_PARENT, 1, 1);
  359. clk_register_clkdev(clk, "cpu_clk", NULL);
  360. clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
  361. CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
  362. HCLK_RATIO_MASK, 0, &_lock);
  363. clk_register_clkdev(clk, "ahb_clk", NULL);
  364. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
  365. UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  366. &_lock, &clk1);
  367. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  368. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  369. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  370. ARRAY_SIZE(uart0_parents),
  371. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  372. PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
  373. &_lock);
  374. clk_register_clkdev(clk, "uart0_mclk", NULL);
  375. clk = clk_register_gate(NULL, "uart0", "uart0_mclk",
  376. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, UART_CLK_ENB, 0,
  377. &_lock);
  378. clk_register_clkdev(clk, NULL, "d0000000.serial");
  379. clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk", 0,
  380. FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  381. &_lock, &clk1);
  382. clk_register_clkdev(clk, "firda_syn_clk", NULL);
  383. clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
  384. clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
  385. ARRAY_SIZE(firda_parents),
  386. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  387. PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
  388. &_lock);
  389. clk_register_clkdev(clk, "firda_mclk", NULL);
  390. clk = clk_register_gate(NULL, "firda_clk", "firda_mclk",
  391. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0,
  392. &_lock);
  393. clk_register_clkdev(clk, NULL, "firda");
  394. /* gpt clocks */
  395. clk_register_gpt("gpt0_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG, gpt_rtbl,
  396. ARRAY_SIZE(gpt_rtbl), &_lock);
  397. clk = clk_register_mux(NULL, "gpt0_clk", gpt0_parents,
  398. ARRAY_SIZE(gpt0_parents),
  399. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  400. PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  401. clk_register_clkdev(clk, NULL, "gpt0");
  402. clk_register_gpt("gpt1_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG, gpt_rtbl,
  403. ARRAY_SIZE(gpt_rtbl), &_lock);
  404. clk = clk_register_mux(NULL, "gpt1_mclk", gpt1_parents,
  405. ARRAY_SIZE(gpt1_parents),
  406. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  407. PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  408. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  409. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk",
  410. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT1_CLK_ENB, 0,
  411. &_lock);
  412. clk_register_clkdev(clk, NULL, "gpt1");
  413. clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG, gpt_rtbl,
  414. ARRAY_SIZE(gpt_rtbl), &_lock);
  415. clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
  416. ARRAY_SIZE(gpt2_parents),
  417. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  418. PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  419. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  420. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk",
  421. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT2_CLK_ENB, 0,
  422. &_lock);
  423. clk_register_clkdev(clk, NULL, "gpt2");
  424. /* general synths clocks */
  425. clk = clk_register_aux("gen0_syn_clk", "gen0_syn_gclk", "pll1_clk",
  426. 0, GEN0_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  427. &_lock, &clk1);
  428. clk_register_clkdev(clk, "gen0_syn_clk", NULL);
  429. clk_register_clkdev(clk1, "gen0_syn_gclk", NULL);
  430. clk = clk_register_aux("gen1_syn_clk", "gen1_syn_gclk", "pll1_clk",
  431. 0, GEN1_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  432. &_lock, &clk1);
  433. clk_register_clkdev(clk, "gen1_syn_clk", NULL);
  434. clk_register_clkdev(clk1, "gen1_syn_gclk", NULL);
  435. clk = clk_register_mux(NULL, "gen2_3_par_clk", gen2_3_parents,
  436. ARRAY_SIZE(gen2_3_parents), CLK_SET_RATE_NO_REPARENT,
  437. CORE_CLK_CFG, GEN_SYNTH2_3_CLK_SHIFT,
  438. GEN_SYNTH2_3_CLK_MASK, 0, &_lock);
  439. clk_register_clkdev(clk, "gen2_3_par_clk", NULL);
  440. clk = clk_register_aux("gen2_syn_clk", "gen2_syn_gclk",
  441. "gen2_3_par_clk", 0, GEN2_CLK_SYNT, NULL, aux_rtbl,
  442. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  443. clk_register_clkdev(clk, "gen2_syn_clk", NULL);
  444. clk_register_clkdev(clk1, "gen2_syn_gclk", NULL);
  445. clk = clk_register_aux("gen3_syn_clk", "gen3_syn_gclk",
  446. "gen2_3_par_clk", 0, GEN3_CLK_SYNT, NULL, aux_rtbl,
  447. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  448. clk_register_clkdev(clk, "gen3_syn_clk", NULL);
  449. clk_register_clkdev(clk1, "gen3_syn_gclk", NULL);
  450. /* clock derived from pll3 clk */
  451. clk = clk_register_gate(NULL, "usbh_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  452. USBH_CLK_ENB, 0, &_lock);
  453. clk_register_clkdev(clk, NULL, "e1800000.ehci");
  454. clk_register_clkdev(clk, NULL, "e1900000.ohci");
  455. clk_register_clkdev(clk, NULL, "e2100000.ohci");
  456. clk = clk_register_fixed_factor(NULL, "usbh.0_clk", "usbh_clk", 0, 1,
  457. 1);
  458. clk_register_clkdev(clk, "usbh.0_clk", NULL);
  459. clk = clk_register_fixed_factor(NULL, "usbh.1_clk", "usbh_clk", 0, 1,
  460. 1);
  461. clk_register_clkdev(clk, "usbh.1_clk", NULL);
  462. clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  463. USBD_CLK_ENB, 0, &_lock);
  464. clk_register_clkdev(clk, NULL, "e1100000.usbd");
  465. /* clock derived from ahb clk */
  466. clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
  467. 1);
  468. clk_register_clkdev(clk, "ahbmult2_clk", NULL);
  469. clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
  470. ARRAY_SIZE(ddr_parents), CLK_SET_RATE_NO_REPARENT,
  471. PLL_CLK_CFG, MCTR_CLK_SHIFT, MCTR_CLK_MASK, 0, &_lock);
  472. clk_register_clkdev(clk, "ddr_clk", NULL);
  473. clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
  474. CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
  475. PCLK_RATIO_MASK, 0, &_lock);
  476. clk_register_clkdev(clk, "apb_clk", NULL);
  477. clk = clk_register_gate(NULL, "amem_clk", "ahb_clk", 0, AMEM_CLK_CFG,
  478. AMEM_CLK_ENB, 0, &_lock);
  479. clk_register_clkdev(clk, "amem_clk", NULL);
  480. clk = clk_register_gate(NULL, "c3_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  481. C3_CLK_ENB, 0, &_lock);
  482. clk_register_clkdev(clk, NULL, "c3_clk");
  483. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  484. DMA_CLK_ENB, 0, &_lock);
  485. clk_register_clkdev(clk, NULL, "fc400000.dma");
  486. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  487. GMAC_CLK_ENB, 0, &_lock);
  488. clk_register_clkdev(clk, NULL, "e0800000.eth");
  489. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  490. I2C_CLK_ENB, 0, &_lock);
  491. clk_register_clkdev(clk, NULL, "d0180000.i2c");
  492. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  493. JPEG_CLK_ENB, 0, &_lock);
  494. clk_register_clkdev(clk, NULL, "jpeg");
  495. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  496. SMI_CLK_ENB, 0, &_lock);
  497. clk_register_clkdev(clk, NULL, "fc000000.flash");
  498. /* clock derived from apb clk */
  499. clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  500. ADC_CLK_ENB, 0, &_lock);
  501. clk_register_clkdev(clk, NULL, "d0080000.adc");
  502. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  503. GPIO_CLK_ENB, 0, &_lock);
  504. clk_register_clkdev(clk, NULL, "fc980000.gpio");
  505. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  506. SSP_CLK_ENB, 0, &_lock);
  507. clk_register_clkdev(clk, NULL, "d0100000.spi");
  508. /* RAS clk enable */
  509. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0, RAS_CLK_ENB,
  510. RAS_AHB_CLK_ENB, 0, &_lock);
  511. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  512. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0, RAS_CLK_ENB,
  513. RAS_APB_CLK_ENB, 0, &_lock);
  514. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  515. ras_apb_clk = clk;
  516. clk = clk_register_gate(NULL, "ras_32k_clk", "osc_32k_clk", 0,
  517. RAS_CLK_ENB, RAS_32K_CLK_ENB, 0, &_lock);
  518. clk_register_clkdev(clk, "ras_32k_clk", NULL);
  519. clk = clk_register_gate(NULL, "ras_24m_clk", "osc_24m_clk", 0,
  520. RAS_CLK_ENB, RAS_24M_CLK_ENB, 0, &_lock);
  521. clk_register_clkdev(clk, "ras_24m_clk", NULL);
  522. clk = clk_register_gate(NULL, "ras_pll1_clk", "pll1_clk", 0,
  523. RAS_CLK_ENB, RAS_PLL1_CLK_ENB, 0, &_lock);
  524. clk_register_clkdev(clk, "ras_pll1_clk", NULL);
  525. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  526. RAS_CLK_ENB, RAS_PLL2_CLK_ENB, 0, &_lock);
  527. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  528. clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
  529. RAS_CLK_ENB, RAS_48M_CLK_ENB, 0, &_lock);
  530. clk_register_clkdev(clk, "ras_pll3_clk", NULL);
  531. clk = clk_register_gate(NULL, "ras_syn0_gclk", "gen0_syn_gclk",
  532. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT0_CLK_ENB, 0,
  533. &_lock);
  534. clk_register_clkdev(clk, "ras_syn0_gclk", NULL);
  535. clk = clk_register_gate(NULL, "ras_syn1_gclk", "gen1_syn_gclk",
  536. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT1_CLK_ENB, 0,
  537. &_lock);
  538. clk_register_clkdev(clk, "ras_syn1_gclk", NULL);
  539. clk = clk_register_gate(NULL, "ras_syn2_gclk", "gen2_syn_gclk",
  540. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT2_CLK_ENB, 0,
  541. &_lock);
  542. clk_register_clkdev(clk, "ras_syn2_gclk", NULL);
  543. clk = clk_register_gate(NULL, "ras_syn3_gclk", "gen3_syn_gclk",
  544. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT3_CLK_ENB, 0,
  545. &_lock);
  546. clk_register_clkdev(clk, "ras_syn3_gclk", NULL);
  547. if (of_machine_is_compatible("st,spear300"))
  548. spear300_clk_init();
  549. else if (of_machine_is_compatible("st,spear310"))
  550. spear310_clk_init();
  551. else if (of_machine_is_compatible("st,spear320"))
  552. spear320_clk_init(soc_config_base, ras_apb_clk);
  553. }