spear1310_clock.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * arch/arm/mach-spear13xx/spear1310_clock.c
  4. *
  5. * SPEAr1310 machine clock framework source file
  6. *
  7. * Copyright (C) 2012 ST Microelectronics
  8. * Viresh Kumar <[email protected]>
  9. */
  10. #include <linux/clkdev.h>
  11. #include <linux/clk/spear.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/spinlock_types.h>
  16. #include "clk.h"
  17. /* PLL related registers and bit values */
  18. #define SPEAR1310_PLL_CFG (misc_base + 0x210)
  19. /* PLL_CFG bit values */
  20. #define SPEAR1310_CLCD_SYNT_CLK_MASK 1
  21. #define SPEAR1310_CLCD_SYNT_CLK_SHIFT 31
  22. #define SPEAR1310_RAS_SYNT2_3_CLK_MASK 2
  23. #define SPEAR1310_RAS_SYNT2_3_CLK_SHIFT 29
  24. #define SPEAR1310_RAS_SYNT_CLK_MASK 2
  25. #define SPEAR1310_RAS_SYNT0_1_CLK_SHIFT 27
  26. #define SPEAR1310_PLL_CLK_MASK 2
  27. #define SPEAR1310_PLL3_CLK_SHIFT 24
  28. #define SPEAR1310_PLL2_CLK_SHIFT 22
  29. #define SPEAR1310_PLL1_CLK_SHIFT 20
  30. #define SPEAR1310_PLL1_CTR (misc_base + 0x214)
  31. #define SPEAR1310_PLL1_FRQ (misc_base + 0x218)
  32. #define SPEAR1310_PLL2_CTR (misc_base + 0x220)
  33. #define SPEAR1310_PLL2_FRQ (misc_base + 0x224)
  34. #define SPEAR1310_PLL3_CTR (misc_base + 0x22C)
  35. #define SPEAR1310_PLL3_FRQ (misc_base + 0x230)
  36. #define SPEAR1310_PLL4_CTR (misc_base + 0x238)
  37. #define SPEAR1310_PLL4_FRQ (misc_base + 0x23C)
  38. #define SPEAR1310_PERIP_CLK_CFG (misc_base + 0x244)
  39. /* PERIP_CLK_CFG bit values */
  40. #define SPEAR1310_GPT_OSC24_VAL 0
  41. #define SPEAR1310_GPT_APB_VAL 1
  42. #define SPEAR1310_GPT_CLK_MASK 1
  43. #define SPEAR1310_GPT3_CLK_SHIFT 11
  44. #define SPEAR1310_GPT2_CLK_SHIFT 10
  45. #define SPEAR1310_GPT1_CLK_SHIFT 9
  46. #define SPEAR1310_GPT0_CLK_SHIFT 8
  47. #define SPEAR1310_UART_CLK_PLL5_VAL 0
  48. #define SPEAR1310_UART_CLK_OSC24_VAL 1
  49. #define SPEAR1310_UART_CLK_SYNT_VAL 2
  50. #define SPEAR1310_UART_CLK_MASK 2
  51. #define SPEAR1310_UART_CLK_SHIFT 4
  52. #define SPEAR1310_AUX_CLK_PLL5_VAL 0
  53. #define SPEAR1310_AUX_CLK_SYNT_VAL 1
  54. #define SPEAR1310_CLCD_CLK_MASK 2
  55. #define SPEAR1310_CLCD_CLK_SHIFT 2
  56. #define SPEAR1310_C3_CLK_MASK 1
  57. #define SPEAR1310_C3_CLK_SHIFT 1
  58. #define SPEAR1310_GMAC_CLK_CFG (misc_base + 0x248)
  59. #define SPEAR1310_GMAC_PHY_IF_SEL_MASK 3
  60. #define SPEAR1310_GMAC_PHY_IF_SEL_SHIFT 4
  61. #define SPEAR1310_GMAC_PHY_CLK_MASK 1
  62. #define SPEAR1310_GMAC_PHY_CLK_SHIFT 3
  63. #define SPEAR1310_GMAC_PHY_INPUT_CLK_MASK 2
  64. #define SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT 1
  65. #define SPEAR1310_I2S_CLK_CFG (misc_base + 0x24C)
  66. /* I2S_CLK_CFG register mask */
  67. #define SPEAR1310_I2S_SCLK_X_MASK 0x1F
  68. #define SPEAR1310_I2S_SCLK_X_SHIFT 27
  69. #define SPEAR1310_I2S_SCLK_Y_MASK 0x1F
  70. #define SPEAR1310_I2S_SCLK_Y_SHIFT 22
  71. #define SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT 21
  72. #define SPEAR1310_I2S_SCLK_SYNTH_ENB 20
  73. #define SPEAR1310_I2S_PRS1_CLK_X_MASK 0xFF
  74. #define SPEAR1310_I2S_PRS1_CLK_X_SHIFT 12
  75. #define SPEAR1310_I2S_PRS1_CLK_Y_MASK 0xFF
  76. #define SPEAR1310_I2S_PRS1_CLK_Y_SHIFT 4
  77. #define SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT 3
  78. #define SPEAR1310_I2S_REF_SEL_MASK 1
  79. #define SPEAR1310_I2S_REF_SHIFT 2
  80. #define SPEAR1310_I2S_SRC_CLK_MASK 2
  81. #define SPEAR1310_I2S_SRC_CLK_SHIFT 0
  82. #define SPEAR1310_C3_CLK_SYNT (misc_base + 0x250)
  83. #define SPEAR1310_UART_CLK_SYNT (misc_base + 0x254)
  84. #define SPEAR1310_GMAC_CLK_SYNT (misc_base + 0x258)
  85. #define SPEAR1310_SDHCI_CLK_SYNT (misc_base + 0x25C)
  86. #define SPEAR1310_CFXD_CLK_SYNT (misc_base + 0x260)
  87. #define SPEAR1310_ADC_CLK_SYNT (misc_base + 0x264)
  88. #define SPEAR1310_AMBA_CLK_SYNT (misc_base + 0x268)
  89. #define SPEAR1310_CLCD_CLK_SYNT (misc_base + 0x270)
  90. #define SPEAR1310_RAS_CLK_SYNT0 (misc_base + 0x280)
  91. #define SPEAR1310_RAS_CLK_SYNT1 (misc_base + 0x288)
  92. #define SPEAR1310_RAS_CLK_SYNT2 (misc_base + 0x290)
  93. #define SPEAR1310_RAS_CLK_SYNT3 (misc_base + 0x298)
  94. /* Check Fractional synthesizer reg masks */
  95. #define SPEAR1310_PERIP1_CLK_ENB (misc_base + 0x300)
  96. /* PERIP1_CLK_ENB register masks */
  97. #define SPEAR1310_RTC_CLK_ENB 31
  98. #define SPEAR1310_ADC_CLK_ENB 30
  99. #define SPEAR1310_C3_CLK_ENB 29
  100. #define SPEAR1310_JPEG_CLK_ENB 28
  101. #define SPEAR1310_CLCD_CLK_ENB 27
  102. #define SPEAR1310_DMA_CLK_ENB 25
  103. #define SPEAR1310_GPIO1_CLK_ENB 24
  104. #define SPEAR1310_GPIO0_CLK_ENB 23
  105. #define SPEAR1310_GPT1_CLK_ENB 22
  106. #define SPEAR1310_GPT0_CLK_ENB 21
  107. #define SPEAR1310_I2S0_CLK_ENB 20
  108. #define SPEAR1310_I2S1_CLK_ENB 19
  109. #define SPEAR1310_I2C0_CLK_ENB 18
  110. #define SPEAR1310_SSP_CLK_ENB 17
  111. #define SPEAR1310_UART_CLK_ENB 15
  112. #define SPEAR1310_PCIE_SATA_2_CLK_ENB 14
  113. #define SPEAR1310_PCIE_SATA_1_CLK_ENB 13
  114. #define SPEAR1310_PCIE_SATA_0_CLK_ENB 12
  115. #define SPEAR1310_UOC_CLK_ENB 11
  116. #define SPEAR1310_UHC1_CLK_ENB 10
  117. #define SPEAR1310_UHC0_CLK_ENB 9
  118. #define SPEAR1310_GMAC_CLK_ENB 8
  119. #define SPEAR1310_CFXD_CLK_ENB 7
  120. #define SPEAR1310_SDHCI_CLK_ENB 6
  121. #define SPEAR1310_SMI_CLK_ENB 5
  122. #define SPEAR1310_FSMC_CLK_ENB 4
  123. #define SPEAR1310_SYSRAM0_CLK_ENB 3
  124. #define SPEAR1310_SYSRAM1_CLK_ENB 2
  125. #define SPEAR1310_SYSROM_CLK_ENB 1
  126. #define SPEAR1310_BUS_CLK_ENB 0
  127. #define SPEAR1310_PERIP2_CLK_ENB (misc_base + 0x304)
  128. /* PERIP2_CLK_ENB register masks */
  129. #define SPEAR1310_THSENS_CLK_ENB 8
  130. #define SPEAR1310_I2S_REF_PAD_CLK_ENB 7
  131. #define SPEAR1310_ACP_CLK_ENB 6
  132. #define SPEAR1310_GPT3_CLK_ENB 5
  133. #define SPEAR1310_GPT2_CLK_ENB 4
  134. #define SPEAR1310_KBD_CLK_ENB 3
  135. #define SPEAR1310_CPU_DBG_CLK_ENB 2
  136. #define SPEAR1310_DDR_CORE_CLK_ENB 1
  137. #define SPEAR1310_DDR_CTRL_CLK_ENB 0
  138. #define SPEAR1310_RAS_CLK_ENB (misc_base + 0x310)
  139. /* RAS_CLK_ENB register masks */
  140. #define SPEAR1310_SYNT3_CLK_ENB 17
  141. #define SPEAR1310_SYNT2_CLK_ENB 16
  142. #define SPEAR1310_SYNT1_CLK_ENB 15
  143. #define SPEAR1310_SYNT0_CLK_ENB 14
  144. #define SPEAR1310_PCLK3_CLK_ENB 13
  145. #define SPEAR1310_PCLK2_CLK_ENB 12
  146. #define SPEAR1310_PCLK1_CLK_ENB 11
  147. #define SPEAR1310_PCLK0_CLK_ENB 10
  148. #define SPEAR1310_PLL3_CLK_ENB 9
  149. #define SPEAR1310_PLL2_CLK_ENB 8
  150. #define SPEAR1310_C125M_PAD_CLK_ENB 7
  151. #define SPEAR1310_C30M_CLK_ENB 6
  152. #define SPEAR1310_C48M_CLK_ENB 5
  153. #define SPEAR1310_OSC_25M_CLK_ENB 4
  154. #define SPEAR1310_OSC_32K_CLK_ENB 3
  155. #define SPEAR1310_OSC_24M_CLK_ENB 2
  156. #define SPEAR1310_PCLK_CLK_ENB 1
  157. #define SPEAR1310_ACLK_CLK_ENB 0
  158. /* RAS Area Control Register */
  159. #define SPEAR1310_RAS_CTRL_REG0 (ras_base + 0x000)
  160. #define SPEAR1310_SSP1_CLK_MASK 3
  161. #define SPEAR1310_SSP1_CLK_SHIFT 26
  162. #define SPEAR1310_TDM_CLK_MASK 1
  163. #define SPEAR1310_TDM2_CLK_SHIFT 24
  164. #define SPEAR1310_TDM1_CLK_SHIFT 23
  165. #define SPEAR1310_I2C_CLK_MASK 1
  166. #define SPEAR1310_I2C7_CLK_SHIFT 22
  167. #define SPEAR1310_I2C6_CLK_SHIFT 21
  168. #define SPEAR1310_I2C5_CLK_SHIFT 20
  169. #define SPEAR1310_I2C4_CLK_SHIFT 19
  170. #define SPEAR1310_I2C3_CLK_SHIFT 18
  171. #define SPEAR1310_I2C2_CLK_SHIFT 17
  172. #define SPEAR1310_I2C1_CLK_SHIFT 16
  173. #define SPEAR1310_GPT64_CLK_MASK 1
  174. #define SPEAR1310_GPT64_CLK_SHIFT 15
  175. #define SPEAR1310_RAS_UART_CLK_MASK 1
  176. #define SPEAR1310_UART5_CLK_SHIFT 14
  177. #define SPEAR1310_UART4_CLK_SHIFT 13
  178. #define SPEAR1310_UART3_CLK_SHIFT 12
  179. #define SPEAR1310_UART2_CLK_SHIFT 11
  180. #define SPEAR1310_UART1_CLK_SHIFT 10
  181. #define SPEAR1310_PCI_CLK_MASK 1
  182. #define SPEAR1310_PCI_CLK_SHIFT 0
  183. #define SPEAR1310_RAS_CTRL_REG1 (ras_base + 0x004)
  184. #define SPEAR1310_PHY_CLK_MASK 0x3
  185. #define SPEAR1310_RMII_PHY_CLK_SHIFT 0
  186. #define SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT 2
  187. #define SPEAR1310_RAS_SW_CLK_CTRL (ras_base + 0x0148)
  188. #define SPEAR1310_CAN1_CLK_ENB 25
  189. #define SPEAR1310_CAN0_CLK_ENB 24
  190. #define SPEAR1310_GPT64_CLK_ENB 23
  191. #define SPEAR1310_SSP1_CLK_ENB 22
  192. #define SPEAR1310_I2C7_CLK_ENB 21
  193. #define SPEAR1310_I2C6_CLK_ENB 20
  194. #define SPEAR1310_I2C5_CLK_ENB 19
  195. #define SPEAR1310_I2C4_CLK_ENB 18
  196. #define SPEAR1310_I2C3_CLK_ENB 17
  197. #define SPEAR1310_I2C2_CLK_ENB 16
  198. #define SPEAR1310_I2C1_CLK_ENB 15
  199. #define SPEAR1310_UART5_CLK_ENB 14
  200. #define SPEAR1310_UART4_CLK_ENB 13
  201. #define SPEAR1310_UART3_CLK_ENB 12
  202. #define SPEAR1310_UART2_CLK_ENB 11
  203. #define SPEAR1310_UART1_CLK_ENB 10
  204. #define SPEAR1310_RS485_1_CLK_ENB 9
  205. #define SPEAR1310_RS485_0_CLK_ENB 8
  206. #define SPEAR1310_TDM2_CLK_ENB 7
  207. #define SPEAR1310_TDM1_CLK_ENB 6
  208. #define SPEAR1310_PCI_CLK_ENB 5
  209. #define SPEAR1310_GMII_CLK_ENB 4
  210. #define SPEAR1310_MII2_CLK_ENB 3
  211. #define SPEAR1310_MII1_CLK_ENB 2
  212. #define SPEAR1310_MII0_CLK_ENB 1
  213. #define SPEAR1310_ESRAM_CLK_ENB 0
  214. static DEFINE_SPINLOCK(_lock);
  215. /* pll rate configuration table, in ascending order of rates */
  216. static struct pll_rate_tbl pll_rtbl[] = {
  217. /* PCLK 24MHz */
  218. {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
  219. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
  220. {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
  221. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
  222. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
  223. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
  224. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  225. };
  226. /* vco-pll4 rate configuration table, in ascending order of rates */
  227. static struct pll_rate_tbl pll4_rtbl[] = {
  228. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
  229. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
  230. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
  231. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  232. };
  233. /* aux rate configuration table, in ascending order of rates */
  234. static struct aux_rate_tbl aux_rtbl[] = {
  235. /* For VCO1div2 = 500 MHz */
  236. {.xscale = 10, .yscale = 204, .eq = 0}, /* 12.29 MHz */
  237. {.xscale = 4, .yscale = 21, .eq = 0}, /* 48 MHz */
  238. {.xscale = 2, .yscale = 6, .eq = 0}, /* 83 MHz */
  239. {.xscale = 2, .yscale = 4, .eq = 0}, /* 125 MHz */
  240. {.xscale = 1, .yscale = 3, .eq = 1}, /* 166 MHz */
  241. {.xscale = 1, .yscale = 2, .eq = 1}, /* 250 MHz */
  242. };
  243. /* gmac rate configuration table, in ascending order of rates */
  244. static struct aux_rate_tbl gmac_rtbl[] = {
  245. /* For gmac phy input clk */
  246. {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
  247. {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
  248. {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
  249. {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
  250. };
  251. /* clcd rate configuration table, in ascending order of rates */
  252. static struct frac_rate_tbl clcd_rtbl[] = {
  253. {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
  254. {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
  255. {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
  256. {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
  257. {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
  258. {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
  259. {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
  260. {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
  261. {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
  262. {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
  263. };
  264. /* i2s prescaler1 masks */
  265. static const struct aux_clk_masks i2s_prs1_masks = {
  266. .eq_sel_mask = AUX_EQ_SEL_MASK,
  267. .eq_sel_shift = SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT,
  268. .eq1_mask = AUX_EQ1_SEL,
  269. .eq2_mask = AUX_EQ2_SEL,
  270. .xscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_X_MASK,
  271. .xscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_X_SHIFT,
  272. .yscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_Y_MASK,
  273. .yscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_Y_SHIFT,
  274. };
  275. /* i2s sclk (bit clock) syynthesizers masks */
  276. static struct aux_clk_masks i2s_sclk_masks = {
  277. .eq_sel_mask = AUX_EQ_SEL_MASK,
  278. .eq_sel_shift = SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT,
  279. .eq1_mask = AUX_EQ1_SEL,
  280. .eq2_mask = AUX_EQ2_SEL,
  281. .xscale_sel_mask = SPEAR1310_I2S_SCLK_X_MASK,
  282. .xscale_sel_shift = SPEAR1310_I2S_SCLK_X_SHIFT,
  283. .yscale_sel_mask = SPEAR1310_I2S_SCLK_Y_MASK,
  284. .yscale_sel_shift = SPEAR1310_I2S_SCLK_Y_SHIFT,
  285. .enable_bit = SPEAR1310_I2S_SCLK_SYNTH_ENB,
  286. };
  287. /* i2s prs1 aux rate configuration table, in ascending order of rates */
  288. static struct aux_rate_tbl i2s_prs1_rtbl[] = {
  289. /* For parent clk = 49.152 MHz */
  290. {.xscale = 1, .yscale = 12, .eq = 0}, /* 2.048 MHz, smp freq = 8Khz */
  291. {.xscale = 11, .yscale = 96, .eq = 0}, /* 2.816 MHz, smp freq = 11Khz */
  292. {.xscale = 1, .yscale = 6, .eq = 0}, /* 4.096 MHz, smp freq = 16Khz */
  293. {.xscale = 11, .yscale = 48, .eq = 0}, /* 5.632 MHz, smp freq = 22Khz */
  294. /*
  295. * with parent clk = 49.152, freq gen is 8.192 MHz, smp freq = 32Khz
  296. * with parent clk = 12.288, freq gen is 2.048 MHz, smp freq = 8Khz
  297. */
  298. {.xscale = 1, .yscale = 3, .eq = 0},
  299. /* For parent clk = 49.152 MHz */
  300. {.xscale = 17, .yscale = 37, .eq = 0}, /* 11.289 MHz, smp freq = 44Khz*/
  301. {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz */
  302. };
  303. /* i2s sclk aux rate configuration table, in ascending order of rates */
  304. static struct aux_rate_tbl i2s_sclk_rtbl[] = {
  305. /* For i2s_ref_clk = 12.288MHz */
  306. {.xscale = 1, .yscale = 4, .eq = 0}, /* 1.53 MHz */
  307. {.xscale = 1, .yscale = 2, .eq = 0}, /* 3.07 Mhz */
  308. };
  309. /* adc rate configuration table, in ascending order of rates */
  310. /* possible adc range is 2.5 MHz to 20 MHz. */
  311. static struct aux_rate_tbl adc_rtbl[] = {
  312. /* For ahb = 166.67 MHz */
  313. {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
  314. {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
  315. {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
  316. {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
  317. };
  318. /* General synth rate configuration table, in ascending order of rates */
  319. static struct frac_rate_tbl gen_rtbl[] = {
  320. /* For vco1div4 = 250 MHz */
  321. {.div = 0x14000}, /* 25 MHz */
  322. {.div = 0x0A000}, /* 50 MHz */
  323. {.div = 0x05000}, /* 100 MHz */
  324. {.div = 0x02000}, /* 250 MHz */
  325. };
  326. /* clock parents */
  327. static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
  328. static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
  329. static const char *uart0_parents[] = { "pll5_clk", "uart_syn_gclk", };
  330. static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", };
  331. static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk",
  332. "osc_25m_clk", };
  333. static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", };
  334. static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
  335. static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", };
  336. static const char *i2s_src_parents[] = { "vco1div2_clk", "none", "pll3_clk",
  337. "i2s_src_pad_clk", };
  338. static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", };
  339. static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
  340. "pll3_clk", };
  341. static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk",
  342. "pll2_clk", };
  343. static const char *rmii_phy_parents[] = { "ras_tx50_clk", "none",
  344. "ras_pll2_clk", "ras_syn0_clk", };
  345. static const char *smii_rgmii_phy_parents[] = { "none", "ras_tx125_clk",
  346. "ras_pll2_clk", "ras_syn0_clk", };
  347. static const char *uart_parents[] = { "ras_apb_clk", "gen_syn3_clk", };
  348. static const char *i2c_parents[] = { "ras_apb_clk", "gen_syn1_clk", };
  349. static const char *ssp1_parents[] = { "ras_apb_clk", "gen_syn1_clk",
  350. "ras_plclk0_clk", };
  351. static const char *pci_parents[] = { "ras_pll3_clk", "gen_syn2_clk", };
  352. static const char *tdm_parents[] = { "ras_pll3_clk", "gen_syn1_clk", };
  353. void __init spear1310_clk_init(void __iomem *misc_base, void __iomem *ras_base)
  354. {
  355. struct clk *clk, *clk1;
  356. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
  357. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  358. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, 0, 24000000);
  359. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  360. clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, 0, 25000000);
  361. clk_register_clkdev(clk, "osc_25m_clk", NULL);
  362. clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, 0, 125000000);
  363. clk_register_clkdev(clk, "gmii_pad_clk", NULL);
  364. clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL, 0,
  365. 12288000);
  366. clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
  367. /* clock derived from 32 KHz osc clk */
  368. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  369. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_RTC_CLK_ENB, 0,
  370. &_lock);
  371. clk_register_clkdev(clk, NULL, "e0580000.rtc");
  372. /* clock derived from 24 or 25 MHz osc clk */
  373. /* vco-pll */
  374. clk = clk_register_mux(NULL, "vco1_mclk", vco_parents,
  375. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  376. SPEAR1310_PLL_CFG, SPEAR1310_PLL1_CLK_SHIFT,
  377. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  378. clk_register_clkdev(clk, "vco1_mclk", NULL);
  379. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk",
  380. 0, SPEAR1310_PLL1_CTR, SPEAR1310_PLL1_FRQ, pll_rtbl,
  381. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  382. clk_register_clkdev(clk, "vco1_clk", NULL);
  383. clk_register_clkdev(clk1, "pll1_clk", NULL);
  384. clk = clk_register_mux(NULL, "vco2_mclk", vco_parents,
  385. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  386. SPEAR1310_PLL_CFG, SPEAR1310_PLL2_CLK_SHIFT,
  387. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  388. clk_register_clkdev(clk, "vco2_mclk", NULL);
  389. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk",
  390. 0, SPEAR1310_PLL2_CTR, SPEAR1310_PLL2_FRQ, pll_rtbl,
  391. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  392. clk_register_clkdev(clk, "vco2_clk", NULL);
  393. clk_register_clkdev(clk1, "pll2_clk", NULL);
  394. clk = clk_register_mux(NULL, "vco3_mclk", vco_parents,
  395. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  396. SPEAR1310_PLL_CFG, SPEAR1310_PLL3_CLK_SHIFT,
  397. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  398. clk_register_clkdev(clk, "vco3_mclk", NULL);
  399. clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk",
  400. 0, SPEAR1310_PLL3_CTR, SPEAR1310_PLL3_FRQ, pll_rtbl,
  401. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  402. clk_register_clkdev(clk, "vco3_clk", NULL);
  403. clk_register_clkdev(clk1, "pll3_clk", NULL);
  404. clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
  405. 0, SPEAR1310_PLL4_CTR, SPEAR1310_PLL4_FRQ, pll4_rtbl,
  406. ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
  407. clk_register_clkdev(clk, "vco4_clk", NULL);
  408. clk_register_clkdev(clk1, "pll4_clk", NULL);
  409. clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
  410. 48000000);
  411. clk_register_clkdev(clk, "pll5_clk", NULL);
  412. clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
  413. 25000000);
  414. clk_register_clkdev(clk, "pll6_clk", NULL);
  415. /* vco div n clocks */
  416. clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
  417. 2);
  418. clk_register_clkdev(clk, "vco1div2_clk", NULL);
  419. clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
  420. 4);
  421. clk_register_clkdev(clk, "vco1div4_clk", NULL);
  422. clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
  423. 2);
  424. clk_register_clkdev(clk, "vco2div2_clk", NULL);
  425. clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
  426. 2);
  427. clk_register_clkdev(clk, "vco3div2_clk", NULL);
  428. /* peripherals */
  429. clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
  430. 128);
  431. clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0,
  432. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_THSENS_CLK_ENB, 0,
  433. &_lock);
  434. clk_register_clkdev(clk, NULL, "spear_thermal");
  435. /* clock derived from pll4 clk */
  436. clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
  437. 1);
  438. clk_register_clkdev(clk, "ddr_clk", NULL);
  439. /* clock derived from pll1 clk */
  440. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  441. CLK_SET_RATE_PARENT, 1, 2);
  442. clk_register_clkdev(clk, "cpu_clk", NULL);
  443. clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
  444. 2);
  445. clk_register_clkdev(clk, NULL, "ec800620.wdt");
  446. clk = clk_register_fixed_factor(NULL, "smp_twd_clk", "cpu_clk", 0, 1,
  447. 2);
  448. clk_register_clkdev(clk, NULL, "smp_twd");
  449. clk = clk_register_fixed_factor(NULL, "ahb_clk", "pll1_clk", 0, 1,
  450. 6);
  451. clk_register_clkdev(clk, "ahb_clk", NULL);
  452. clk = clk_register_fixed_factor(NULL, "apb_clk", "pll1_clk", 0, 1,
  453. 12);
  454. clk_register_clkdev(clk, "apb_clk", NULL);
  455. /* gpt clocks */
  456. clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents,
  457. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  458. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT0_CLK_SHIFT,
  459. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  460. clk_register_clkdev(clk, "gpt0_mclk", NULL);
  461. clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0,
  462. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT0_CLK_ENB, 0,
  463. &_lock);
  464. clk_register_clkdev(clk, NULL, "gpt0");
  465. clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents,
  466. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  467. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT1_CLK_SHIFT,
  468. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  469. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  470. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  471. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT1_CLK_ENB, 0,
  472. &_lock);
  473. clk_register_clkdev(clk, NULL, "gpt1");
  474. clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents,
  475. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  476. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT2_CLK_SHIFT,
  477. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  478. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  479. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  480. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT2_CLK_ENB, 0,
  481. &_lock);
  482. clk_register_clkdev(clk, NULL, "gpt2");
  483. clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents,
  484. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  485. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT3_CLK_SHIFT,
  486. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  487. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  488. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  489. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT3_CLK_ENB, 0,
  490. &_lock);
  491. clk_register_clkdev(clk, NULL, "gpt3");
  492. /* others */
  493. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "vco1div2_clk",
  494. 0, SPEAR1310_UART_CLK_SYNT, NULL, aux_rtbl,
  495. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  496. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  497. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  498. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  499. ARRAY_SIZE(uart0_parents),
  500. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  501. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_UART_CLK_SHIFT,
  502. SPEAR1310_UART_CLK_MASK, 0, &_lock);
  503. clk_register_clkdev(clk, "uart0_mclk", NULL);
  504. clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk",
  505. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  506. SPEAR1310_UART_CLK_ENB, 0, &_lock);
  507. clk_register_clkdev(clk, NULL, "e0000000.serial");
  508. clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk",
  509. "vco1div2_clk", 0, SPEAR1310_SDHCI_CLK_SYNT, NULL,
  510. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  511. clk_register_clkdev(clk, "sdhci_syn_clk", NULL);
  512. clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL);
  513. clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk",
  514. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  515. SPEAR1310_SDHCI_CLK_ENB, 0, &_lock);
  516. clk_register_clkdev(clk, NULL, "b3000000.sdhci");
  517. clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk",
  518. 0, SPEAR1310_CFXD_CLK_SYNT, NULL, aux_rtbl,
  519. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  520. clk_register_clkdev(clk, "cfxd_syn_clk", NULL);
  521. clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL);
  522. clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk",
  523. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  524. SPEAR1310_CFXD_CLK_ENB, 0, &_lock);
  525. clk_register_clkdev(clk, NULL, "b2800000.cf");
  526. clk_register_clkdev(clk, NULL, "arasan_xd");
  527. clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk",
  528. 0, SPEAR1310_C3_CLK_SYNT, NULL, aux_rtbl,
  529. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  530. clk_register_clkdev(clk, "c3_syn_clk", NULL);
  531. clk_register_clkdev(clk1, "c3_syn_gclk", NULL);
  532. clk = clk_register_mux(NULL, "c3_mclk", c3_parents,
  533. ARRAY_SIZE(c3_parents),
  534. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  535. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_C3_CLK_SHIFT,
  536. SPEAR1310_C3_CLK_MASK, 0, &_lock);
  537. clk_register_clkdev(clk, "c3_mclk", NULL);
  538. clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", 0,
  539. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_C3_CLK_ENB, 0,
  540. &_lock);
  541. clk_register_clkdev(clk, NULL, "c3");
  542. /* gmac */
  543. clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents,
  544. ARRAY_SIZE(gmac_phy_input_parents),
  545. CLK_SET_RATE_NO_REPARENT, SPEAR1310_GMAC_CLK_CFG,
  546. SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT,
  547. SPEAR1310_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
  548. clk_register_clkdev(clk, "phy_input_mclk", NULL);
  549. clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk",
  550. 0, SPEAR1310_GMAC_CLK_SYNT, NULL, gmac_rtbl,
  551. ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
  552. clk_register_clkdev(clk, "phy_syn_clk", NULL);
  553. clk_register_clkdev(clk1, "phy_syn_gclk", NULL);
  554. clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents,
  555. ARRAY_SIZE(gmac_phy_parents), CLK_SET_RATE_NO_REPARENT,
  556. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GMAC_PHY_CLK_SHIFT,
  557. SPEAR1310_GMAC_PHY_CLK_MASK, 0, &_lock);
  558. clk_register_clkdev(clk, "stmmacphy.0", NULL);
  559. /* clcd */
  560. clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents,
  561. ARRAY_SIZE(clcd_synth_parents),
  562. CLK_SET_RATE_NO_REPARENT, SPEAR1310_CLCD_CLK_SYNT,
  563. SPEAR1310_CLCD_SYNT_CLK_SHIFT,
  564. SPEAR1310_CLCD_SYNT_CLK_MASK, 0, &_lock);
  565. clk_register_clkdev(clk, "clcd_syn_mclk", NULL);
  566. clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0,
  567. SPEAR1310_CLCD_CLK_SYNT, clcd_rtbl,
  568. ARRAY_SIZE(clcd_rtbl), &_lock);
  569. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  570. clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents,
  571. ARRAY_SIZE(clcd_pixel_parents),
  572. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  573. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_CLCD_CLK_SHIFT,
  574. SPEAR1310_CLCD_CLK_MASK, 0, &_lock);
  575. clk_register_clkdev(clk, "clcd_pixel_mclk", NULL);
  576. clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0,
  577. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CLCD_CLK_ENB, 0,
  578. &_lock);
  579. clk_register_clkdev(clk, NULL, "e1000000.clcd");
  580. /* i2s */
  581. clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents,
  582. ARRAY_SIZE(i2s_src_parents), CLK_SET_RATE_NO_REPARENT,
  583. SPEAR1310_I2S_CLK_CFG, SPEAR1310_I2S_SRC_CLK_SHIFT,
  584. SPEAR1310_I2S_SRC_CLK_MASK, 0, &_lock);
  585. clk_register_clkdev(clk, "i2s_src_mclk", NULL);
  586. clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk", 0,
  587. SPEAR1310_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl,
  588. ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
  589. clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
  590. clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents,
  591. ARRAY_SIZE(i2s_ref_parents),
  592. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  593. SPEAR1310_I2S_CLK_CFG, SPEAR1310_I2S_REF_SHIFT,
  594. SPEAR1310_I2S_REF_SEL_MASK, 0, &_lock);
  595. clk_register_clkdev(clk, "i2s_ref_mclk", NULL);
  596. clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0,
  597. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_I2S_REF_PAD_CLK_ENB,
  598. 0, &_lock);
  599. clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
  600. clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk",
  601. "i2s_ref_mclk", 0, SPEAR1310_I2S_CLK_CFG,
  602. &i2s_sclk_masks, i2s_sclk_rtbl,
  603. ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1);
  604. clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
  605. clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL);
  606. /* clock derived from ahb clk */
  607. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
  608. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2C0_CLK_ENB, 0,
  609. &_lock);
  610. clk_register_clkdev(clk, NULL, "e0280000.i2c");
  611. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
  612. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_DMA_CLK_ENB, 0,
  613. &_lock);
  614. clk_register_clkdev(clk, NULL, "ea800000.dma");
  615. clk_register_clkdev(clk, NULL, "eb000000.dma");
  616. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0,
  617. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_JPEG_CLK_ENB, 0,
  618. &_lock);
  619. clk_register_clkdev(clk, NULL, "b2000000.jpeg");
  620. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
  621. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GMAC_CLK_ENB, 0,
  622. &_lock);
  623. clk_register_clkdev(clk, NULL, "e2000000.eth");
  624. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
  625. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_FSMC_CLK_ENB, 0,
  626. &_lock);
  627. clk_register_clkdev(clk, NULL, "b0000000.flash");
  628. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
  629. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SMI_CLK_ENB, 0,
  630. &_lock);
  631. clk_register_clkdev(clk, NULL, "ea000000.flash");
  632. clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
  633. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC0_CLK_ENB, 0,
  634. &_lock);
  635. clk_register_clkdev(clk, NULL, "e4000000.ohci");
  636. clk_register_clkdev(clk, NULL, "e4800000.ehci");
  637. clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
  638. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC1_CLK_ENB, 0,
  639. &_lock);
  640. clk_register_clkdev(clk, NULL, "e5000000.ohci");
  641. clk_register_clkdev(clk, NULL, "e5800000.ehci");
  642. clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
  643. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UOC_CLK_ENB, 0,
  644. &_lock);
  645. clk_register_clkdev(clk, NULL, "e3800000.otg");
  646. clk = clk_register_gate(NULL, "pcie_sata_0_clk", "ahb_clk", 0,
  647. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_0_CLK_ENB,
  648. 0, &_lock);
  649. clk_register_clkdev(clk, NULL, "b1000000.pcie");
  650. clk_register_clkdev(clk, NULL, "b1000000.ahci");
  651. clk = clk_register_gate(NULL, "pcie_sata_1_clk", "ahb_clk", 0,
  652. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_1_CLK_ENB,
  653. 0, &_lock);
  654. clk_register_clkdev(clk, NULL, "b1800000.pcie");
  655. clk_register_clkdev(clk, NULL, "b1800000.ahci");
  656. clk = clk_register_gate(NULL, "pcie_sata_2_clk", "ahb_clk", 0,
  657. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_2_CLK_ENB,
  658. 0, &_lock);
  659. clk_register_clkdev(clk, NULL, "b4000000.pcie");
  660. clk_register_clkdev(clk, NULL, "b4000000.ahci");
  661. clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
  662. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM0_CLK_ENB, 0,
  663. &_lock);
  664. clk_register_clkdev(clk, "sysram0_clk", NULL);
  665. clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
  666. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM1_CLK_ENB, 0,
  667. &_lock);
  668. clk_register_clkdev(clk, "sysram1_clk", NULL);
  669. clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk",
  670. 0, SPEAR1310_ADC_CLK_SYNT, NULL, adc_rtbl,
  671. ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
  672. clk_register_clkdev(clk, "adc_syn_clk", NULL);
  673. clk_register_clkdev(clk1, "adc_syn_gclk", NULL);
  674. clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk",
  675. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  676. SPEAR1310_ADC_CLK_ENB, 0, &_lock);
  677. clk_register_clkdev(clk, NULL, "e0080000.adc");
  678. /* clock derived from apb clk */
  679. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0,
  680. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SSP_CLK_ENB, 0,
  681. &_lock);
  682. clk_register_clkdev(clk, NULL, "e0100000.spi");
  683. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
  684. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO0_CLK_ENB, 0,
  685. &_lock);
  686. clk_register_clkdev(clk, NULL, "e0600000.gpio");
  687. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
  688. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO1_CLK_ENB, 0,
  689. &_lock);
  690. clk_register_clkdev(clk, NULL, "e0680000.gpio");
  691. clk = clk_register_gate(NULL, "i2s0_clk", "apb_clk", 0,
  692. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S0_CLK_ENB, 0,
  693. &_lock);
  694. clk_register_clkdev(clk, NULL, "e0180000.i2s");
  695. clk = clk_register_gate(NULL, "i2s1_clk", "apb_clk", 0,
  696. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S1_CLK_ENB, 0,
  697. &_lock);
  698. clk_register_clkdev(clk, NULL, "e0200000.i2s");
  699. clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
  700. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_KBD_CLK_ENB, 0,
  701. &_lock);
  702. clk_register_clkdev(clk, NULL, "e0300000.kbd");
  703. /* RAS clks */
  704. clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents,
  705. ARRAY_SIZE(gen_synth0_1_parents),
  706. CLK_SET_RATE_NO_REPARENT, SPEAR1310_PLL_CFG,
  707. SPEAR1310_RAS_SYNT0_1_CLK_SHIFT,
  708. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  709. clk_register_clkdev(clk, "gen_syn0_1_clk", NULL);
  710. clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents,
  711. ARRAY_SIZE(gen_synth2_3_parents),
  712. CLK_SET_RATE_NO_REPARENT, SPEAR1310_PLL_CFG,
  713. SPEAR1310_RAS_SYNT2_3_CLK_SHIFT,
  714. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  715. clk_register_clkdev(clk, "gen_syn2_3_clk", NULL);
  716. clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_clk", 0,
  717. SPEAR1310_RAS_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  718. &_lock);
  719. clk_register_clkdev(clk, "gen_syn0_clk", NULL);
  720. clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_clk", 0,
  721. SPEAR1310_RAS_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  722. &_lock);
  723. clk_register_clkdev(clk, "gen_syn1_clk", NULL);
  724. clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_clk", 0,
  725. SPEAR1310_RAS_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  726. &_lock);
  727. clk_register_clkdev(clk, "gen_syn2_clk", NULL);
  728. clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_clk", 0,
  729. SPEAR1310_RAS_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  730. &_lock);
  731. clk_register_clkdev(clk, "gen_syn3_clk", NULL);
  732. clk = clk_register_gate(NULL, "ras_osc_24m_clk", "osc_24m_clk", 0,
  733. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_24M_CLK_ENB, 0,
  734. &_lock);
  735. clk_register_clkdev(clk, "ras_osc_24m_clk", NULL);
  736. clk = clk_register_gate(NULL, "ras_osc_25m_clk", "osc_25m_clk", 0,
  737. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_25M_CLK_ENB, 0,
  738. &_lock);
  739. clk_register_clkdev(clk, "ras_osc_25m_clk", NULL);
  740. clk = clk_register_gate(NULL, "ras_osc_32k_clk", "osc_32k_clk", 0,
  741. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_32K_CLK_ENB, 0,
  742. &_lock);
  743. clk_register_clkdev(clk, "ras_osc_32k_clk", NULL);
  744. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  745. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL2_CLK_ENB, 0,
  746. &_lock);
  747. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  748. clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
  749. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL3_CLK_ENB, 0,
  750. &_lock);
  751. clk_register_clkdev(clk, "ras_pll3_clk", NULL);
  752. clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_pad_clk", 0,
  753. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C125M_PAD_CLK_ENB, 0,
  754. &_lock);
  755. clk_register_clkdev(clk, "ras_tx125_clk", NULL);
  756. clk = clk_register_fixed_rate(NULL, "ras_30m_fixed_clk", "pll5_clk", 0,
  757. 30000000);
  758. clk = clk_register_gate(NULL, "ras_30m_clk", "ras_30m_fixed_clk", 0,
  759. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C30M_CLK_ENB, 0,
  760. &_lock);
  761. clk_register_clkdev(clk, "ras_30m_clk", NULL);
  762. clk = clk_register_fixed_rate(NULL, "ras_48m_fixed_clk", "pll5_clk", 0,
  763. 48000000);
  764. clk = clk_register_gate(NULL, "ras_48m_clk", "ras_48m_fixed_clk", 0,
  765. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C48M_CLK_ENB, 0,
  766. &_lock);
  767. clk_register_clkdev(clk, "ras_48m_clk", NULL);
  768. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0,
  769. SPEAR1310_RAS_CLK_ENB, SPEAR1310_ACLK_CLK_ENB, 0,
  770. &_lock);
  771. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  772. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0,
  773. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PCLK_CLK_ENB, 0,
  774. &_lock);
  775. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  776. clk = clk_register_fixed_rate(NULL, "ras_plclk0_clk", NULL, 0,
  777. 50000000);
  778. clk = clk_register_fixed_rate(NULL, "ras_tx50_clk", NULL, 0, 50000000);
  779. clk = clk_register_gate(NULL, "can0_clk", "apb_clk", 0,
  780. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN0_CLK_ENB, 0,
  781. &_lock);
  782. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  783. clk = clk_register_gate(NULL, "can1_clk", "apb_clk", 0,
  784. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN1_CLK_ENB, 0,
  785. &_lock);
  786. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  787. clk = clk_register_gate(NULL, "ras_smii0_clk", "ras_ahb_clk", 0,
  788. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII0_CLK_ENB, 0,
  789. &_lock);
  790. clk_register_clkdev(clk, NULL, "5c400000.eth");
  791. clk = clk_register_gate(NULL, "ras_smii1_clk", "ras_ahb_clk", 0,
  792. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII1_CLK_ENB, 0,
  793. &_lock);
  794. clk_register_clkdev(clk, NULL, "5c500000.eth");
  795. clk = clk_register_gate(NULL, "ras_smii2_clk", "ras_ahb_clk", 0,
  796. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII2_CLK_ENB, 0,
  797. &_lock);
  798. clk_register_clkdev(clk, NULL, "5c600000.eth");
  799. clk = clk_register_gate(NULL, "ras_rgmii_clk", "ras_ahb_clk", 0,
  800. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_GMII_CLK_ENB, 0,
  801. &_lock);
  802. clk_register_clkdev(clk, NULL, "5c700000.eth");
  803. clk = clk_register_mux(NULL, "smii_rgmii_phy_mclk",
  804. smii_rgmii_phy_parents,
  805. ARRAY_SIZE(smii_rgmii_phy_parents),
  806. CLK_SET_RATE_NO_REPARENT, SPEAR1310_RAS_CTRL_REG1,
  807. SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT,
  808. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  809. clk_register_clkdev(clk, "stmmacphy.1", NULL);
  810. clk_register_clkdev(clk, "stmmacphy.2", NULL);
  811. clk_register_clkdev(clk, "stmmacphy.4", NULL);
  812. clk = clk_register_mux(NULL, "rmii_phy_mclk", rmii_phy_parents,
  813. ARRAY_SIZE(rmii_phy_parents), CLK_SET_RATE_NO_REPARENT,
  814. SPEAR1310_RAS_CTRL_REG1, SPEAR1310_RMII_PHY_CLK_SHIFT,
  815. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  816. clk_register_clkdev(clk, "stmmacphy.3", NULL);
  817. clk = clk_register_mux(NULL, "uart1_mclk", uart_parents,
  818. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  819. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART1_CLK_SHIFT,
  820. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  821. clk_register_clkdev(clk, "uart1_mclk", NULL);
  822. clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0,
  823. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART1_CLK_ENB, 0,
  824. &_lock);
  825. clk_register_clkdev(clk, NULL, "5c800000.serial");
  826. clk = clk_register_mux(NULL, "uart2_mclk", uart_parents,
  827. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  828. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART2_CLK_SHIFT,
  829. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  830. clk_register_clkdev(clk, "uart2_mclk", NULL);
  831. clk = clk_register_gate(NULL, "uart2_clk", "uart2_mclk", 0,
  832. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART2_CLK_ENB, 0,
  833. &_lock);
  834. clk_register_clkdev(clk, NULL, "5c900000.serial");
  835. clk = clk_register_mux(NULL, "uart3_mclk", uart_parents,
  836. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  837. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART3_CLK_SHIFT,
  838. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  839. clk_register_clkdev(clk, "uart3_mclk", NULL);
  840. clk = clk_register_gate(NULL, "uart3_clk", "uart3_mclk", 0,
  841. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART3_CLK_ENB, 0,
  842. &_lock);
  843. clk_register_clkdev(clk, NULL, "5ca00000.serial");
  844. clk = clk_register_mux(NULL, "uart4_mclk", uart_parents,
  845. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  846. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART4_CLK_SHIFT,
  847. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  848. clk_register_clkdev(clk, "uart4_mclk", NULL);
  849. clk = clk_register_gate(NULL, "uart4_clk", "uart4_mclk", 0,
  850. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART4_CLK_ENB, 0,
  851. &_lock);
  852. clk_register_clkdev(clk, NULL, "5cb00000.serial");
  853. clk = clk_register_mux(NULL, "uart5_mclk", uart_parents,
  854. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  855. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART5_CLK_SHIFT,
  856. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  857. clk_register_clkdev(clk, "uart5_mclk", NULL);
  858. clk = clk_register_gate(NULL, "uart5_clk", "uart5_mclk", 0,
  859. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART5_CLK_ENB, 0,
  860. &_lock);
  861. clk_register_clkdev(clk, NULL, "5cc00000.serial");
  862. clk = clk_register_mux(NULL, "i2c1_mclk", i2c_parents,
  863. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  864. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C1_CLK_SHIFT,
  865. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  866. clk_register_clkdev(clk, "i2c1_mclk", NULL);
  867. clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mclk", 0,
  868. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C1_CLK_ENB, 0,
  869. &_lock);
  870. clk_register_clkdev(clk, NULL, "5cd00000.i2c");
  871. clk = clk_register_mux(NULL, "i2c2_mclk", i2c_parents,
  872. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  873. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C2_CLK_SHIFT,
  874. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  875. clk_register_clkdev(clk, "i2c2_mclk", NULL);
  876. clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mclk", 0,
  877. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C2_CLK_ENB, 0,
  878. &_lock);
  879. clk_register_clkdev(clk, NULL, "5ce00000.i2c");
  880. clk = clk_register_mux(NULL, "i2c3_mclk", i2c_parents,
  881. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  882. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C3_CLK_SHIFT,
  883. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  884. clk_register_clkdev(clk, "i2c3_mclk", NULL);
  885. clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mclk", 0,
  886. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C3_CLK_ENB, 0,
  887. &_lock);
  888. clk_register_clkdev(clk, NULL, "5cf00000.i2c");
  889. clk = clk_register_mux(NULL, "i2c4_mclk", i2c_parents,
  890. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  891. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C4_CLK_SHIFT,
  892. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  893. clk_register_clkdev(clk, "i2c4_mclk", NULL);
  894. clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mclk", 0,
  895. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C4_CLK_ENB, 0,
  896. &_lock);
  897. clk_register_clkdev(clk, NULL, "5d000000.i2c");
  898. clk = clk_register_mux(NULL, "i2c5_mclk", i2c_parents,
  899. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  900. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C5_CLK_SHIFT,
  901. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  902. clk_register_clkdev(clk, "i2c5_mclk", NULL);
  903. clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mclk", 0,
  904. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C5_CLK_ENB, 0,
  905. &_lock);
  906. clk_register_clkdev(clk, NULL, "5d100000.i2c");
  907. clk = clk_register_mux(NULL, "i2c6_mclk", i2c_parents,
  908. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  909. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C6_CLK_SHIFT,
  910. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  911. clk_register_clkdev(clk, "i2c6_mclk", NULL);
  912. clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mclk", 0,
  913. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C6_CLK_ENB, 0,
  914. &_lock);
  915. clk_register_clkdev(clk, NULL, "5d200000.i2c");
  916. clk = clk_register_mux(NULL, "i2c7_mclk", i2c_parents,
  917. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  918. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C7_CLK_SHIFT,
  919. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  920. clk_register_clkdev(clk, "i2c7_mclk", NULL);
  921. clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mclk", 0,
  922. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C7_CLK_ENB, 0,
  923. &_lock);
  924. clk_register_clkdev(clk, NULL, "5d300000.i2c");
  925. clk = clk_register_mux(NULL, "ssp1_mclk", ssp1_parents,
  926. ARRAY_SIZE(ssp1_parents), CLK_SET_RATE_NO_REPARENT,
  927. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_SSP1_CLK_SHIFT,
  928. SPEAR1310_SSP1_CLK_MASK, 0, &_lock);
  929. clk_register_clkdev(clk, "ssp1_mclk", NULL);
  930. clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mclk", 0,
  931. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_SSP1_CLK_ENB, 0,
  932. &_lock);
  933. clk_register_clkdev(clk, NULL, "5d400000.spi");
  934. clk = clk_register_mux(NULL, "pci_mclk", pci_parents,
  935. ARRAY_SIZE(pci_parents), CLK_SET_RATE_NO_REPARENT,
  936. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_PCI_CLK_SHIFT,
  937. SPEAR1310_PCI_CLK_MASK, 0, &_lock);
  938. clk_register_clkdev(clk, "pci_mclk", NULL);
  939. clk = clk_register_gate(NULL, "pci_clk", "pci_mclk", 0,
  940. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_PCI_CLK_ENB, 0,
  941. &_lock);
  942. clk_register_clkdev(clk, NULL, "pci");
  943. clk = clk_register_mux(NULL, "tdm1_mclk", tdm_parents,
  944. ARRAY_SIZE(tdm_parents), CLK_SET_RATE_NO_REPARENT,
  945. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_TDM1_CLK_SHIFT,
  946. SPEAR1310_TDM_CLK_MASK, 0, &_lock);
  947. clk_register_clkdev(clk, "tdm1_mclk", NULL);
  948. clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mclk", 0,
  949. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM1_CLK_ENB, 0,
  950. &_lock);
  951. clk_register_clkdev(clk, NULL, "tdm_hdlc.0");
  952. clk = clk_register_mux(NULL, "tdm2_mclk", tdm_parents,
  953. ARRAY_SIZE(tdm_parents), CLK_SET_RATE_NO_REPARENT,
  954. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_TDM2_CLK_SHIFT,
  955. SPEAR1310_TDM_CLK_MASK, 0, &_lock);
  956. clk_register_clkdev(clk, "tdm2_mclk", NULL);
  957. clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mclk", 0,
  958. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM2_CLK_ENB, 0,
  959. &_lock);
  960. clk_register_clkdev(clk, NULL, "tdm_hdlc.1");
  961. }