clk-exynos-audss.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  4. * Author: Padmavathi Venna <[email protected]>
  5. *
  6. * Common Clock Framework support for Audio Subsystem Clock Controller.
  7. */
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/clk.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_device.h>
  14. #include <linux/module.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pm_runtime.h>
  17. #include <dt-bindings/clock/exynos-audss-clk.h>
  18. static DEFINE_SPINLOCK(lock);
  19. static void __iomem *reg_base;
  20. static struct clk_hw_onecell_data *clk_data;
  21. /*
  22. * On Exynos5420 this will be a clock which has to be enabled before any
  23. * access to audss registers. Typically a child of EPLL.
  24. *
  25. * On other platforms this will be -ENODEV.
  26. */
  27. static struct clk *epll;
  28. #define ASS_CLK_SRC 0x0
  29. #define ASS_CLK_DIV 0x4
  30. #define ASS_CLK_GATE 0x8
  31. static unsigned long reg_save[][2] = {
  32. { ASS_CLK_SRC, 0 },
  33. { ASS_CLK_DIV, 0 },
  34. { ASS_CLK_GATE, 0 },
  35. };
  36. static int __maybe_unused exynos_audss_clk_suspend(struct device *dev)
  37. {
  38. int i;
  39. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  40. reg_save[i][1] = readl(reg_base + reg_save[i][0]);
  41. return 0;
  42. }
  43. static int __maybe_unused exynos_audss_clk_resume(struct device *dev)
  44. {
  45. int i;
  46. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  47. writel(reg_save[i][1], reg_base + reg_save[i][0]);
  48. return 0;
  49. }
  50. struct exynos_audss_clk_drvdata {
  51. unsigned int has_adma_clk:1;
  52. unsigned int has_mst_clk:1;
  53. unsigned int enable_epll:1;
  54. unsigned int num_clks;
  55. };
  56. static const struct exynos_audss_clk_drvdata exynos4210_drvdata = {
  57. .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1,
  58. .enable_epll = 1,
  59. };
  60. static const struct exynos_audss_clk_drvdata exynos5410_drvdata = {
  61. .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1,
  62. .has_mst_clk = 1,
  63. };
  64. static const struct exynos_audss_clk_drvdata exynos5420_drvdata = {
  65. .num_clks = EXYNOS_AUDSS_MAX_CLKS,
  66. .has_adma_clk = 1,
  67. .enable_epll = 1,
  68. };
  69. static const struct of_device_id exynos_audss_clk_of_match[] = {
  70. {
  71. .compatible = "samsung,exynos4210-audss-clock",
  72. .data = &exynos4210_drvdata,
  73. }, {
  74. .compatible = "samsung,exynos5250-audss-clock",
  75. .data = &exynos4210_drvdata,
  76. }, {
  77. .compatible = "samsung,exynos5410-audss-clock",
  78. .data = &exynos5410_drvdata,
  79. }, {
  80. .compatible = "samsung,exynos5420-audss-clock",
  81. .data = &exynos5420_drvdata,
  82. },
  83. { },
  84. };
  85. MODULE_DEVICE_TABLE(of, exynos_audss_clk_of_match);
  86. static void exynos_audss_clk_teardown(void)
  87. {
  88. int i;
  89. for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) {
  90. if (!IS_ERR(clk_data->hws[i]))
  91. clk_hw_unregister_mux(clk_data->hws[i]);
  92. }
  93. for (; i < EXYNOS_SRP_CLK; i++) {
  94. if (!IS_ERR(clk_data->hws[i]))
  95. clk_hw_unregister_divider(clk_data->hws[i]);
  96. }
  97. for (; i < clk_data->num; i++) {
  98. if (!IS_ERR(clk_data->hws[i]))
  99. clk_hw_unregister_gate(clk_data->hws[i]);
  100. }
  101. }
  102. /* register exynos_audss clocks */
  103. static int exynos_audss_clk_probe(struct platform_device *pdev)
  104. {
  105. const char *mout_audss_p[] = {"fin_pll", "fout_epll"};
  106. const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"};
  107. const char *sclk_pcm_p = "sclk_pcm0";
  108. struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in;
  109. const struct exynos_audss_clk_drvdata *variant;
  110. struct clk_hw **clk_table;
  111. struct device *dev = &pdev->dev;
  112. int i, ret = 0;
  113. variant = of_device_get_match_data(&pdev->dev);
  114. if (!variant)
  115. return -EINVAL;
  116. reg_base = devm_platform_ioremap_resource(pdev, 0);
  117. if (IS_ERR(reg_base))
  118. return PTR_ERR(reg_base);
  119. epll = ERR_PTR(-ENODEV);
  120. clk_data = devm_kzalloc(dev,
  121. struct_size(clk_data, hws,
  122. EXYNOS_AUDSS_MAX_CLKS),
  123. GFP_KERNEL);
  124. if (!clk_data)
  125. return -ENOMEM;
  126. clk_data->num = variant->num_clks;
  127. clk_table = clk_data->hws;
  128. pll_ref = devm_clk_get(dev, "pll_ref");
  129. pll_in = devm_clk_get(dev, "pll_in");
  130. if (!IS_ERR(pll_ref))
  131. mout_audss_p[0] = __clk_get_name(pll_ref);
  132. if (!IS_ERR(pll_in)) {
  133. mout_audss_p[1] = __clk_get_name(pll_in);
  134. if (variant->enable_epll) {
  135. epll = pll_in;
  136. ret = clk_prepare_enable(epll);
  137. if (ret) {
  138. dev_err(dev,
  139. "failed to prepare the epll clock\n");
  140. return ret;
  141. }
  142. }
  143. }
  144. /*
  145. * Enable runtime PM here to allow the clock core using runtime PM
  146. * for the registered clocks. Additionally, we increase the runtime
  147. * PM usage count before registering the clocks, to prevent the
  148. * clock core from runtime suspending the device.
  149. */
  150. pm_runtime_get_noresume(dev);
  151. pm_runtime_set_active(dev);
  152. pm_runtime_enable(dev);
  153. clk_table[EXYNOS_MOUT_AUDSS] = clk_hw_register_mux(dev, "mout_audss",
  154. mout_audss_p, ARRAY_SIZE(mout_audss_p),
  155. CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT,
  156. reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
  157. cdclk = devm_clk_get(dev, "cdclk");
  158. sclk_audio = devm_clk_get(dev, "sclk_audio");
  159. if (!IS_ERR(cdclk))
  160. mout_i2s_p[1] = __clk_get_name(cdclk);
  161. if (!IS_ERR(sclk_audio))
  162. mout_i2s_p[2] = __clk_get_name(sclk_audio);
  163. clk_table[EXYNOS_MOUT_I2S] = clk_hw_register_mux(dev, "mout_i2s",
  164. mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
  165. CLK_SET_RATE_NO_REPARENT,
  166. reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
  167. clk_table[EXYNOS_DOUT_SRP] = clk_hw_register_divider(dev, "dout_srp",
  168. "mout_audss", CLK_SET_RATE_PARENT,
  169. reg_base + ASS_CLK_DIV, 0, 4, 0, &lock);
  170. clk_table[EXYNOS_DOUT_AUD_BUS] = clk_hw_register_divider(dev,
  171. "dout_aud_bus", "dout_srp", CLK_SET_RATE_PARENT,
  172. reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
  173. clk_table[EXYNOS_DOUT_I2S] = clk_hw_register_divider(dev, "dout_i2s",
  174. "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0,
  175. &lock);
  176. clk_table[EXYNOS_SRP_CLK] = clk_hw_register_gate(dev, "srp_clk",
  177. "dout_srp", CLK_SET_RATE_PARENT,
  178. reg_base + ASS_CLK_GATE, 0, 0, &lock);
  179. clk_table[EXYNOS_I2S_BUS] = clk_hw_register_gate(dev, "i2s_bus",
  180. "dout_aud_bus", CLK_SET_RATE_PARENT,
  181. reg_base + ASS_CLK_GATE, 2, 0, &lock);
  182. clk_table[EXYNOS_SCLK_I2S] = clk_hw_register_gate(dev, "sclk_i2s",
  183. "dout_i2s", CLK_SET_RATE_PARENT,
  184. reg_base + ASS_CLK_GATE, 3, 0, &lock);
  185. clk_table[EXYNOS_PCM_BUS] = clk_hw_register_gate(dev, "pcm_bus",
  186. "sclk_pcm", CLK_SET_RATE_PARENT,
  187. reg_base + ASS_CLK_GATE, 4, 0, &lock);
  188. sclk_pcm_in = devm_clk_get(dev, "sclk_pcm_in");
  189. if (!IS_ERR(sclk_pcm_in))
  190. sclk_pcm_p = __clk_get_name(sclk_pcm_in);
  191. clk_table[EXYNOS_SCLK_PCM] = clk_hw_register_gate(dev, "sclk_pcm",
  192. sclk_pcm_p, CLK_SET_RATE_PARENT,
  193. reg_base + ASS_CLK_GATE, 5, 0, &lock);
  194. if (variant->has_adma_clk) {
  195. clk_table[EXYNOS_ADMA] = clk_hw_register_gate(dev, "adma",
  196. "dout_srp", CLK_SET_RATE_PARENT,
  197. reg_base + ASS_CLK_GATE, 9, 0, &lock);
  198. }
  199. for (i = 0; i < clk_data->num; i++) {
  200. if (IS_ERR(clk_table[i])) {
  201. dev_err(dev, "failed to register clock %d\n", i);
  202. ret = PTR_ERR(clk_table[i]);
  203. goto unregister;
  204. }
  205. }
  206. ret = of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
  207. clk_data);
  208. if (ret) {
  209. dev_err(dev, "failed to add clock provider\n");
  210. goto unregister;
  211. }
  212. pm_runtime_put_sync(dev);
  213. return 0;
  214. unregister:
  215. exynos_audss_clk_teardown();
  216. pm_runtime_put_sync(dev);
  217. pm_runtime_disable(dev);
  218. if (!IS_ERR(epll))
  219. clk_disable_unprepare(epll);
  220. return ret;
  221. }
  222. static int exynos_audss_clk_remove(struct platform_device *pdev)
  223. {
  224. of_clk_del_provider(pdev->dev.of_node);
  225. exynos_audss_clk_teardown();
  226. pm_runtime_disable(&pdev->dev);
  227. if (!IS_ERR(epll))
  228. clk_disable_unprepare(epll);
  229. return 0;
  230. }
  231. static const struct dev_pm_ops exynos_audss_clk_pm_ops = {
  232. SET_RUNTIME_PM_OPS(exynos_audss_clk_suspend, exynos_audss_clk_resume,
  233. NULL)
  234. SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  235. pm_runtime_force_resume)
  236. };
  237. static struct platform_driver exynos_audss_clk_driver = {
  238. .driver = {
  239. .name = "exynos-audss-clk",
  240. .of_match_table = exynos_audss_clk_of_match,
  241. .pm = &exynos_audss_clk_pm_ops,
  242. },
  243. .probe = exynos_audss_clk_probe,
  244. .remove = exynos_audss_clk_remove,
  245. };
  246. module_platform_driver(exynos_audss_clk_driver);
  247. MODULE_AUTHOR("Padmavathi Venna <[email protected]>");
  248. MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller");
  249. MODULE_LICENSE("GPL v2");
  250. MODULE_ALIAS("platform:exynos-audss-clk");