clk-rk3328.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
  4. * Author: Elaine <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/io.h>
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/syscore_ops.h>
  11. #include <dt-bindings/clock/rk3328-cru.h>
  12. #include "clk.h"
  13. #define RK3328_GRF_SOC_CON4 0x410
  14. #define RK3328_GRF_SOC_STATUS0 0x480
  15. #define RK3328_GRF_MAC_CON1 0x904
  16. #define RK3328_GRF_MAC_CON2 0x908
  17. enum rk3328_plls {
  18. apll, dpll, cpll, gpll, npll,
  19. };
  20. static struct rockchip_pll_rate_table rk3328_pll_rates[] = {
  21. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  22. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  23. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  24. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  25. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  26. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  27. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  28. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  38. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  39. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  40. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  41. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  42. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  43. RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
  44. RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
  45. RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
  46. RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
  47. RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
  48. RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
  49. RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
  50. RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
  51. RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
  52. RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
  53. RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
  54. RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
  55. RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
  56. RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
  57. RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
  58. RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
  59. RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
  60. RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
  61. RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
  62. RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
  63. RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
  64. { /* sentinel */ },
  65. };
  66. static struct rockchip_pll_rate_table rk3328_pll_frac_rates[] = {
  67. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  68. RK3036_PLL_RATE(1016064000, 3, 127, 1, 1, 0, 134218),
  69. /* vco = 1016064000 */
  70. RK3036_PLL_RATE(983040000, 24, 983, 1, 1, 0, 671089),
  71. /* vco = 983040000 */
  72. RK3036_PLL_RATE(491520000, 24, 983, 2, 1, 0, 671089),
  73. /* vco = 983040000 */
  74. RK3036_PLL_RATE(61440000, 6, 215, 7, 2, 0, 671089),
  75. /* vco = 860156000 */
  76. RK3036_PLL_RATE(56448000, 12, 451, 4, 4, 0, 9797895),
  77. /* vco = 903168000 */
  78. RK3036_PLL_RATE(40960000, 12, 409, 4, 5, 0, 10066330),
  79. /* vco = 819200000 */
  80. { /* sentinel */ },
  81. };
  82. #define RK3328_DIV_ACLKM_MASK 0x7
  83. #define RK3328_DIV_ACLKM_SHIFT 4
  84. #define RK3328_DIV_PCLK_DBG_MASK 0xf
  85. #define RK3328_DIV_PCLK_DBG_SHIFT 0
  86. #define RK3328_CLKSEL1(_aclk_core, _pclk_dbg) \
  87. { \
  88. .reg = RK3328_CLKSEL_CON(1), \
  89. .val = HIWORD_UPDATE(_aclk_core, RK3328_DIV_ACLKM_MASK, \
  90. RK3328_DIV_ACLKM_SHIFT) | \
  91. HIWORD_UPDATE(_pclk_dbg, RK3328_DIV_PCLK_DBG_MASK, \
  92. RK3328_DIV_PCLK_DBG_SHIFT), \
  93. }
  94. #define RK3328_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \
  95. { \
  96. .prate = _prate, \
  97. .divs = { \
  98. RK3328_CLKSEL1(_aclk_core, _pclk_dbg), \
  99. }, \
  100. }
  101. static struct rockchip_cpuclk_rate_table rk3328_cpuclk_rates[] __initdata = {
  102. RK3328_CPUCLK_RATE(1800000000, 1, 7),
  103. RK3328_CPUCLK_RATE(1704000000, 1, 7),
  104. RK3328_CPUCLK_RATE(1608000000, 1, 7),
  105. RK3328_CPUCLK_RATE(1512000000, 1, 7),
  106. RK3328_CPUCLK_RATE(1488000000, 1, 5),
  107. RK3328_CPUCLK_RATE(1416000000, 1, 5),
  108. RK3328_CPUCLK_RATE(1392000000, 1, 5),
  109. RK3328_CPUCLK_RATE(1296000000, 1, 5),
  110. RK3328_CPUCLK_RATE(1200000000, 1, 5),
  111. RK3328_CPUCLK_RATE(1104000000, 1, 5),
  112. RK3328_CPUCLK_RATE(1008000000, 1, 5),
  113. RK3328_CPUCLK_RATE(912000000, 1, 5),
  114. RK3328_CPUCLK_RATE(816000000, 1, 3),
  115. RK3328_CPUCLK_RATE(696000000, 1, 3),
  116. RK3328_CPUCLK_RATE(600000000, 1, 3),
  117. RK3328_CPUCLK_RATE(408000000, 1, 1),
  118. RK3328_CPUCLK_RATE(312000000, 1, 1),
  119. RK3328_CPUCLK_RATE(216000000, 1, 1),
  120. RK3328_CPUCLK_RATE(96000000, 1, 1),
  121. };
  122. static const struct rockchip_cpuclk_reg_data rk3328_cpuclk_data = {
  123. .core_reg[0] = RK3328_CLKSEL_CON(0),
  124. .div_core_shift[0] = 0,
  125. .div_core_mask[0] = 0x1f,
  126. .num_cores = 1,
  127. .mux_core_alt = 1,
  128. .mux_core_main = 3,
  129. .mux_core_shift = 6,
  130. .mux_core_mask = 0x3,
  131. };
  132. PNAME(mux_pll_p) = { "xin24m" };
  133. PNAME(mux_2plls_p) = { "cpll", "gpll" };
  134. PNAME(mux_gpll_cpll_p) = { "gpll", "cpll" };
  135. PNAME(mux_cpll_gpll_apll_p) = { "cpll", "gpll", "apll" };
  136. PNAME(mux_2plls_xin24m_p) = { "cpll", "gpll", "xin24m" };
  137. PNAME(mux_2plls_hdmiphy_p) = { "cpll", "gpll",
  138. "dummy_hdmiphy" };
  139. PNAME(mux_4plls_p) = { "cpll", "gpll",
  140. "dummy_hdmiphy",
  141. "usb480m" };
  142. PNAME(mux_2plls_u480m_p) = { "cpll", "gpll",
  143. "usb480m" };
  144. PNAME(mux_2plls_24m_u480m_p) = { "cpll", "gpll",
  145. "xin24m", "usb480m" };
  146. PNAME(mux_ddrphy_p) = { "dpll", "apll", "cpll" };
  147. PNAME(mux_armclk_p) = { "apll_core",
  148. "gpll_core",
  149. "dpll_core",
  150. "npll_core"};
  151. PNAME(mux_hdmiphy_p) = { "hdmi_phy", "xin24m" };
  152. PNAME(mux_usb480m_p) = { "usb480m_phy",
  153. "xin24m" };
  154. PNAME(mux_i2s0_p) = { "clk_i2s0_div",
  155. "clk_i2s0_frac",
  156. "xin12m",
  157. "xin12m" };
  158. PNAME(mux_i2s1_p) = { "clk_i2s1_div",
  159. "clk_i2s1_frac",
  160. "clkin_i2s1",
  161. "xin12m" };
  162. PNAME(mux_i2s2_p) = { "clk_i2s2_div",
  163. "clk_i2s2_frac",
  164. "clkin_i2s2",
  165. "xin12m" };
  166. PNAME(mux_i2s1out_p) = { "clk_i2s1", "xin12m"};
  167. PNAME(mux_i2s2out_p) = { "clk_i2s2", "xin12m" };
  168. PNAME(mux_spdif_p) = { "clk_spdif_div",
  169. "clk_spdif_frac",
  170. "xin12m",
  171. "xin12m" };
  172. PNAME(mux_uart0_p) = { "clk_uart0_div",
  173. "clk_uart0_frac",
  174. "xin24m" };
  175. PNAME(mux_uart1_p) = { "clk_uart1_div",
  176. "clk_uart1_frac",
  177. "xin24m" };
  178. PNAME(mux_uart2_p) = { "clk_uart2_div",
  179. "clk_uart2_frac",
  180. "xin24m" };
  181. PNAME(mux_sclk_cif_p) = { "clk_cif_src",
  182. "xin24m" };
  183. PNAME(mux_dclk_lcdc_p) = { "hdmiphy",
  184. "dclk_lcdc_src" };
  185. PNAME(mux_aclk_peri_pre_p) = { "cpll_peri",
  186. "gpll_peri",
  187. "hdmiphy_peri" };
  188. PNAME(mux_ref_usb3otg_src_p) = { "xin24m",
  189. "clk_usb3otg_ref" };
  190. PNAME(mux_xin24m_32k_p) = { "xin24m",
  191. "clk_rtc32k" };
  192. PNAME(mux_mac2io_src_p) = { "clk_mac2io_src",
  193. "gmac_clkin" };
  194. PNAME(mux_mac2phy_src_p) = { "clk_mac2phy_src",
  195. "phy_50m_out" };
  196. PNAME(mux_mac2io_ext_p) = { "clk_mac2io",
  197. "gmac_clkin" };
  198. static struct rockchip_pll_clock rk3328_pll_clks[] __initdata = {
  199. [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
  200. 0, RK3328_PLL_CON(0),
  201. RK3328_MODE_CON, 0, 4, 0, rk3328_pll_frac_rates),
  202. [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
  203. 0, RK3328_PLL_CON(8),
  204. RK3328_MODE_CON, 4, 3, 0, NULL),
  205. [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
  206. 0, RK3328_PLL_CON(16),
  207. RK3328_MODE_CON, 8, 2, 0, rk3328_pll_rates),
  208. [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p,
  209. 0, RK3328_PLL_CON(24),
  210. RK3328_MODE_CON, 12, 1, 0, rk3328_pll_frac_rates),
  211. [npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p,
  212. 0, RK3328_PLL_CON(40),
  213. RK3328_MODE_CON, 1, 0, 0, rk3328_pll_rates),
  214. };
  215. #define MFLAGS CLK_MUX_HIWORD_MASK
  216. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  217. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  218. static struct rockchip_clk_branch rk3328_i2s0_fracmux __initdata =
  219. MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT,
  220. RK3328_CLKSEL_CON(6), 8, 2, MFLAGS);
  221. static struct rockchip_clk_branch rk3328_i2s1_fracmux __initdata =
  222. MUX(0, "i2s1_pre", mux_i2s1_p, CLK_SET_RATE_PARENT,
  223. RK3328_CLKSEL_CON(8), 8, 2, MFLAGS);
  224. static struct rockchip_clk_branch rk3328_i2s2_fracmux __initdata =
  225. MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT,
  226. RK3328_CLKSEL_CON(10), 8, 2, MFLAGS);
  227. static struct rockchip_clk_branch rk3328_spdif_fracmux __initdata =
  228. MUX(SCLK_SPDIF, "sclk_spdif", mux_spdif_p, CLK_SET_RATE_PARENT,
  229. RK3328_CLKSEL_CON(12), 8, 2, MFLAGS);
  230. static struct rockchip_clk_branch rk3328_uart0_fracmux __initdata =
  231. MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
  232. RK3328_CLKSEL_CON(14), 8, 2, MFLAGS);
  233. static struct rockchip_clk_branch rk3328_uart1_fracmux __initdata =
  234. MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
  235. RK3328_CLKSEL_CON(16), 8, 2, MFLAGS);
  236. static struct rockchip_clk_branch rk3328_uart2_fracmux __initdata =
  237. MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
  238. RK3328_CLKSEL_CON(18), 8, 2, MFLAGS);
  239. static struct rockchip_clk_branch rk3328_clk_branches[] __initdata = {
  240. /*
  241. * Clock-Architecture Diagram 1
  242. */
  243. DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED,
  244. RK3328_CLKSEL_CON(2), 8, 5, DFLAGS),
  245. COMPOSITE(SCLK_RTC32K, "clk_rtc32k", mux_2plls_xin24m_p, 0,
  246. RK3328_CLKSEL_CON(38), 14, 2, MFLAGS, 0, 14, DFLAGS,
  247. RK3328_CLKGATE_CON(0), 11, GFLAGS),
  248. /* PD_MISC */
  249. MUX(HDMIPHY, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT,
  250. RK3328_MISC_CON, 13, 1, MFLAGS),
  251. MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
  252. RK3328_MISC_CON, 15, 1, MFLAGS),
  253. /*
  254. * Clock-Architecture Diagram 2
  255. */
  256. /* PD_CORE */
  257. GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
  258. RK3328_CLKGATE_CON(0), 0, GFLAGS),
  259. GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
  260. RK3328_CLKGATE_CON(0), 2, GFLAGS),
  261. GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
  262. RK3328_CLKGATE_CON(0), 1, GFLAGS),
  263. GATE(0, "npll_core", "npll", CLK_IGNORE_UNUSED,
  264. RK3328_CLKGATE_CON(0), 12, GFLAGS),
  265. COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
  266. RK3328_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  267. RK3328_CLKGATE_CON(7), 0, GFLAGS),
  268. COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
  269. RK3328_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  270. RK3328_CLKGATE_CON(7), 1, GFLAGS),
  271. GATE(0, "aclk_core_niu", "aclk_core", 0,
  272. RK3328_CLKGATE_CON(13), 0, GFLAGS),
  273. GATE(0, "aclk_gic400", "aclk_core", CLK_IGNORE_UNUSED,
  274. RK3328_CLKGATE_CON(13), 1, GFLAGS),
  275. GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
  276. RK3328_CLKGATE_CON(7), 2, GFLAGS),
  277. /* PD_GPU */
  278. COMPOSITE(0, "aclk_gpu_pre", mux_4plls_p, 0,
  279. RK3328_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS,
  280. RK3328_CLKGATE_CON(6), 6, GFLAGS),
  281. GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", CLK_SET_RATE_PARENT,
  282. RK3328_CLKGATE_CON(14), 0, GFLAGS),
  283. GATE(0, "aclk_gpu_niu", "aclk_gpu_pre", 0,
  284. RK3328_CLKGATE_CON(14), 1, GFLAGS),
  285. /* PD_DDR */
  286. COMPOSITE(0, "clk_ddr", mux_ddrphy_p, CLK_IGNORE_UNUSED,
  287. RK3328_CLKSEL_CON(3), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  288. RK3328_CLKGATE_CON(0), 4, GFLAGS),
  289. GATE(0, "clk_ddrmsch", "clk_ddr", CLK_IGNORE_UNUSED,
  290. RK3328_CLKGATE_CON(18), 6, GFLAGS),
  291. GATE(0, "clk_ddrupctl", "clk_ddr", CLK_IGNORE_UNUSED,
  292. RK3328_CLKGATE_CON(18), 5, GFLAGS),
  293. GATE(0, "aclk_ddrupctl", "clk_ddr", CLK_IGNORE_UNUSED,
  294. RK3328_CLKGATE_CON(18), 4, GFLAGS),
  295. GATE(0, "clk_ddrmon", "xin24m", CLK_IGNORE_UNUSED,
  296. RK3328_CLKGATE_CON(0), 6, GFLAGS),
  297. COMPOSITE(PCLK_DDR, "pclk_ddr", mux_2plls_hdmiphy_p, 0,
  298. RK3328_CLKSEL_CON(4), 13, 2, MFLAGS, 8, 3, DFLAGS,
  299. RK3328_CLKGATE_CON(7), 4, GFLAGS),
  300. GATE(0, "pclk_ddrupctl", "pclk_ddr", CLK_IGNORE_UNUSED,
  301. RK3328_CLKGATE_CON(18), 1, GFLAGS),
  302. GATE(0, "pclk_ddr_msch", "pclk_ddr", CLK_IGNORE_UNUSED,
  303. RK3328_CLKGATE_CON(18), 2, GFLAGS),
  304. GATE(0, "pclk_ddr_mon", "pclk_ddr", CLK_IGNORE_UNUSED,
  305. RK3328_CLKGATE_CON(18), 3, GFLAGS),
  306. GATE(0, "pclk_ddrstdby", "pclk_ddr", CLK_IGNORE_UNUSED,
  307. RK3328_CLKGATE_CON(18), 7, GFLAGS),
  308. GATE(0, "pclk_ddr_grf", "pclk_ddr", CLK_IGNORE_UNUSED,
  309. RK3328_CLKGATE_CON(18), 9, GFLAGS),
  310. /*
  311. * Clock-Architecture Diagram 3
  312. */
  313. /* PD_BUS */
  314. COMPOSITE(ACLK_BUS_PRE, "aclk_bus_pre", mux_2plls_hdmiphy_p, 0,
  315. RK3328_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS,
  316. RK3328_CLKGATE_CON(8), 0, GFLAGS),
  317. COMPOSITE_NOMUX(HCLK_BUS_PRE, "hclk_bus_pre", "aclk_bus_pre", 0,
  318. RK3328_CLKSEL_CON(1), 8, 2, DFLAGS,
  319. RK3328_CLKGATE_CON(8), 1, GFLAGS),
  320. COMPOSITE_NOMUX(PCLK_BUS_PRE, "pclk_bus_pre", "aclk_bus_pre", 0,
  321. RK3328_CLKSEL_CON(1), 12, 3, DFLAGS,
  322. RK3328_CLKGATE_CON(8), 2, GFLAGS),
  323. GATE(0, "pclk_bus", "pclk_bus_pre", 0,
  324. RK3328_CLKGATE_CON(8), 3, GFLAGS),
  325. GATE(0, "pclk_phy_pre", "pclk_bus_pre", 0,
  326. RK3328_CLKGATE_CON(8), 4, GFLAGS),
  327. COMPOSITE(SCLK_TSP, "clk_tsp", mux_2plls_p, 0,
  328. RK3328_CLKSEL_CON(21), 15, 1, MFLAGS, 8, 5, DFLAGS,
  329. RK3328_CLKGATE_CON(2), 5, GFLAGS),
  330. GATE(0, "clk_hsadc_tsp", "ext_gpio3a2", 0,
  331. RK3328_CLKGATE_CON(17), 13, GFLAGS),
  332. /* PD_I2S */
  333. COMPOSITE(0, "clk_i2s0_div", mux_2plls_p, 0,
  334. RK3328_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS,
  335. RK3328_CLKGATE_CON(1), 1, GFLAGS),
  336. COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT,
  337. RK3328_CLKSEL_CON(7), 0,
  338. RK3328_CLKGATE_CON(1), 2, GFLAGS,
  339. &rk3328_i2s0_fracmux),
  340. GATE(SCLK_I2S0, "clk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
  341. RK3328_CLKGATE_CON(1), 3, GFLAGS),
  342. COMPOSITE(0, "clk_i2s1_div", mux_2plls_p, 0,
  343. RK3328_CLKSEL_CON(8), 15, 1, MFLAGS, 0, 7, DFLAGS,
  344. RK3328_CLKGATE_CON(1), 4, GFLAGS),
  345. COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT,
  346. RK3328_CLKSEL_CON(9), 0,
  347. RK3328_CLKGATE_CON(1), 5, GFLAGS,
  348. &rk3328_i2s1_fracmux),
  349. GATE(SCLK_I2S1, "clk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
  350. RK3328_CLKGATE_CON(1), 6, GFLAGS),
  351. COMPOSITE_NODIV(SCLK_I2S1_OUT, "i2s1_out", mux_i2s1out_p, 0,
  352. RK3328_CLKSEL_CON(8), 12, 1, MFLAGS,
  353. RK3328_CLKGATE_CON(1), 7, GFLAGS),
  354. COMPOSITE(0, "clk_i2s2_div", mux_2plls_p, 0,
  355. RK3328_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 7, DFLAGS,
  356. RK3328_CLKGATE_CON(1), 8, GFLAGS),
  357. COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT,
  358. RK3328_CLKSEL_CON(11), 0,
  359. RK3328_CLKGATE_CON(1), 9, GFLAGS,
  360. &rk3328_i2s2_fracmux),
  361. GATE(SCLK_I2S2, "clk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT,
  362. RK3328_CLKGATE_CON(1), 10, GFLAGS),
  363. COMPOSITE_NODIV(SCLK_I2S2_OUT, "i2s2_out", mux_i2s2out_p, 0,
  364. RK3328_CLKSEL_CON(10), 12, 1, MFLAGS,
  365. RK3328_CLKGATE_CON(1), 11, GFLAGS),
  366. COMPOSITE(0, "clk_spdif_div", mux_2plls_p, 0,
  367. RK3328_CLKSEL_CON(12), 15, 1, MFLAGS, 0, 7, DFLAGS,
  368. RK3328_CLKGATE_CON(1), 12, GFLAGS),
  369. COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT,
  370. RK3328_CLKSEL_CON(13), 0,
  371. RK3328_CLKGATE_CON(1), 13, GFLAGS,
  372. &rk3328_spdif_fracmux),
  373. /* PD_UART */
  374. COMPOSITE(0, "clk_uart0_div", mux_2plls_u480m_p, 0,
  375. RK3328_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS,
  376. RK3328_CLKGATE_CON(1), 14, GFLAGS),
  377. COMPOSITE(0, "clk_uart1_div", mux_2plls_u480m_p, 0,
  378. RK3328_CLKSEL_CON(16), 12, 2, MFLAGS, 0, 7, DFLAGS,
  379. RK3328_CLKGATE_CON(2), 0, GFLAGS),
  380. COMPOSITE(0, "clk_uart2_div", mux_2plls_u480m_p, 0,
  381. RK3328_CLKSEL_CON(18), 12, 2, MFLAGS, 0, 7, DFLAGS,
  382. RK3328_CLKGATE_CON(2), 2, GFLAGS),
  383. COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT,
  384. RK3328_CLKSEL_CON(15), 0,
  385. RK3328_CLKGATE_CON(1), 15, GFLAGS,
  386. &rk3328_uart0_fracmux),
  387. COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT,
  388. RK3328_CLKSEL_CON(17), 0,
  389. RK3328_CLKGATE_CON(2), 1, GFLAGS,
  390. &rk3328_uart1_fracmux),
  391. COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT,
  392. RK3328_CLKSEL_CON(19), 0,
  393. RK3328_CLKGATE_CON(2), 3, GFLAGS,
  394. &rk3328_uart2_fracmux),
  395. /*
  396. * Clock-Architecture Diagram 4
  397. */
  398. COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_2plls_p, 0,
  399. RK3328_CLKSEL_CON(34), 7, 1, MFLAGS, 0, 7, DFLAGS,
  400. RK3328_CLKGATE_CON(2), 9, GFLAGS),
  401. COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_2plls_p, 0,
  402. RK3328_CLKSEL_CON(34), 15, 1, MFLAGS, 8, 7, DFLAGS,
  403. RK3328_CLKGATE_CON(2), 10, GFLAGS),
  404. COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_2plls_p, 0,
  405. RK3328_CLKSEL_CON(35), 7, 1, MFLAGS, 0, 7, DFLAGS,
  406. RK3328_CLKGATE_CON(2), 11, GFLAGS),
  407. COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_2plls_p, 0,
  408. RK3328_CLKSEL_CON(35), 15, 1, MFLAGS, 8, 7, DFLAGS,
  409. RK3328_CLKGATE_CON(2), 12, GFLAGS),
  410. COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_2plls_p, 0,
  411. RK3328_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
  412. RK3328_CLKGATE_CON(2), 4, GFLAGS),
  413. COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "clk_24m", 0,
  414. RK3328_CLKSEL_CON(22), 0, 10, DFLAGS,
  415. RK3328_CLKGATE_CON(2), 6, GFLAGS),
  416. COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "clk_24m", 0,
  417. RK3328_CLKSEL_CON(23), 0, 10, DFLAGS,
  418. RK3328_CLKGATE_CON(2), 14, GFLAGS),
  419. COMPOSITE(SCLK_SPI, "clk_spi", mux_2plls_p, 0,
  420. RK3328_CLKSEL_CON(24), 7, 1, MFLAGS, 0, 7, DFLAGS,
  421. RK3328_CLKGATE_CON(2), 7, GFLAGS),
  422. COMPOSITE(SCLK_PWM, "clk_pwm", mux_2plls_p, 0,
  423. RK3328_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 7, DFLAGS,
  424. RK3328_CLKGATE_CON(2), 8, GFLAGS),
  425. COMPOSITE(SCLK_OTP, "clk_otp", mux_2plls_xin24m_p, 0,
  426. RK3328_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 6, DFLAGS,
  427. RK3328_CLKGATE_CON(3), 8, GFLAGS),
  428. COMPOSITE(SCLK_EFUSE, "clk_efuse", mux_2plls_xin24m_p, 0,
  429. RK3328_CLKSEL_CON(5), 14, 2, MFLAGS, 8, 5, DFLAGS,
  430. RK3328_CLKGATE_CON(2), 13, GFLAGS),
  431. COMPOSITE(SCLK_PDM, "clk_pdm", mux_cpll_gpll_apll_p, CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT,
  432. RK3328_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
  433. RK3328_CLKGATE_CON(2), 15, GFLAGS),
  434. GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
  435. RK3328_CLKGATE_CON(8), 5, GFLAGS),
  436. GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
  437. RK3328_CLKGATE_CON(8), 6, GFLAGS),
  438. GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
  439. RK3328_CLKGATE_CON(8), 7, GFLAGS),
  440. GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
  441. RK3328_CLKGATE_CON(8), 8, GFLAGS),
  442. GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
  443. RK3328_CLKGATE_CON(8), 9, GFLAGS),
  444. GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
  445. RK3328_CLKGATE_CON(8), 10, GFLAGS),
  446. COMPOSITE(SCLK_WIFI, "clk_wifi", mux_2plls_u480m_p, 0,
  447. RK3328_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 6, DFLAGS,
  448. RK3328_CLKGATE_CON(0), 10, GFLAGS),
  449. /*
  450. * Clock-Architecture Diagram 5
  451. */
  452. /* PD_VIDEO */
  453. COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_4plls_p, 0,
  454. RK3328_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
  455. RK3328_CLKGATE_CON(6), 0, GFLAGS),
  456. FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4,
  457. RK3328_CLKGATE_CON(11), 0, GFLAGS),
  458. GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", CLK_SET_RATE_PARENT,
  459. RK3328_CLKGATE_CON(24), 0, GFLAGS),
  460. GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", CLK_SET_RATE_PARENT,
  461. RK3328_CLKGATE_CON(24), 1, GFLAGS),
  462. GATE(0, "aclk_rkvdec_niu", "aclk_rkvdec_pre", 0,
  463. RK3328_CLKGATE_CON(24), 2, GFLAGS),
  464. GATE(0, "hclk_rkvdec_niu", "hclk_rkvdec_pre", 0,
  465. RK3328_CLKGATE_CON(24), 3, GFLAGS),
  466. COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_4plls_p, 0,
  467. RK3328_CLKSEL_CON(48), 14, 2, MFLAGS, 8, 5, DFLAGS,
  468. RK3328_CLKGATE_CON(6), 1, GFLAGS),
  469. COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_4plls_p, 0,
  470. RK3328_CLKSEL_CON(49), 6, 2, MFLAGS, 0, 5, DFLAGS,
  471. RK3328_CLKGATE_CON(6), 2, GFLAGS),
  472. COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_4plls_p, 0,
  473. RK3328_CLKSEL_CON(50), 6, 2, MFLAGS, 0, 5, DFLAGS,
  474. RK3328_CLKGATE_CON(6), 5, GFLAGS),
  475. FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4,
  476. RK3328_CLKGATE_CON(11), 8, GFLAGS),
  477. GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", CLK_SET_RATE_PARENT,
  478. RK3328_CLKGATE_CON(23), 0, GFLAGS),
  479. GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", CLK_SET_RATE_PARENT,
  480. RK3328_CLKGATE_CON(23), 1, GFLAGS),
  481. GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", 0,
  482. RK3328_CLKGATE_CON(23), 2, GFLAGS),
  483. GATE(0, "hclk_vpu_niu", "hclk_vpu_pre", 0,
  484. RK3328_CLKGATE_CON(23), 3, GFLAGS),
  485. COMPOSITE(ACLK_RKVENC, "aclk_rkvenc", mux_4plls_p, 0,
  486. RK3328_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
  487. RK3328_CLKGATE_CON(6), 3, GFLAGS),
  488. FACTOR_GATE(HCLK_RKVENC, "hclk_rkvenc", "aclk_rkvenc", 0, 1, 4,
  489. RK3328_CLKGATE_CON(11), 4, GFLAGS),
  490. GATE(0, "aclk_rkvenc_niu", "aclk_rkvenc", 0,
  491. RK3328_CLKGATE_CON(25), 0, GFLAGS),
  492. GATE(0, "hclk_rkvenc_niu", "hclk_rkvenc", 0,
  493. RK3328_CLKGATE_CON(25), 1, GFLAGS),
  494. GATE(ACLK_H265, "aclk_h265", "aclk_rkvenc", 0,
  495. RK3328_CLKGATE_CON(25), 2, GFLAGS),
  496. GATE(PCLK_H265, "pclk_h265", "hclk_rkvenc", 0,
  497. RK3328_CLKGATE_CON(25), 3, GFLAGS),
  498. GATE(ACLK_H264, "aclk_h264", "aclk_rkvenc", 0,
  499. RK3328_CLKGATE_CON(25), 4, GFLAGS),
  500. GATE(HCLK_H264, "hclk_h264", "hclk_rkvenc", 0,
  501. RK3328_CLKGATE_CON(25), 5, GFLAGS),
  502. GATE(ACLK_AXISRAM, "aclk_axisram", "aclk_rkvenc", CLK_IGNORE_UNUSED,
  503. RK3328_CLKGATE_CON(25), 6, GFLAGS),
  504. COMPOSITE(SCLK_VENC_CORE, "sclk_venc_core", mux_4plls_p, 0,
  505. RK3328_CLKSEL_CON(51), 14, 2, MFLAGS, 8, 5, DFLAGS,
  506. RK3328_CLKGATE_CON(6), 4, GFLAGS),
  507. COMPOSITE(SCLK_VENC_DSP, "sclk_venc_dsp", mux_4plls_p, 0,
  508. RK3328_CLKSEL_CON(52), 14, 2, MFLAGS, 8, 5, DFLAGS,
  509. RK3328_CLKGATE_CON(6), 7, GFLAGS),
  510. /*
  511. * Clock-Architecture Diagram 6
  512. */
  513. /* PD_VIO */
  514. COMPOSITE(ACLK_VIO_PRE, "aclk_vio_pre", mux_4plls_p, 0,
  515. RK3328_CLKSEL_CON(37), 6, 2, MFLAGS, 0, 5, DFLAGS,
  516. RK3328_CLKGATE_CON(5), 2, GFLAGS),
  517. DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_vio_pre", 0,
  518. RK3328_CLKSEL_CON(37), 8, 5, DFLAGS),
  519. COMPOSITE(ACLK_RGA_PRE, "aclk_rga_pre", mux_4plls_p, 0,
  520. RK3328_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 5, DFLAGS,
  521. RK3328_CLKGATE_CON(5), 0, GFLAGS),
  522. COMPOSITE(SCLK_RGA, "clk_rga", mux_4plls_p, 0,
  523. RK3328_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 5, DFLAGS,
  524. RK3328_CLKGATE_CON(5), 1, GFLAGS),
  525. COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_4plls_p, 0,
  526. RK3328_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
  527. RK3328_CLKGATE_CON(5), 5, GFLAGS),
  528. GATE(SCLK_HDMI_SFC, "sclk_hdmi_sfc", "xin24m", 0,
  529. RK3328_CLKGATE_CON(5), 4, GFLAGS),
  530. COMPOSITE_NODIV(0, "clk_cif_src", mux_2plls_p, 0,
  531. RK3328_CLKSEL_CON(42), 7, 1, MFLAGS,
  532. RK3328_CLKGATE_CON(5), 3, GFLAGS),
  533. COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cif_out", mux_sclk_cif_p, CLK_SET_RATE_PARENT,
  534. RK3328_CLKSEL_CON(42), 5, 1, MFLAGS, 0, 5, DFLAGS),
  535. COMPOSITE(DCLK_LCDC_SRC, "dclk_lcdc_src", mux_gpll_cpll_p, 0,
  536. RK3328_CLKSEL_CON(40), 0, 1, MFLAGS, 8, 8, DFLAGS,
  537. RK3328_CLKGATE_CON(5), 6, GFLAGS),
  538. DIV(DCLK_HDMIPHY, "dclk_hdmiphy", "dclk_lcdc_src", 0,
  539. RK3328_CLKSEL_CON(40), 3, 3, DFLAGS),
  540. MUX(DCLK_LCDC, "dclk_lcdc", mux_dclk_lcdc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  541. RK3328_CLKSEL_CON(40), 1, 1, MFLAGS),
  542. /*
  543. * Clock-Architecture Diagram 7
  544. */
  545. /* PD_PERI */
  546. GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED,
  547. RK3328_CLKGATE_CON(4), 0, GFLAGS),
  548. GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED,
  549. RK3328_CLKGATE_CON(4), 1, GFLAGS),
  550. GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IGNORE_UNUSED,
  551. RK3328_CLKGATE_CON(4), 2, GFLAGS),
  552. COMPOSITE_NOGATE(ACLK_PERI_PRE, "aclk_peri_pre", mux_aclk_peri_pre_p, 0,
  553. RK3328_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS),
  554. COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED,
  555. RK3328_CLKSEL_CON(29), 0, 2, DFLAGS,
  556. RK3328_CLKGATE_CON(10), 2, GFLAGS),
  557. COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED,
  558. RK3328_CLKSEL_CON(29), 4, 3, DFLAGS,
  559. RK3328_CLKGATE_CON(10), 1, GFLAGS),
  560. GATE(ACLK_PERI, "aclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT,
  561. RK3328_CLKGATE_CON(10), 0, GFLAGS),
  562. COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_2plls_24m_u480m_p, 0,
  563. RK3328_CLKSEL_CON(30), 8, 2, MFLAGS, 0, 8, DFLAGS,
  564. RK3328_CLKGATE_CON(4), 3, GFLAGS),
  565. COMPOSITE(SCLK_SDIO, "clk_sdio", mux_2plls_24m_u480m_p, 0,
  566. RK3328_CLKSEL_CON(31), 8, 2, MFLAGS, 0, 8, DFLAGS,
  567. RK3328_CLKGATE_CON(4), 4, GFLAGS),
  568. COMPOSITE(SCLK_EMMC, "clk_emmc", mux_2plls_24m_u480m_p, 0,
  569. RK3328_CLKSEL_CON(32), 8, 2, MFLAGS, 0, 8, DFLAGS,
  570. RK3328_CLKGATE_CON(4), 5, GFLAGS),
  571. COMPOSITE(SCLK_SDMMC_EXT, "clk_sdmmc_ext", mux_2plls_24m_u480m_p, 0,
  572. RK3328_CLKSEL_CON(43), 8, 2, MFLAGS, 0, 8, DFLAGS,
  573. RK3328_CLKGATE_CON(4), 10, GFLAGS),
  574. COMPOSITE(SCLK_REF_USB3OTG_SRC, "clk_ref_usb3otg_src", mux_2plls_p, 0,
  575. RK3328_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 7, DFLAGS,
  576. RK3328_CLKGATE_CON(4), 9, GFLAGS),
  577. MUX(SCLK_REF_USB3OTG, "clk_ref_usb3otg", mux_ref_usb3otg_src_p, CLK_SET_RATE_PARENT,
  578. RK3328_CLKSEL_CON(45), 8, 1, MFLAGS),
  579. GATE(SCLK_USB3OTG_REF, "clk_usb3otg_ref", "xin24m", 0,
  580. RK3328_CLKGATE_CON(4), 7, GFLAGS),
  581. COMPOSITE(SCLK_USB3OTG_SUSPEND, "clk_usb3otg_suspend", mux_xin24m_32k_p, 0,
  582. RK3328_CLKSEL_CON(33), 15, 1, MFLAGS, 0, 10, DFLAGS,
  583. RK3328_CLKGATE_CON(4), 8, GFLAGS),
  584. /*
  585. * Clock-Architecture Diagram 8
  586. */
  587. /* PD_GMAC */
  588. COMPOSITE(ACLK_GMAC, "aclk_gmac", mux_2plls_hdmiphy_p, 0,
  589. RK3328_CLKSEL_CON(25), 6, 2, MFLAGS, 0, 5, DFLAGS,
  590. RK3328_CLKGATE_CON(3), 2, GFLAGS),
  591. COMPOSITE_NOMUX(PCLK_GMAC, "pclk_gmac", "aclk_gmac", 0,
  592. RK3328_CLKSEL_CON(25), 8, 3, DFLAGS,
  593. RK3328_CLKGATE_CON(9), 0, GFLAGS),
  594. COMPOSITE(SCLK_MAC2IO_SRC, "clk_mac2io_src", mux_2plls_p, 0,
  595. RK3328_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 5, DFLAGS,
  596. RK3328_CLKGATE_CON(3), 1, GFLAGS),
  597. GATE(SCLK_MAC2IO_REF, "clk_mac2io_ref", "clk_mac2io", 0,
  598. RK3328_CLKGATE_CON(9), 7, GFLAGS),
  599. GATE(SCLK_MAC2IO_RX, "clk_mac2io_rx", "clk_mac2io", 0,
  600. RK3328_CLKGATE_CON(9), 4, GFLAGS),
  601. GATE(SCLK_MAC2IO_TX, "clk_mac2io_tx", "clk_mac2io", 0,
  602. RK3328_CLKGATE_CON(9), 5, GFLAGS),
  603. GATE(SCLK_MAC2IO_REFOUT, "clk_mac2io_refout", "clk_mac2io", 0,
  604. RK3328_CLKGATE_CON(9), 6, GFLAGS),
  605. COMPOSITE(SCLK_MAC2IO_OUT, "clk_mac2io_out", mux_2plls_p, 0,
  606. RK3328_CLKSEL_CON(27), 15, 1, MFLAGS, 8, 5, DFLAGS,
  607. RK3328_CLKGATE_CON(3), 5, GFLAGS),
  608. MUXGRF(SCLK_MAC2IO, "clk_mac2io", mux_mac2io_src_p, CLK_SET_RATE_NO_REPARENT,
  609. RK3328_GRF_MAC_CON1, 10, 1, MFLAGS),
  610. MUXGRF(SCLK_MAC2IO_EXT, "clk_mac2io_ext", mux_mac2io_ext_p, CLK_SET_RATE_NO_REPARENT,
  611. RK3328_GRF_SOC_CON4, 14, 1, MFLAGS),
  612. COMPOSITE(SCLK_MAC2PHY_SRC, "clk_mac2phy_src", mux_2plls_p, 0,
  613. RK3328_CLKSEL_CON(26), 7, 1, MFLAGS, 0, 5, DFLAGS,
  614. RK3328_CLKGATE_CON(3), 0, GFLAGS),
  615. GATE(SCLK_MAC2PHY_REF, "clk_mac2phy_ref", "clk_mac2phy", 0,
  616. RK3328_CLKGATE_CON(9), 3, GFLAGS),
  617. GATE(SCLK_MAC2PHY_RXTX, "clk_mac2phy_rxtx", "clk_mac2phy", 0,
  618. RK3328_CLKGATE_CON(9), 1, GFLAGS),
  619. COMPOSITE_NOMUX(SCLK_MAC2PHY_OUT, "clk_mac2phy_out", "clk_mac2phy", 0,
  620. RK3328_CLKSEL_CON(26), 8, 2, DFLAGS,
  621. RK3328_CLKGATE_CON(9), 2, GFLAGS),
  622. MUXGRF(SCLK_MAC2PHY, "clk_mac2phy", mux_mac2phy_src_p, CLK_SET_RATE_NO_REPARENT,
  623. RK3328_GRF_MAC_CON2, 10, 1, MFLAGS),
  624. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  625. /*
  626. * Clock-Architecture Diagram 9
  627. */
  628. /* PD_VOP */
  629. GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3328_CLKGATE_CON(21), 10, GFLAGS),
  630. GATE(0, "aclk_rga_niu", "aclk_rga_pre", 0, RK3328_CLKGATE_CON(22), 3, GFLAGS),
  631. GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK3328_CLKGATE_CON(21), 2, GFLAGS),
  632. GATE(0, "aclk_vop_niu", "aclk_vop_pre", 0, RK3328_CLKGATE_CON(21), 4, GFLAGS),
  633. GATE(ACLK_IEP, "aclk_iep", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 6, GFLAGS),
  634. GATE(ACLK_CIF, "aclk_cif", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 8, GFLAGS),
  635. GATE(ACLK_HDCP, "aclk_hdcp", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 15, GFLAGS),
  636. GATE(0, "aclk_vio_niu", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 2, GFLAGS),
  637. GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 3, GFLAGS),
  638. GATE(0, "hclk_vop_niu", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 5, GFLAGS),
  639. GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 7, GFLAGS),
  640. GATE(HCLK_CIF, "hclk_cif", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 9, GFLAGS),
  641. GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 11, GFLAGS),
  642. GATE(0, "hclk_ahb1tom", "hclk_vio_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(21), 12, GFLAGS),
  643. GATE(0, "pclk_vio_h2p", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 13, GFLAGS),
  644. GATE(0, "hclk_vio_h2p", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 14, GFLAGS),
  645. GATE(HCLK_HDCP, "hclk_hdcp", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 0, GFLAGS),
  646. GATE(0, "hclk_vio_niu", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 1, GFLAGS),
  647. GATE(PCLK_HDMI, "pclk_hdmi", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 4, GFLAGS),
  648. GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 5, GFLAGS),
  649. /* PD_PERI */
  650. GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 11, GFLAGS),
  651. GATE(ACLK_USB3OTG, "aclk_usb3otg", "aclk_peri", 0, RK3328_CLKGATE_CON(19), 14, GFLAGS),
  652. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 0, GFLAGS),
  653. GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 1, GFLAGS),
  654. GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 2, GFLAGS),
  655. GATE(HCLK_SDMMC_EXT, "hclk_sdmmc_ext", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 15, GFLAGS),
  656. GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 6, GFLAGS),
  657. GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 7, GFLAGS),
  658. GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 8, GFLAGS),
  659. GATE(HCLK_OTG_PMU, "hclk_otg_pmu", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 9, GFLAGS),
  660. GATE(0, "hclk_peri_niu", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 12, GFLAGS),
  661. GATE(0, "pclk_peri_niu", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 13, GFLAGS),
  662. /* PD_GMAC */
  663. GATE(ACLK_MAC2PHY, "aclk_mac2phy", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 0, GFLAGS),
  664. GATE(ACLK_MAC2IO, "aclk_mac2io", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 2, GFLAGS),
  665. GATE(0, "aclk_gmac_niu", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 4, GFLAGS),
  666. GATE(PCLK_MAC2PHY, "pclk_mac2phy", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 1, GFLAGS),
  667. GATE(PCLK_MAC2IO, "pclk_mac2io", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 3, GFLAGS),
  668. GATE(0, "pclk_gmac_niu", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 5, GFLAGS),
  669. /* PD_BUS */
  670. GATE(0, "aclk_bus_niu", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 12, GFLAGS),
  671. GATE(ACLK_DCF, "aclk_dcf", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 11, GFLAGS),
  672. GATE(ACLK_TSP, "aclk_tsp", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(17), 12, GFLAGS),
  673. GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 0, GFLAGS),
  674. GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 1, GFLAGS),
  675. GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 2, GFLAGS),
  676. GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 3, GFLAGS),
  677. GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 4, GFLAGS),
  678. GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 5, GFLAGS),
  679. GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 6, GFLAGS),
  680. GATE(HCLK_TSP, "hclk_tsp", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(17), 11, GFLAGS),
  681. GATE(HCLK_CRYPTO_MST, "hclk_crypto_mst", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 7, GFLAGS),
  682. GATE(HCLK_CRYPTO_SLV, "hclk_crypto_slv", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 8, GFLAGS),
  683. GATE(0, "hclk_bus_niu", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 13, GFLAGS),
  684. GATE(HCLK_PDM, "hclk_pdm", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(28), 0, GFLAGS),
  685. GATE(0, "pclk_bus_niu", "pclk_bus", 0, RK3328_CLKGATE_CON(15), 14, GFLAGS),
  686. GATE(0, "pclk_efuse", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 9, GFLAGS),
  687. GATE(0, "pclk_otp", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(28), 4, GFLAGS),
  688. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3328_CLKGATE_CON(15), 10, GFLAGS),
  689. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 0, GFLAGS),
  690. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 1, GFLAGS),
  691. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 2, GFLAGS),
  692. GATE(PCLK_TIMER, "pclk_timer0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 3, GFLAGS),
  693. GATE(0, "pclk_stimer", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 4, GFLAGS),
  694. GATE(PCLK_SPI, "pclk_spi", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 5, GFLAGS),
  695. GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 6, GFLAGS),
  696. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 7, GFLAGS),
  697. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 8, GFLAGS),
  698. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 9, GFLAGS),
  699. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 10, GFLAGS),
  700. GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 11, GFLAGS),
  701. GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 12, GFLAGS),
  702. GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 13, GFLAGS),
  703. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 14, GFLAGS),
  704. GATE(PCLK_DCF, "pclk_dcf", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 15, GFLAGS),
  705. GATE(PCLK_GRF, "pclk_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 0, GFLAGS),
  706. GATE(0, "pclk_cru", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 4, GFLAGS),
  707. GATE(0, "pclk_sgrf", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 6, GFLAGS),
  708. GATE(0, "pclk_sim", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 10, GFLAGS),
  709. GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3328_CLKGATE_CON(17), 15, GFLAGS),
  710. GATE(0, "pclk_pmu", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(28), 3, GFLAGS),
  711. /* Watchdog pclk is controlled from the secure GRF */
  712. SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"),
  713. GATE(PCLK_USB3PHY_OTG, "pclk_usb3phy_otg", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(28), 1, GFLAGS),
  714. GATE(PCLK_USB3PHY_PIPE, "pclk_usb3phy_pipe", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(28), 2, GFLAGS),
  715. GATE(PCLK_USB3_GRF, "pclk_usb3_grf", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 2, GFLAGS),
  716. GATE(PCLK_USB2_GRF, "pclk_usb2_grf", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 14, GFLAGS),
  717. GATE(0, "pclk_ddrphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 13, GFLAGS),
  718. GATE(PCLK_ACODECPHY, "pclk_acodecphy", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(17), 5, GFLAGS),
  719. GATE(PCLK_HDMIPHY, "pclk_hdmiphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 7, GFLAGS),
  720. GATE(0, "pclk_vdacphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 8, GFLAGS),
  721. GATE(0, "pclk_phy_niu", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(15), 15, GFLAGS),
  722. /* PD_MMC */
  723. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc",
  724. RK3328_SDMMC_CON0, 1),
  725. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc",
  726. RK3328_SDMMC_CON1, 1),
  727. MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio",
  728. RK3328_SDIO_CON0, 1),
  729. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio",
  730. RK3328_SDIO_CON1, 1),
  731. MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc",
  732. RK3328_EMMC_CON0, 1),
  733. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc",
  734. RK3328_EMMC_CON1, 1),
  735. MMC(SCLK_SDMMC_EXT_DRV, "sdmmc_ext_drv", "clk_sdmmc_ext",
  736. RK3328_SDMMC_EXT_CON0, 1),
  737. MMC(SCLK_SDMMC_EXT_SAMPLE, "sdmmc_ext_sample", "clk_sdmmc_ext",
  738. RK3328_SDMMC_EXT_CON1, 1),
  739. };
  740. static const char *const rk3328_critical_clocks[] __initconst = {
  741. "aclk_bus",
  742. "aclk_bus_niu",
  743. "pclk_bus",
  744. "pclk_bus_niu",
  745. "hclk_bus",
  746. "hclk_bus_niu",
  747. "aclk_peri",
  748. "hclk_peri",
  749. "hclk_peri_niu",
  750. "pclk_peri",
  751. "pclk_peri_niu",
  752. "pclk_dbg",
  753. "aclk_core_niu",
  754. "aclk_gic400",
  755. "aclk_intmem",
  756. "hclk_rom",
  757. "pclk_grf",
  758. "pclk_cru",
  759. "pclk_sgrf",
  760. "pclk_timer0",
  761. "clk_timer0",
  762. "pclk_ddr_msch",
  763. "pclk_ddr_mon",
  764. "pclk_ddr_grf",
  765. "clk_ddrupctl",
  766. "clk_ddrmsch",
  767. "hclk_ahb1tom",
  768. "clk_jtag",
  769. "pclk_ddrphy",
  770. "pclk_pmu",
  771. "hclk_otg_pmu",
  772. "aclk_rga_niu",
  773. "pclk_vio_h2p",
  774. "hclk_vio_h2p",
  775. "aclk_vio_niu",
  776. "hclk_vio_niu",
  777. "aclk_vop_niu",
  778. "hclk_vop_niu",
  779. "aclk_gpu_niu",
  780. "aclk_rkvdec_niu",
  781. "hclk_rkvdec_niu",
  782. "aclk_vpu_niu",
  783. "hclk_vpu_niu",
  784. "aclk_rkvenc_niu",
  785. "hclk_rkvenc_niu",
  786. "aclk_gmac_niu",
  787. "pclk_gmac_niu",
  788. "pclk_phy_niu",
  789. };
  790. static void __init rk3328_clk_init(struct device_node *np)
  791. {
  792. struct rockchip_clk_provider *ctx;
  793. void __iomem *reg_base;
  794. reg_base = of_iomap(np, 0);
  795. if (!reg_base) {
  796. pr_err("%s: could not map cru region\n", __func__);
  797. return;
  798. }
  799. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  800. if (IS_ERR(ctx)) {
  801. pr_err("%s: rockchip clk init failed\n", __func__);
  802. iounmap(reg_base);
  803. return;
  804. }
  805. rockchip_clk_register_plls(ctx, rk3328_pll_clks,
  806. ARRAY_SIZE(rk3328_pll_clks),
  807. RK3328_GRF_SOC_STATUS0);
  808. rockchip_clk_register_branches(ctx, rk3328_clk_branches,
  809. ARRAY_SIZE(rk3328_clk_branches));
  810. rockchip_clk_protect_critical(rk3328_critical_clocks,
  811. ARRAY_SIZE(rk3328_critical_clocks));
  812. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  813. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  814. &rk3328_cpuclk_data, rk3328_cpuclk_rates,
  815. ARRAY_SIZE(rk3328_cpuclk_rates));
  816. rockchip_register_softrst(np, 12, reg_base + RK3328_SOFTRST_CON(0),
  817. ROCKCHIP_SOFTRST_HIWORD_MASK);
  818. rockchip_register_restart_notifier(ctx, RK3328_GLB_SRST_FST, NULL);
  819. rockchip_clk_of_add_provider(np, ctx);
  820. }
  821. CLK_OF_DECLARE(rk3328_cru, "rockchip,rk3328-cru", rk3328_clk_init);