clk-rk3128.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2017 Rockchip Electronics Co. Ltd.
  4. * Author: Elaine <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/io.h>
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/syscore_ops.h>
  11. #include <dt-bindings/clock/rk3128-cru.h>
  12. #include "clk.h"
  13. #define RK3128_GRF_SOC_STATUS0 0x14c
  14. enum rk3128_plls {
  15. apll, dpll, cpll, gpll,
  16. };
  17. static struct rockchip_pll_rate_table rk3128_pll_rates[] = {
  18. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  19. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  20. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  21. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  22. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  23. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  24. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  25. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  26. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  27. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  28. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  38. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  39. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  40. RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
  41. RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
  42. RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
  43. RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
  44. RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
  45. RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
  46. RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
  47. RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
  48. RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
  49. RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
  50. RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
  51. RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
  52. RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
  53. RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
  54. RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
  55. RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
  56. RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
  57. RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
  58. RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
  59. RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
  60. RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
  61. { /* sentinel */ },
  62. };
  63. #define RK3128_DIV_CPU_MASK 0x1f
  64. #define RK3128_DIV_CPU_SHIFT 8
  65. #define RK3128_DIV_PERI_MASK 0xf
  66. #define RK3128_DIV_PERI_SHIFT 0
  67. #define RK3128_DIV_ACLK_MASK 0x7
  68. #define RK3128_DIV_ACLK_SHIFT 4
  69. #define RK3128_DIV_HCLK_MASK 0x3
  70. #define RK3128_DIV_HCLK_SHIFT 8
  71. #define RK3128_DIV_PCLK_MASK 0x7
  72. #define RK3128_DIV_PCLK_SHIFT 12
  73. #define RK3128_CLKSEL1(_core_aclk_div, _pclk_dbg_div) \
  74. { \
  75. .reg = RK2928_CLKSEL_CON(1), \
  76. .val = HIWORD_UPDATE(_pclk_dbg_div, RK3128_DIV_PERI_MASK, \
  77. RK3128_DIV_PERI_SHIFT) | \
  78. HIWORD_UPDATE(_core_aclk_div, RK3128_DIV_ACLK_MASK, \
  79. RK3128_DIV_ACLK_SHIFT), \
  80. }
  81. #define RK3128_CPUCLK_RATE(_prate, _core_aclk_div, _pclk_dbg_div) \
  82. { \
  83. .prate = _prate, \
  84. .divs = { \
  85. RK3128_CLKSEL1(_core_aclk_div, _pclk_dbg_div), \
  86. }, \
  87. }
  88. static struct rockchip_cpuclk_rate_table rk3128_cpuclk_rates[] __initdata = {
  89. RK3128_CPUCLK_RATE(1800000000, 1, 7),
  90. RK3128_CPUCLK_RATE(1704000000, 1, 7),
  91. RK3128_CPUCLK_RATE(1608000000, 1, 7),
  92. RK3128_CPUCLK_RATE(1512000000, 1, 7),
  93. RK3128_CPUCLK_RATE(1488000000, 1, 5),
  94. RK3128_CPUCLK_RATE(1416000000, 1, 5),
  95. RK3128_CPUCLK_RATE(1392000000, 1, 5),
  96. RK3128_CPUCLK_RATE(1296000000, 1, 5),
  97. RK3128_CPUCLK_RATE(1200000000, 1, 5),
  98. RK3128_CPUCLK_RATE(1104000000, 1, 5),
  99. RK3128_CPUCLK_RATE(1008000000, 1, 5),
  100. RK3128_CPUCLK_RATE(912000000, 1, 5),
  101. RK3128_CPUCLK_RATE(816000000, 1, 3),
  102. RK3128_CPUCLK_RATE(696000000, 1, 3),
  103. RK3128_CPUCLK_RATE(600000000, 1, 3),
  104. RK3128_CPUCLK_RATE(408000000, 1, 1),
  105. RK3128_CPUCLK_RATE(312000000, 1, 1),
  106. RK3128_CPUCLK_RATE(216000000, 1, 1),
  107. RK3128_CPUCLK_RATE(96000000, 1, 1),
  108. };
  109. static const struct rockchip_cpuclk_reg_data rk3128_cpuclk_data = {
  110. .core_reg[0] = RK2928_CLKSEL_CON(0),
  111. .div_core_shift[0] = 0,
  112. .div_core_mask[0] = 0x1f,
  113. .num_cores = 1,
  114. .mux_core_alt = 1,
  115. .mux_core_main = 0,
  116. .mux_core_shift = 7,
  117. .mux_core_mask = 0x1,
  118. };
  119. PNAME(mux_pll_p) = { "clk_24m", "xin24m" };
  120. PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_div2_ddr" };
  121. PNAME(mux_armclk_p) = { "apll_core", "gpll_div2_core" };
  122. PNAME(mux_usb480m_p) = { "usb480m_phy", "xin24m" };
  123. PNAME(mux_aclk_cpu_src_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3" };
  124. PNAME(mux_pll_src_5plls_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3", "usb480m" };
  125. PNAME(mux_pll_src_4plls_p) = { "cpll", "gpll", "gpll_div2", "usb480m" };
  126. PNAME(mux_pll_src_3plls_p) = { "cpll", "gpll", "gpll_div2" };
  127. PNAME(mux_aclk_peri_src_p) = { "gpll_peri", "cpll_peri", "gpll_div2_peri", "gpll_div3_peri" };
  128. PNAME(mux_mmc_src_p) = { "cpll", "gpll", "gpll_div2", "xin24m" };
  129. PNAME(mux_clk_cif_out_src_p) = { "clk_cif_src", "xin24m" };
  130. PNAME(mux_sclk_vop_src_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3" };
  131. PNAME(mux_i2s0_p) = { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" };
  132. PNAME(mux_i2s1_pre_p) = { "i2s1_src", "i2s1_frac", "ext_i2s", "xin12m" };
  133. PNAME(mux_i2s_out_p) = { "i2s1_pre", "xin12m" };
  134. PNAME(mux_sclk_spdif_p) = { "sclk_spdif_src", "spdif_frac", "xin12m" };
  135. PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
  136. PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
  137. PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
  138. PNAME(mux_sclk_gmac_p) = { "sclk_gmac_src", "gmac_clkin" };
  139. PNAME(mux_sclk_sfc_src_p) = { "cpll", "gpll", "gpll_div2", "xin24m" };
  140. static struct rockchip_pll_clock rk3128_pll_clks[] __initdata = {
  141. [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
  142. RK2928_MODE_CON, 0, 1, 0, rk3128_pll_rates),
  143. [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
  144. RK2928_MODE_CON, 4, 0, 0, NULL),
  145. [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
  146. RK2928_MODE_CON, 8, 2, 0, rk3128_pll_rates),
  147. [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12),
  148. RK2928_MODE_CON, 12, 3, ROCKCHIP_PLL_SYNC_RATE, rk3128_pll_rates),
  149. };
  150. #define MFLAGS CLK_MUX_HIWORD_MASK
  151. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  152. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  153. static struct rockchip_clk_branch rk3128_i2s0_fracmux __initdata =
  154. MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT,
  155. RK2928_CLKSEL_CON(9), 8, 2, MFLAGS);
  156. static struct rockchip_clk_branch rk3128_i2s1_fracmux __initdata =
  157. MUX(0, "i2s1_pre", mux_i2s1_pre_p, CLK_SET_RATE_PARENT,
  158. RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
  159. static struct rockchip_clk_branch rk3128_spdif_fracmux __initdata =
  160. MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT,
  161. RK2928_CLKSEL_CON(6), 8, 2, MFLAGS);
  162. static struct rockchip_clk_branch rk3128_uart0_fracmux __initdata =
  163. MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
  164. RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
  165. static struct rockchip_clk_branch rk3128_uart1_fracmux __initdata =
  166. MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
  167. RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
  168. static struct rockchip_clk_branch rk3128_uart2_fracmux __initdata =
  169. MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
  170. RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
  171. static struct rockchip_clk_branch common_clk_branches[] __initdata = {
  172. /*
  173. * Clock-Architecture Diagram 1
  174. */
  175. FACTOR(PLL_GPLL_DIV2, "gpll_div2", "gpll", 0, 1, 2),
  176. FACTOR(PLL_GPLL_DIV3, "gpll_div3", "gpll", 0, 1, 3),
  177. DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED,
  178. RK2928_CLKSEL_CON(4), 8, 5, DFLAGS),
  179. /* PD_DDR */
  180. GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
  181. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  182. GATE(0, "gpll_div2_ddr", "gpll_div2", CLK_IGNORE_UNUSED,
  183. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  184. COMPOSITE_NOGATE(0, "ddrphy2x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
  185. RK2928_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
  186. FACTOR(SCLK_DDRC, "clk_ddrc", "ddrphy2x", 0, 1, 2),
  187. FACTOR(0, "clk_ddrphy", "ddrphy2x", 0, 1, 2),
  188. /* PD_CORE */
  189. GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
  190. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  191. GATE(0, "gpll_div2_core", "gpll_div2", CLK_IGNORE_UNUSED,
  192. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  193. COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
  194. RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  195. RK2928_CLKGATE_CON(0), 0, GFLAGS),
  196. COMPOSITE_NOMUX(0, "armcore", "armclk", CLK_IGNORE_UNUSED,
  197. RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  198. RK2928_CLKGATE_CON(0), 7, GFLAGS),
  199. /* PD_MISC */
  200. MUX(SCLK_USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
  201. RK2928_MISC_CON, 15, 1, MFLAGS),
  202. /* PD_CPU */
  203. COMPOSITE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, 0,
  204. RK2928_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS,
  205. RK2928_CLKGATE_CON(0), 1, GFLAGS),
  206. GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", 0,
  207. RK2928_CLKGATE_CON(0), 3, GFLAGS),
  208. COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", 0,
  209. RK2928_CLKSEL_CON(1), 8, 2, DFLAGS,
  210. RK2928_CLKGATE_CON(0), 4, GFLAGS),
  211. COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_src", 0,
  212. RK2928_CLKSEL_CON(1), 12, 2, DFLAGS,
  213. RK2928_CLKGATE_CON(0), 5, GFLAGS),
  214. COMPOSITE_NOMUX(SCLK_CRYPTO, "clk_crypto", "aclk_cpu_src", 0,
  215. RK2928_CLKSEL_CON(24), 0, 2, DFLAGS,
  216. RK2928_CLKGATE_CON(0), 12, GFLAGS),
  217. /* PD_VIDEO */
  218. COMPOSITE(ACLK_VEPU, "aclk_vepu", mux_pll_src_5plls_p, 0,
  219. RK2928_CLKSEL_CON(32), 5, 3, MFLAGS, 0, 5, DFLAGS,
  220. RK2928_CLKGATE_CON(3), 9, GFLAGS),
  221. FACTOR(HCLK_VEPU, "hclk_vepu", "aclk_vepu", 0, 1, 4),
  222. COMPOSITE(ACLK_VDPU, "aclk_vdpu", mux_pll_src_5plls_p, 0,
  223. RK2928_CLKSEL_CON(32), 13, 3, MFLAGS, 8, 5, DFLAGS,
  224. RK2928_CLKGATE_CON(3), 11, GFLAGS),
  225. FACTOR_GATE(HCLK_VDPU, "hclk_vdpu", "aclk_vdpu", 0, 1, 4,
  226. RK2928_CLKGATE_CON(3), 12, GFLAGS),
  227. COMPOSITE(SCLK_HEVC_CORE, "sclk_hevc_core", mux_pll_src_5plls_p, 0,
  228. RK2928_CLKSEL_CON(34), 13, 3, MFLAGS, 8, 5, DFLAGS,
  229. RK2928_CLKGATE_CON(3), 10, GFLAGS),
  230. /* PD_VIO */
  231. COMPOSITE(ACLK_VIO0, "aclk_vio0", mux_pll_src_5plls_p, 0,
  232. RK2928_CLKSEL_CON(31), 5, 3, MFLAGS, 0, 5, DFLAGS,
  233. RK2928_CLKGATE_CON(3), 0, GFLAGS),
  234. COMPOSITE(ACLK_VIO1, "aclk_vio1", mux_pll_src_5plls_p, 0,
  235. RK2928_CLKSEL_CON(31), 13, 3, MFLAGS, 8, 5, DFLAGS,
  236. RK2928_CLKGATE_CON(1), 4, GFLAGS),
  237. COMPOSITE(HCLK_VIO, "hclk_vio", mux_pll_src_4plls_p, 0,
  238. RK2928_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
  239. RK2928_CLKGATE_CON(0), 11, GFLAGS),
  240. /* PD_PERI */
  241. GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED,
  242. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  243. GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED,
  244. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  245. GATE(0, "gpll_div2_peri", "gpll_div2", CLK_IGNORE_UNUSED,
  246. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  247. GATE(0, "gpll_div3_peri", "gpll_div3", CLK_IGNORE_UNUSED,
  248. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  249. COMPOSITE_NOGATE(0, "aclk_peri_src", mux_aclk_peri_src_p, 0,
  250. RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS),
  251. COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
  252. RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  253. RK2928_CLKGATE_CON(2), 3, GFLAGS),
  254. COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", 0,
  255. RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  256. RK2928_CLKGATE_CON(2), 2, GFLAGS),
  257. GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0,
  258. RK2928_CLKGATE_CON(2), 1, GFLAGS),
  259. GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
  260. RK2928_CLKGATE_CON(10), 3, GFLAGS),
  261. GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
  262. RK2928_CLKGATE_CON(10), 4, GFLAGS),
  263. GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
  264. RK2928_CLKGATE_CON(10), 5, GFLAGS),
  265. GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
  266. RK2928_CLKGATE_CON(10), 6, GFLAGS),
  267. GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
  268. RK2928_CLKGATE_CON(10), 7, GFLAGS),
  269. GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
  270. RK2928_CLKGATE_CON(10), 8, GFLAGS),
  271. GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
  272. RK2928_CLKGATE_CON(10), 0, GFLAGS),
  273. GATE(SCLK_PVTM_GPU, "clk_pvtm_gpu", "xin24m", 0,
  274. RK2928_CLKGATE_CON(10), 1, GFLAGS),
  275. GATE(SCLK_PVTM_FUNC, "clk_pvtm_func", "xin24m", 0,
  276. RK2928_CLKGATE_CON(10), 2, GFLAGS),
  277. GATE(SCLK_MIPI_24M, "clk_mipi_24m", "xin24m", CLK_IGNORE_UNUSED,
  278. RK2928_CLKGATE_CON(2), 15, GFLAGS),
  279. COMPOSITE(SCLK_SDMMC, "sclk_sdmmc0", mux_mmc_src_p, 0,
  280. RK2928_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS,
  281. RK2928_CLKGATE_CON(2), 11, GFLAGS),
  282. COMPOSITE(SCLK_SDIO, "sclk_sdio", mux_mmc_src_p, 0,
  283. RK2928_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 6, DFLAGS,
  284. RK2928_CLKGATE_CON(2), 13, GFLAGS),
  285. COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
  286. RK2928_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS,
  287. RK2928_CLKGATE_CON(2), 14, GFLAGS),
  288. DIV(SCLK_PVTM, "clk_pvtm", "clk_pvtm_func", 0,
  289. RK2928_CLKSEL_CON(2), 0, 7, DFLAGS),
  290. /*
  291. * Clock-Architecture Diagram 2
  292. */
  293. COMPOSITE(DCLK_VOP, "dclk_vop", mux_sclk_vop_src_p, 0,
  294. RK2928_CLKSEL_CON(27), 0, 2, MFLAGS, 8, 8, DFLAGS,
  295. RK2928_CLKGATE_CON(3), 1, GFLAGS),
  296. COMPOSITE(SCLK_VOP, "sclk_vop", mux_sclk_vop_src_p, 0,
  297. RK2928_CLKSEL_CON(28), 0, 2, MFLAGS, 8, 8, DFLAGS,
  298. RK2928_CLKGATE_CON(3), 2, GFLAGS),
  299. COMPOSITE(DCLK_EBC, "dclk_ebc", mux_pll_src_3plls_p, 0,
  300. RK2928_CLKSEL_CON(23), 0, 2, MFLAGS, 8, 8, DFLAGS,
  301. RK2928_CLKGATE_CON(3), 4, GFLAGS),
  302. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  303. COMPOSITE_NODIV(SCLK_CIF_SRC, "sclk_cif_src", mux_pll_src_4plls_p, 0,
  304. RK2928_CLKSEL_CON(29), 0, 2, MFLAGS,
  305. RK2928_CLKGATE_CON(3), 7, GFLAGS),
  306. MUX(SCLK_CIF_OUT_SRC, "sclk_cif_out_src", mux_clk_cif_out_src_p, 0,
  307. RK2928_CLKSEL_CON(13), 14, 2, MFLAGS),
  308. DIV(SCLK_CIF_OUT, "sclk_cif_out", "sclk_cif_out_src", 0,
  309. RK2928_CLKSEL_CON(29), 2, 5, DFLAGS),
  310. COMPOSITE(0, "i2s0_src", mux_pll_src_3plls_p, 0,
  311. RK2928_CLKSEL_CON(9), 14, 2, MFLAGS, 0, 7, DFLAGS,
  312. RK2928_CLKGATE_CON(4), 4, GFLAGS),
  313. COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT,
  314. RK2928_CLKSEL_CON(8), 0,
  315. RK2928_CLKGATE_CON(4), 5, GFLAGS,
  316. &rk3128_i2s0_fracmux),
  317. GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
  318. RK2928_CLKGATE_CON(4), 6, GFLAGS),
  319. COMPOSITE(0, "i2s1_src", mux_pll_src_3plls_p, 0,
  320. RK2928_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 7, DFLAGS,
  321. RK2928_CLKGATE_CON(0), 9, GFLAGS),
  322. COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT,
  323. RK2928_CLKSEL_CON(7), 0,
  324. RK2928_CLKGATE_CON(0), 10, GFLAGS,
  325. &rk3128_i2s1_fracmux),
  326. GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
  327. RK2928_CLKGATE_CON(0), 14, GFLAGS),
  328. COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_out", mux_i2s_out_p, 0,
  329. RK2928_CLKSEL_CON(3), 12, 1, MFLAGS,
  330. RK2928_CLKGATE_CON(0), 13, GFLAGS),
  331. COMPOSITE(0, "sclk_spdif_src", mux_pll_src_3plls_p, 0,
  332. RK2928_CLKSEL_CON(6), 14, 2, MFLAGS, 0, 7, DFLAGS,
  333. RK2928_CLKGATE_CON(2), 10, GFLAGS),
  334. COMPOSITE_FRACMUX(0, "spdif_frac", "sclk_spdif_src", CLK_SET_RATE_PARENT,
  335. RK2928_CLKSEL_CON(20), 0,
  336. RK2928_CLKGATE_CON(2), 12, GFLAGS,
  337. &rk3128_spdif_fracmux),
  338. GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED,
  339. RK2928_CLKGATE_CON(1), 3, GFLAGS),
  340. GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin12m", 0,
  341. RK2928_CLKGATE_CON(1), 5, GFLAGS),
  342. GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin12m", 0,
  343. RK2928_CLKGATE_CON(1), 6, GFLAGS),
  344. COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
  345. RK2928_CLKSEL_CON(24), 8, 8, DFLAGS,
  346. RK2928_CLKGATE_CON(2), 8, GFLAGS),
  347. COMPOSITE(ACLK_GPU, "aclk_gpu", mux_pll_src_5plls_p, 0,
  348. RK2928_CLKSEL_CON(34), 5, 3, MFLAGS, 0, 5, DFLAGS,
  349. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  350. COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_3plls_p, 0,
  351. RK2928_CLKSEL_CON(25), 8, 2, MFLAGS, 0, 7, DFLAGS,
  352. RK2928_CLKGATE_CON(2), 9, GFLAGS),
  353. /* PD_UART */
  354. COMPOSITE(0, "uart0_src", mux_pll_src_4plls_p, 0,
  355. RK2928_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS,
  356. RK2928_CLKGATE_CON(1), 8, GFLAGS),
  357. MUX(0, "uart12_src", mux_pll_src_4plls_p, 0,
  358. RK2928_CLKSEL_CON(13), 14, 2, MFLAGS),
  359. COMPOSITE_NOMUX(0, "uart1_src", "uart12_src", 0,
  360. RK2928_CLKSEL_CON(14), 0, 7, DFLAGS,
  361. RK2928_CLKGATE_CON(1), 10, GFLAGS),
  362. COMPOSITE_NOMUX(0, "uart2_src", "uart12_src", 0,
  363. RK2928_CLKSEL_CON(15), 0, 7, DFLAGS,
  364. RK2928_CLKGATE_CON(1), 13, GFLAGS),
  365. COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
  366. RK2928_CLKSEL_CON(17), 0,
  367. RK2928_CLKGATE_CON(1), 9, GFLAGS,
  368. &rk3128_uart0_fracmux),
  369. COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
  370. RK2928_CLKSEL_CON(18), 0,
  371. RK2928_CLKGATE_CON(1), 11, GFLAGS,
  372. &rk3128_uart1_fracmux),
  373. COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
  374. RK2928_CLKSEL_CON(19), 0,
  375. RK2928_CLKGATE_CON(1), 13, GFLAGS,
  376. &rk3128_uart2_fracmux),
  377. COMPOSITE(SCLK_MAC_SRC, "sclk_gmac_src", mux_pll_src_3plls_p, 0,
  378. RK2928_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
  379. RK2928_CLKGATE_CON(1), 7, GFLAGS),
  380. MUX(SCLK_MAC, "sclk_gmac", mux_sclk_gmac_p, 0,
  381. RK2928_CLKSEL_CON(5), 15, 1, MFLAGS),
  382. GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_gmac", 0,
  383. RK2928_CLKGATE_CON(2), 5, GFLAGS),
  384. GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_gmac", 0,
  385. RK2928_CLKGATE_CON(2), 4, GFLAGS),
  386. GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_gmac", 0,
  387. RK2928_CLKGATE_CON(2), 6, GFLAGS),
  388. GATE(SCLK_MAC_TX, "sclk_mac_tx", "sclk_gmac", 0,
  389. RK2928_CLKGATE_CON(2), 7, GFLAGS),
  390. COMPOSITE(SCLK_TSP, "sclk_tsp", mux_pll_src_3plls_p, 0,
  391. RK2928_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS,
  392. RK2928_CLKGATE_CON(1), 14, GFLAGS),
  393. COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_3plls_p, 0,
  394. RK2928_CLKSEL_CON(2), 14, 2, MFLAGS, 8, 5, DFLAGS,
  395. RK2928_CLKGATE_CON(10), 15, GFLAGS),
  396. COMPOSITE_NOMUX(PCLK_PMU_PRE, "pclk_pmu_pre", "cpll", 0,
  397. RK2928_CLKSEL_CON(29), 8, 6, DFLAGS,
  398. RK2928_CLKGATE_CON(1), 0, GFLAGS),
  399. /*
  400. * Clock-Architecture Diagram 3
  401. */
  402. /* PD_VOP */
  403. GATE(ACLK_LCDC0, "aclk_lcdc0", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 0, GFLAGS),
  404. GATE(ACLK_CIF, "aclk_cif", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 5, GFLAGS),
  405. GATE(ACLK_RGA, "aclk_rga", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 11, GFLAGS),
  406. GATE(0, "aclk_vio0_niu", "aclk_vio0", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 13, GFLAGS),
  407. GATE(ACLK_IEP, "aclk_iep", "aclk_vio1", 0, RK2928_CLKGATE_CON(9), 8, GFLAGS),
  408. GATE(0, "aclk_vio1_niu", "aclk_vio1", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 10, GFLAGS),
  409. GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS),
  410. GATE(PCLK_MIPI, "pclk_mipi", "hclk_vio", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
  411. GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK2928_CLKGATE_CON(6), 10, GFLAGS),
  412. GATE(HCLK_LCDC0, "hclk_lcdc0", "hclk_vio", 0, RK2928_CLKGATE_CON(6), 1, GFLAGS),
  413. GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK2928_CLKGATE_CON(9), 7, GFLAGS),
  414. GATE(0, "hclk_vio_niu", "hclk_vio", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 12, GFLAGS),
  415. GATE(HCLK_CIF, "hclk_cif", "hclk_vio", 0, RK2928_CLKGATE_CON(6), 4, GFLAGS),
  416. GATE(HCLK_EBC, "hclk_ebc", "hclk_vio", 0, RK2928_CLKGATE_CON(9), 9, GFLAGS),
  417. /* PD_PERI */
  418. GATE(0, "aclk_peri_axi", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 3, GFLAGS),
  419. GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK2928_CLKGATE_CON(10), 10, GFLAGS),
  420. GATE(ACLK_DMAC, "aclk_dmac", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 1, GFLAGS),
  421. GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 15, GFLAGS),
  422. GATE(0, "aclk_cpu_to_peri", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 2, GFLAGS),
  423. GATE(HCLK_I2S_8CH, "hclk_i2s_8ch", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 4, GFLAGS),
  424. GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 0, GFLAGS),
  425. GATE(HCLK_I2S_2CH, "hclk_i2s_2ch", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS),
  426. GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 13, GFLAGS),
  427. GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 3, GFLAGS),
  428. GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(3), 13, GFLAGS),
  429. GATE(0, "hclk_peri_ahb", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 14, GFLAGS),
  430. GATE(HCLK_SPDIF, "hclk_spdif", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 9, GFLAGS),
  431. GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 12, GFLAGS),
  432. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 10, GFLAGS),
  433. GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 11, GFLAGS),
  434. GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 0, GFLAGS),
  435. GATE(0, "hclk_emmc_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 6, GFLAGS),
  436. GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 9, GFLAGS),
  437. GATE(HCLK_USBHOST, "hclk_usbhost", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 14, GFLAGS),
  438. GATE(PCLK_SIM_CARD, "pclk_sim_card", "pclk_peri", 0, RK2928_CLKGATE_CON(9), 12, GFLAGS),
  439. GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK2928_CLKGATE_CON(10), 11, GFLAGS),
  440. GATE(0, "pclk_peri_axi", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 1, GFLAGS),
  441. GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 12, GFLAGS),
  442. GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
  443. GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
  444. GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
  445. GATE(PCLK_PWM, "pclk_pwm", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 10, GFLAGS),
  446. GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
  447. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS),
  448. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 5, GFLAGS),
  449. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS),
  450. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS),
  451. GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 14, GFLAGS),
  452. GATE(PCLK_EFUSE, "pclk_efuse", "pclk_peri", 0, RK2928_CLKGATE_CON(5), 2, GFLAGS),
  453. GATE(PCLK_TIMER, "pclk_timer", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(7), 7, GFLAGS),
  454. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
  455. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
  456. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
  457. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS),
  458. /* PD_BUS */
  459. GATE(0, "aclk_initmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 12, GFLAGS),
  460. GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 10, GFLAGS),
  461. GATE(0, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 6, GFLAGS),
  462. GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_cpu", 0, RK2928_CLKGATE_CON(3), 5, GFLAGS),
  463. GATE(PCLK_ACODEC, "pclk_acodec", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 14, GFLAGS),
  464. GATE(0, "pclk_ddrupctl", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 7, GFLAGS),
  465. GATE(0, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 4, GFLAGS),
  466. GATE(0, "pclk_mipiphy", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 0, GFLAGS),
  467. GATE(0, "pclk_pmu", "pclk_pmu_pre", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS),
  468. GATE(0, "pclk_pmu_niu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 3, GFLAGS),
  469. /* PD_MMC */
  470. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3228_SDMMC_CON0, 1),
  471. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3228_SDMMC_CON1, 0),
  472. MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3228_SDIO_CON0, 1),
  473. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3228_SDIO_CON1, 0),
  474. MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3228_EMMC_CON0, 1),
  475. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3228_EMMC_CON1, 0),
  476. };
  477. static struct rockchip_clk_branch rk3126_clk_branches[] __initdata = {
  478. GATE(0, "pclk_stimer", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 15, GFLAGS),
  479. GATE(0, "pclk_s_efuse", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 14, GFLAGS),
  480. GATE(0, "pclk_sgrf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 8, GFLAGS),
  481. };
  482. static struct rockchip_clk_branch rk3128_clk_branches[] __initdata = {
  483. COMPOSITE(SCLK_SFC, "sclk_sfc", mux_sclk_sfc_src_p, 0,
  484. RK2928_CLKSEL_CON(11), 14, 2, MFLAGS, 8, 5, DFLAGS,
  485. RK2928_CLKGATE_CON(3), 15, GFLAGS),
  486. GATE(HCLK_GPS, "hclk_gps", "aclk_peri", 0, RK2928_CLKGATE_CON(3), 14, GFLAGS),
  487. GATE(PCLK_HDMI, "pclk_hdmi", "pclk_cpu", 0, RK2928_CLKGATE_CON(3), 8, GFLAGS),
  488. };
  489. static const char *const rk3128_critical_clocks[] __initconst = {
  490. "aclk_cpu",
  491. "hclk_cpu",
  492. "pclk_cpu",
  493. "aclk_peri",
  494. "hclk_peri",
  495. "pclk_peri",
  496. "pclk_pmu",
  497. "sclk_timer5",
  498. };
  499. static struct rockchip_clk_provider *__init rk3128_common_clk_init(struct device_node *np)
  500. {
  501. struct rockchip_clk_provider *ctx;
  502. void __iomem *reg_base;
  503. reg_base = of_iomap(np, 0);
  504. if (!reg_base) {
  505. pr_err("%s: could not map cru region\n", __func__);
  506. return ERR_PTR(-ENOMEM);
  507. }
  508. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  509. if (IS_ERR(ctx)) {
  510. pr_err("%s: rockchip clk init failed\n", __func__);
  511. iounmap(reg_base);
  512. return ERR_PTR(-ENOMEM);
  513. }
  514. rockchip_clk_register_plls(ctx, rk3128_pll_clks,
  515. ARRAY_SIZE(rk3128_pll_clks),
  516. RK3128_GRF_SOC_STATUS0);
  517. rockchip_clk_register_branches(ctx, common_clk_branches,
  518. ARRAY_SIZE(common_clk_branches));
  519. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  520. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  521. &rk3128_cpuclk_data, rk3128_cpuclk_rates,
  522. ARRAY_SIZE(rk3128_cpuclk_rates));
  523. rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
  524. ROCKCHIP_SOFTRST_HIWORD_MASK);
  525. rockchip_register_restart_notifier(ctx, RK2928_GLB_SRST_FST, NULL);
  526. return ctx;
  527. }
  528. static void __init rk3126_clk_init(struct device_node *np)
  529. {
  530. struct rockchip_clk_provider *ctx;
  531. ctx = rk3128_common_clk_init(np);
  532. if (IS_ERR(ctx))
  533. return;
  534. rockchip_clk_register_branches(ctx, rk3126_clk_branches,
  535. ARRAY_SIZE(rk3126_clk_branches));
  536. rockchip_clk_protect_critical(rk3128_critical_clocks,
  537. ARRAY_SIZE(rk3128_critical_clocks));
  538. rockchip_clk_of_add_provider(np, ctx);
  539. }
  540. CLK_OF_DECLARE(rk3126_cru, "rockchip,rk3126-cru", rk3126_clk_init);
  541. static void __init rk3128_clk_init(struct device_node *np)
  542. {
  543. struct rockchip_clk_provider *ctx;
  544. ctx = rk3128_common_clk_init(np);
  545. if (IS_ERR(ctx))
  546. return;
  547. rockchip_clk_register_branches(ctx, rk3128_clk_branches,
  548. ARRAY_SIZE(rk3128_clk_branches));
  549. rockchip_clk_protect_critical(rk3128_critical_clocks,
  550. ARRAY_SIZE(rk3128_critical_clocks));
  551. rockchip_clk_of_add_provider(np, ctx);
  552. }
  553. CLK_OF_DECLARE(rk3128_cru, "rockchip,rk3128-cru", rk3128_clk_init);