r9a07g044-cpg.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * RZ/G2L CPG driver
  4. *
  5. * Copyright (C) 2021 Renesas Electronics Corp.
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/device.h>
  9. #include <linux/init.h>
  10. #include <linux/kernel.h>
  11. #include <dt-bindings/clock/r9a07g044-cpg.h>
  12. #include <dt-bindings/clock/r9a07g054-cpg.h>
  13. #include "rzg2l-cpg.h"
  14. enum clk_ids {
  15. /* Core Clock Outputs exported to DT */
  16. LAST_DT_CORE_CLK = R9A07G054_CLK_DRP_A,
  17. /* External Input Clocks */
  18. CLK_EXTAL,
  19. /* Internal Core Clocks */
  20. CLK_OSC_DIV1000,
  21. CLK_PLL1,
  22. CLK_PLL2,
  23. CLK_PLL2_DIV2,
  24. CLK_PLL2_DIV2_8,
  25. CLK_PLL2_DIV2_10,
  26. CLK_PLL3,
  27. CLK_PLL3_400,
  28. CLK_PLL3_533,
  29. CLK_M2_DIV2,
  30. CLK_PLL3_DIV2,
  31. CLK_PLL3_DIV2_2,
  32. CLK_PLL3_DIV2_4,
  33. CLK_PLL3_DIV2_4_2,
  34. CLK_SEL_PLL3_3,
  35. CLK_DIV_PLL3_C,
  36. CLK_PLL4,
  37. CLK_PLL5,
  38. CLK_PLL5_FOUTPOSTDIV,
  39. CLK_PLL5_FOUT1PH0,
  40. CLK_PLL5_FOUT3,
  41. CLK_PLL5_250,
  42. CLK_PLL6,
  43. CLK_PLL6_250,
  44. CLK_P1_DIV2,
  45. CLK_PLL2_800,
  46. CLK_PLL2_SDHI_533,
  47. CLK_PLL2_SDHI_400,
  48. CLK_PLL2_SDHI_266,
  49. CLK_SD0_DIV4,
  50. CLK_SD1_DIV4,
  51. CLK_SEL_GPU2,
  52. CLK_SEL_PLL5_4,
  53. CLK_DSI_DIV,
  54. CLK_PLL2_533,
  55. CLK_PLL2_533_DIV2,
  56. CLK_DIV_DSI_LPCLK,
  57. /* Module Clocks */
  58. MOD_CLK_BASE,
  59. };
  60. /* Divider tables */
  61. static const struct clk_div_table dtable_1_8[] = {
  62. {0, 1},
  63. {1, 2},
  64. {2, 4},
  65. {3, 8},
  66. {0, 0},
  67. };
  68. static const struct clk_div_table dtable_1_32[] = {
  69. {0, 1},
  70. {1, 2},
  71. {2, 4},
  72. {3, 8},
  73. {4, 32},
  74. {0, 0},
  75. };
  76. static const struct clk_div_table dtable_16_128[] = {
  77. {0, 16},
  78. {1, 32},
  79. {2, 64},
  80. {3, 128},
  81. {0, 0},
  82. };
  83. /* Mux clock tables */
  84. static const char * const sel_pll3_3[] = { ".pll3_533", ".pll3_400" };
  85. static const char * const sel_pll5_4[] = { ".pll5_foutpostdiv", ".pll5_fout1ph0" };
  86. static const char * const sel_pll6_2[] = { ".pll6_250", ".pll5_250" };
  87. static const char * const sel_shdi[] = { ".clk_533", ".clk_400", ".clk_266" };
  88. static const char * const sel_gpu2[] = { ".pll6", ".pll3_div2_2" };
  89. static const struct {
  90. struct cpg_core_clk common[56];
  91. #ifdef CONFIG_CLK_R9A07G054
  92. struct cpg_core_clk drp[0];
  93. #endif
  94. } core_clks __initconst = {
  95. .common = {
  96. /* External Clock Inputs */
  97. DEF_INPUT("extal", CLK_EXTAL),
  98. /* Internal Core Clocks */
  99. DEF_FIXED(".osc", R9A07G044_OSCCLK, CLK_EXTAL, 1, 1),
  100. DEF_FIXED(".osc_div1000", CLK_OSC_DIV1000, CLK_EXTAL, 1, 1000),
  101. DEF_SAMPLL(".pll1", CLK_PLL1, CLK_EXTAL, PLL146_CONF(0)),
  102. DEF_FIXED(".pll2", CLK_PLL2, CLK_EXTAL, 200, 3),
  103. DEF_FIXED(".pll2_533", CLK_PLL2_533, CLK_PLL2, 1, 3),
  104. DEF_FIXED(".pll3", CLK_PLL3, CLK_EXTAL, 200, 3),
  105. DEF_FIXED(".pll3_400", CLK_PLL3_400, CLK_PLL3, 1, 4),
  106. DEF_FIXED(".pll3_533", CLK_PLL3_533, CLK_PLL3, 1, 3),
  107. DEF_FIXED(".pll5", CLK_PLL5, CLK_EXTAL, 125, 1),
  108. DEF_FIXED(".pll5_fout3", CLK_PLL5_FOUT3, CLK_PLL5, 1, 6),
  109. DEF_FIXED(".pll6", CLK_PLL6, CLK_EXTAL, 125, 6),
  110. DEF_FIXED(".pll2_div2", CLK_PLL2_DIV2, CLK_PLL2, 1, 2),
  111. DEF_FIXED(".clk_800", CLK_PLL2_800, CLK_PLL2, 1, 2),
  112. DEF_FIXED(".clk_533", CLK_PLL2_SDHI_533, CLK_PLL2, 1, 3),
  113. DEF_FIXED(".clk_400", CLK_PLL2_SDHI_400, CLK_PLL2_800, 1, 2),
  114. DEF_FIXED(".clk_266", CLK_PLL2_SDHI_266, CLK_PLL2_SDHI_533, 1, 2),
  115. DEF_FIXED(".pll2_div2_8", CLK_PLL2_DIV2_8, CLK_PLL2_DIV2, 1, 8),
  116. DEF_FIXED(".pll2_div2_10", CLK_PLL2_DIV2_10, CLK_PLL2_DIV2, 1, 10),
  117. DEF_FIXED(".pll2_533_div2", CLK_PLL2_533_DIV2, CLK_PLL2_533, 1, 2),
  118. DEF_FIXED(".pll3_div2", CLK_PLL3_DIV2, CLK_PLL3, 1, 2),
  119. DEF_FIXED(".pll3_div2_2", CLK_PLL3_DIV2_2, CLK_PLL3_DIV2, 1, 2),
  120. DEF_FIXED(".pll3_div2_4", CLK_PLL3_DIV2_4, CLK_PLL3_DIV2, 1, 4),
  121. DEF_FIXED(".pll3_div2_4_2", CLK_PLL3_DIV2_4_2, CLK_PLL3_DIV2_4, 1, 2),
  122. DEF_MUX_RO(".sel_pll3_3", CLK_SEL_PLL3_3, SEL_PLL3_3, sel_pll3_3),
  123. DEF_DIV("divpl3c", CLK_DIV_PLL3_C, CLK_SEL_PLL3_3, DIVPL3C, dtable_1_32),
  124. DEF_FIXED(".pll5_250", CLK_PLL5_250, CLK_PLL5_FOUT3, 1, 2),
  125. DEF_FIXED(".pll6_250", CLK_PLL6_250, CLK_PLL6, 1, 2),
  126. DEF_MUX_RO(".sel_gpu2", CLK_SEL_GPU2, SEL_GPU2, sel_gpu2),
  127. DEF_PLL5_FOUTPOSTDIV(".pll5_foutpostdiv", CLK_PLL5_FOUTPOSTDIV, CLK_EXTAL),
  128. DEF_FIXED(".pll5_fout1ph0", CLK_PLL5_FOUT1PH0, CLK_PLL5_FOUTPOSTDIV, 1, 2),
  129. DEF_PLL5_4_MUX(".sel_pll5_4", CLK_SEL_PLL5_4, SEL_PLL5_4, sel_pll5_4),
  130. DEF_DIV(".div_dsi_lpclk", CLK_DIV_DSI_LPCLK, CLK_PLL2_533_DIV2,
  131. DIVDSILPCLK, dtable_16_128),
  132. /* Core output clk */
  133. DEF_DIV("I", R9A07G044_CLK_I, CLK_PLL1, DIVPL1A, dtable_1_8),
  134. DEF_DIV("P0", R9A07G044_CLK_P0, CLK_PLL2_DIV2_8, DIVPL2A, dtable_1_32),
  135. DEF_FIXED("P0_DIV2", R9A07G044_CLK_P0_DIV2, R9A07G044_CLK_P0, 1, 2),
  136. DEF_FIXED("TSU", R9A07G044_CLK_TSU, CLK_PLL2_DIV2_10, 1, 1),
  137. DEF_DIV("P1", R9A07G044_CLK_P1, CLK_PLL3_DIV2_4, DIVPL3B, dtable_1_32),
  138. DEF_FIXED("P1_DIV2", CLK_P1_DIV2, R9A07G044_CLK_P1, 1, 2),
  139. DEF_DIV("P2", R9A07G044_CLK_P2, CLK_PLL3_DIV2_4_2, DIVPL3A, dtable_1_32),
  140. DEF_FIXED("M0", R9A07G044_CLK_M0, CLK_PLL3_DIV2_4, 1, 1),
  141. DEF_FIXED("ZT", R9A07G044_CLK_ZT, CLK_PLL3_DIV2_4_2, 1, 1),
  142. DEF_MUX("HP", R9A07G044_CLK_HP, SEL_PLL6_2, sel_pll6_2),
  143. DEF_FIXED("SPI0", R9A07G044_CLK_SPI0, CLK_DIV_PLL3_C, 1, 2),
  144. DEF_FIXED("SPI1", R9A07G044_CLK_SPI1, CLK_DIV_PLL3_C, 1, 4),
  145. DEF_SD_MUX("SD0", R9A07G044_CLK_SD0, SEL_SDHI0, sel_shdi),
  146. DEF_SD_MUX("SD1", R9A07G044_CLK_SD1, SEL_SDHI1, sel_shdi),
  147. DEF_FIXED("SD0_DIV4", CLK_SD0_DIV4, R9A07G044_CLK_SD0, 1, 4),
  148. DEF_FIXED("SD1_DIV4", CLK_SD1_DIV4, R9A07G044_CLK_SD1, 1, 4),
  149. DEF_DIV("G", R9A07G044_CLK_G, CLK_SEL_GPU2, DIVGPU, dtable_1_8),
  150. DEF_FIXED("M1", R9A07G044_CLK_M1, CLK_PLL5_FOUTPOSTDIV, 1, 1),
  151. DEF_FIXED("M2", R9A07G044_CLK_M2, CLK_PLL3_533, 1, 2),
  152. DEF_FIXED("M2_DIV2", CLK_M2_DIV2, R9A07G044_CLK_M2, 1, 2),
  153. DEF_DSI_DIV("DSI_DIV", CLK_DSI_DIV, CLK_SEL_PLL5_4, CLK_SET_RATE_PARENT),
  154. DEF_FIXED("M3", R9A07G044_CLK_M3, CLK_DSI_DIV, 1, 1),
  155. DEF_FIXED("M4", R9A07G044_CLK_M4, CLK_DIV_DSI_LPCLK, 1, 1),
  156. },
  157. #ifdef CONFIG_CLK_R9A07G054
  158. .drp = {
  159. },
  160. #endif
  161. };
  162. static const struct {
  163. struct rzg2l_mod_clk common[76];
  164. #ifdef CONFIG_CLK_R9A07G054
  165. struct rzg2l_mod_clk drp[0];
  166. #endif
  167. } mod_clks = {
  168. .common = {
  169. DEF_MOD("gic", R9A07G044_GIC600_GICCLK, R9A07G044_CLK_P1,
  170. 0x514, 0),
  171. DEF_MOD("ia55_pclk", R9A07G044_IA55_PCLK, R9A07G044_CLK_P2,
  172. 0x518, 0),
  173. DEF_MOD("ia55_clk", R9A07G044_IA55_CLK, R9A07G044_CLK_P1,
  174. 0x518, 1),
  175. DEF_MOD("dmac_aclk", R9A07G044_DMAC_ACLK, R9A07G044_CLK_P1,
  176. 0x52c, 0),
  177. DEF_MOD("dmac_pclk", R9A07G044_DMAC_PCLK, CLK_P1_DIV2,
  178. 0x52c, 1),
  179. DEF_MOD("ostm0_pclk", R9A07G044_OSTM0_PCLK, R9A07G044_CLK_P0,
  180. 0x534, 0),
  181. DEF_MOD("ostm1_pclk", R9A07G044_OSTM1_PCLK, R9A07G044_CLK_P0,
  182. 0x534, 1),
  183. DEF_MOD("ostm2_pclk", R9A07G044_OSTM2_PCLK, R9A07G044_CLK_P0,
  184. 0x534, 2),
  185. DEF_MOD("gpt_pclk", R9A07G044_GPT_PCLK, R9A07G044_CLK_P0,
  186. 0x540, 0),
  187. DEF_MOD("poeg_a_clkp", R9A07G044_POEG_A_CLKP, R9A07G044_CLK_P0,
  188. 0x544, 0),
  189. DEF_MOD("poeg_b_clkp", R9A07G044_POEG_B_CLKP, R9A07G044_CLK_P0,
  190. 0x544, 1),
  191. DEF_MOD("poeg_c_clkp", R9A07G044_POEG_C_CLKP, R9A07G044_CLK_P0,
  192. 0x544, 2),
  193. DEF_MOD("poeg_d_clkp", R9A07G044_POEG_D_CLKP, R9A07G044_CLK_P0,
  194. 0x544, 3),
  195. DEF_MOD("wdt0_pclk", R9A07G044_WDT0_PCLK, R9A07G044_CLK_P0,
  196. 0x548, 0),
  197. DEF_MOD("wdt0_clk", R9A07G044_WDT0_CLK, R9A07G044_OSCCLK,
  198. 0x548, 1),
  199. DEF_MOD("wdt1_pclk", R9A07G044_WDT1_PCLK, R9A07G044_CLK_P0,
  200. 0x548, 2),
  201. DEF_MOD("wdt1_clk", R9A07G044_WDT1_CLK, R9A07G044_OSCCLK,
  202. 0x548, 3),
  203. DEF_MOD("wdt2_pclk", R9A07G044_WDT2_PCLK, R9A07G044_CLK_P0,
  204. 0x548, 4),
  205. DEF_MOD("wdt2_clk", R9A07G044_WDT2_CLK, R9A07G044_OSCCLK,
  206. 0x548, 5),
  207. DEF_MOD("spi_clk2", R9A07G044_SPI_CLK2, R9A07G044_CLK_SPI1,
  208. 0x550, 0),
  209. DEF_MOD("spi_clk", R9A07G044_SPI_CLK, R9A07G044_CLK_SPI0,
  210. 0x550, 1),
  211. DEF_MOD("sdhi0_imclk", R9A07G044_SDHI0_IMCLK, CLK_SD0_DIV4,
  212. 0x554, 0),
  213. DEF_MOD("sdhi0_imclk2", R9A07G044_SDHI0_IMCLK2, CLK_SD0_DIV4,
  214. 0x554, 1),
  215. DEF_MOD("sdhi0_clk_hs", R9A07G044_SDHI0_CLK_HS, R9A07G044_CLK_SD0,
  216. 0x554, 2),
  217. DEF_MOD("sdhi0_aclk", R9A07G044_SDHI0_ACLK, R9A07G044_CLK_P1,
  218. 0x554, 3),
  219. DEF_MOD("sdhi1_imclk", R9A07G044_SDHI1_IMCLK, CLK_SD1_DIV4,
  220. 0x554, 4),
  221. DEF_MOD("sdhi1_imclk2", R9A07G044_SDHI1_IMCLK2, CLK_SD1_DIV4,
  222. 0x554, 5),
  223. DEF_MOD("sdhi1_clk_hs", R9A07G044_SDHI1_CLK_HS, R9A07G044_CLK_SD1,
  224. 0x554, 6),
  225. DEF_MOD("sdhi1_aclk", R9A07G044_SDHI1_ACLK, R9A07G044_CLK_P1,
  226. 0x554, 7),
  227. DEF_MOD("gpu_clk", R9A07G044_GPU_CLK, R9A07G044_CLK_G,
  228. 0x558, 0),
  229. DEF_MOD("gpu_axi_clk", R9A07G044_GPU_AXI_CLK, R9A07G044_CLK_P1,
  230. 0x558, 1),
  231. DEF_MOD("gpu_ace_clk", R9A07G044_GPU_ACE_CLK, R9A07G044_CLK_P1,
  232. 0x558, 2),
  233. DEF_MOD("dsi_pll_clk", R9A07G044_MIPI_DSI_PLLCLK, R9A07G044_CLK_M1,
  234. 0x568, 0),
  235. DEF_MOD("dsi_sys_clk", R9A07G044_MIPI_DSI_SYSCLK, CLK_M2_DIV2,
  236. 0x568, 1),
  237. DEF_MOD("dsi_aclk", R9A07G044_MIPI_DSI_ACLK, R9A07G044_CLK_P1,
  238. 0x568, 2),
  239. DEF_MOD("dsi_pclk", R9A07G044_MIPI_DSI_PCLK, R9A07G044_CLK_P2,
  240. 0x568, 3),
  241. DEF_MOD("dsi_vclk", R9A07G044_MIPI_DSI_VCLK, R9A07G044_CLK_M3,
  242. 0x568, 4),
  243. DEF_MOD("dsi_lpclk", R9A07G044_MIPI_DSI_LPCLK, R9A07G044_CLK_M4,
  244. 0x568, 5),
  245. DEF_COUPLED("lcdc_a", R9A07G044_LCDC_CLK_A, R9A07G044_CLK_M0,
  246. 0x56c, 0),
  247. DEF_COUPLED("lcdc_p", R9A07G044_LCDC_CLK_P, R9A07G044_CLK_ZT,
  248. 0x56c, 0),
  249. DEF_MOD("lcdc_clk_d", R9A07G044_LCDC_CLK_D, R9A07G044_CLK_M3,
  250. 0x56c, 1),
  251. DEF_MOD("ssi0_pclk", R9A07G044_SSI0_PCLK2, R9A07G044_CLK_P0,
  252. 0x570, 0),
  253. DEF_MOD("ssi0_sfr", R9A07G044_SSI0_PCLK_SFR, R9A07G044_CLK_P0,
  254. 0x570, 1),
  255. DEF_MOD("ssi1_pclk", R9A07G044_SSI1_PCLK2, R9A07G044_CLK_P0,
  256. 0x570, 2),
  257. DEF_MOD("ssi1_sfr", R9A07G044_SSI1_PCLK_SFR, R9A07G044_CLK_P0,
  258. 0x570, 3),
  259. DEF_MOD("ssi2_pclk", R9A07G044_SSI2_PCLK2, R9A07G044_CLK_P0,
  260. 0x570, 4),
  261. DEF_MOD("ssi2_sfr", R9A07G044_SSI2_PCLK_SFR, R9A07G044_CLK_P0,
  262. 0x570, 5),
  263. DEF_MOD("ssi3_pclk", R9A07G044_SSI3_PCLK2, R9A07G044_CLK_P0,
  264. 0x570, 6),
  265. DEF_MOD("ssi3_sfr", R9A07G044_SSI3_PCLK_SFR, R9A07G044_CLK_P0,
  266. 0x570, 7),
  267. DEF_MOD("usb0_host", R9A07G044_USB_U2H0_HCLK, R9A07G044_CLK_P1,
  268. 0x578, 0),
  269. DEF_MOD("usb1_host", R9A07G044_USB_U2H1_HCLK, R9A07G044_CLK_P1,
  270. 0x578, 1),
  271. DEF_MOD("usb0_func", R9A07G044_USB_U2P_EXR_CPUCLK, R9A07G044_CLK_P1,
  272. 0x578, 2),
  273. DEF_MOD("usb_pclk", R9A07G044_USB_PCLK, R9A07G044_CLK_P1,
  274. 0x578, 3),
  275. DEF_COUPLED("eth0_axi", R9A07G044_ETH0_CLK_AXI, R9A07G044_CLK_M0,
  276. 0x57c, 0),
  277. DEF_COUPLED("eth0_chi", R9A07G044_ETH0_CLK_CHI, R9A07G044_CLK_ZT,
  278. 0x57c, 0),
  279. DEF_COUPLED("eth1_axi", R9A07G044_ETH1_CLK_AXI, R9A07G044_CLK_M0,
  280. 0x57c, 1),
  281. DEF_COUPLED("eth1_chi", R9A07G044_ETH1_CLK_CHI, R9A07G044_CLK_ZT,
  282. 0x57c, 1),
  283. DEF_MOD("i2c0", R9A07G044_I2C0_PCLK, R9A07G044_CLK_P0,
  284. 0x580, 0),
  285. DEF_MOD("i2c1", R9A07G044_I2C1_PCLK, R9A07G044_CLK_P0,
  286. 0x580, 1),
  287. DEF_MOD("i2c2", R9A07G044_I2C2_PCLK, R9A07G044_CLK_P0,
  288. 0x580, 2),
  289. DEF_MOD("i2c3", R9A07G044_I2C3_PCLK, R9A07G044_CLK_P0,
  290. 0x580, 3),
  291. DEF_MOD("scif0", R9A07G044_SCIF0_CLK_PCK, R9A07G044_CLK_P0,
  292. 0x584, 0),
  293. DEF_MOD("scif1", R9A07G044_SCIF1_CLK_PCK, R9A07G044_CLK_P0,
  294. 0x584, 1),
  295. DEF_MOD("scif2", R9A07G044_SCIF2_CLK_PCK, R9A07G044_CLK_P0,
  296. 0x584, 2),
  297. DEF_MOD("scif3", R9A07G044_SCIF3_CLK_PCK, R9A07G044_CLK_P0,
  298. 0x584, 3),
  299. DEF_MOD("scif4", R9A07G044_SCIF4_CLK_PCK, R9A07G044_CLK_P0,
  300. 0x584, 4),
  301. DEF_MOD("sci0", R9A07G044_SCI0_CLKP, R9A07G044_CLK_P0,
  302. 0x588, 0),
  303. DEF_MOD("sci1", R9A07G044_SCI1_CLKP, R9A07G044_CLK_P0,
  304. 0x588, 1),
  305. DEF_MOD("rspi0", R9A07G044_RSPI0_CLKB, R9A07G044_CLK_P0,
  306. 0x590, 0),
  307. DEF_MOD("rspi1", R9A07G044_RSPI1_CLKB, R9A07G044_CLK_P0,
  308. 0x590, 1),
  309. DEF_MOD("rspi2", R9A07G044_RSPI2_CLKB, R9A07G044_CLK_P0,
  310. 0x590, 2),
  311. DEF_MOD("canfd", R9A07G044_CANFD_PCLK, R9A07G044_CLK_P0,
  312. 0x594, 0),
  313. DEF_MOD("gpio", R9A07G044_GPIO_HCLK, R9A07G044_OSCCLK,
  314. 0x598, 0),
  315. DEF_MOD("adc_adclk", R9A07G044_ADC_ADCLK, R9A07G044_CLK_TSU,
  316. 0x5a8, 0),
  317. DEF_MOD("adc_pclk", R9A07G044_ADC_PCLK, R9A07G044_CLK_P0,
  318. 0x5a8, 1),
  319. DEF_MOD("tsu_pclk", R9A07G044_TSU_PCLK, R9A07G044_CLK_TSU,
  320. 0x5ac, 0),
  321. },
  322. #ifdef CONFIG_CLK_R9A07G054
  323. .drp = {
  324. },
  325. #endif
  326. };
  327. static struct rzg2l_reset r9a07g044_resets[] = {
  328. DEF_RST(R9A07G044_GIC600_GICRESET_N, 0x814, 0),
  329. DEF_RST(R9A07G044_GIC600_DBG_GICRESET_N, 0x814, 1),
  330. DEF_RST(R9A07G044_IA55_RESETN, 0x818, 0),
  331. DEF_RST(R9A07G044_DMAC_ARESETN, 0x82c, 0),
  332. DEF_RST(R9A07G044_DMAC_RST_ASYNC, 0x82c, 1),
  333. DEF_RST(R9A07G044_OSTM0_PRESETZ, 0x834, 0),
  334. DEF_RST(R9A07G044_OSTM1_PRESETZ, 0x834, 1),
  335. DEF_RST(R9A07G044_OSTM2_PRESETZ, 0x834, 2),
  336. DEF_RST(R9A07G044_GPT_RST_C, 0x840, 0),
  337. DEF_RST(R9A07G044_POEG_A_RST, 0x844, 0),
  338. DEF_RST(R9A07G044_POEG_B_RST, 0x844, 1),
  339. DEF_RST(R9A07G044_POEG_C_RST, 0x844, 2),
  340. DEF_RST(R9A07G044_POEG_D_RST, 0x844, 3),
  341. DEF_RST(R9A07G044_WDT0_PRESETN, 0x848, 0),
  342. DEF_RST(R9A07G044_WDT1_PRESETN, 0x848, 1),
  343. DEF_RST(R9A07G044_WDT2_PRESETN, 0x848, 2),
  344. DEF_RST(R9A07G044_SPI_RST, 0x850, 0),
  345. DEF_RST(R9A07G044_SDHI0_IXRST, 0x854, 0),
  346. DEF_RST(R9A07G044_SDHI1_IXRST, 0x854, 1),
  347. DEF_RST(R9A07G044_GPU_RESETN, 0x858, 0),
  348. DEF_RST(R9A07G044_GPU_AXI_RESETN, 0x858, 1),
  349. DEF_RST(R9A07G044_GPU_ACE_RESETN, 0x858, 2),
  350. DEF_RST(R9A07G044_MIPI_DSI_CMN_RSTB, 0x868, 0),
  351. DEF_RST(R9A07G044_MIPI_DSI_ARESET_N, 0x868, 1),
  352. DEF_RST(R9A07G044_MIPI_DSI_PRESET_N, 0x868, 2),
  353. DEF_RST(R9A07G044_LCDC_RESET_N, 0x86c, 0),
  354. DEF_RST(R9A07G044_SSI0_RST_M2_REG, 0x870, 0),
  355. DEF_RST(R9A07G044_SSI1_RST_M2_REG, 0x870, 1),
  356. DEF_RST(R9A07G044_SSI2_RST_M2_REG, 0x870, 2),
  357. DEF_RST(R9A07G044_SSI3_RST_M2_REG, 0x870, 3),
  358. DEF_RST(R9A07G044_USB_U2H0_HRESETN, 0x878, 0),
  359. DEF_RST(R9A07G044_USB_U2H1_HRESETN, 0x878, 1),
  360. DEF_RST(R9A07G044_USB_U2P_EXL_SYSRST, 0x878, 2),
  361. DEF_RST(R9A07G044_USB_PRESETN, 0x878, 3),
  362. DEF_RST(R9A07G044_ETH0_RST_HW_N, 0x87c, 0),
  363. DEF_RST(R9A07G044_ETH1_RST_HW_N, 0x87c, 1),
  364. DEF_RST(R9A07G044_I2C0_MRST, 0x880, 0),
  365. DEF_RST(R9A07G044_I2C1_MRST, 0x880, 1),
  366. DEF_RST(R9A07G044_I2C2_MRST, 0x880, 2),
  367. DEF_RST(R9A07G044_I2C3_MRST, 0x880, 3),
  368. DEF_RST(R9A07G044_SCIF0_RST_SYSTEM_N, 0x884, 0),
  369. DEF_RST(R9A07G044_SCIF1_RST_SYSTEM_N, 0x884, 1),
  370. DEF_RST(R9A07G044_SCIF2_RST_SYSTEM_N, 0x884, 2),
  371. DEF_RST(R9A07G044_SCIF3_RST_SYSTEM_N, 0x884, 3),
  372. DEF_RST(R9A07G044_SCIF4_RST_SYSTEM_N, 0x884, 4),
  373. DEF_RST(R9A07G044_SCI0_RST, 0x888, 0),
  374. DEF_RST(R9A07G044_SCI1_RST, 0x888, 1),
  375. DEF_RST(R9A07G044_RSPI0_RST, 0x890, 0),
  376. DEF_RST(R9A07G044_RSPI1_RST, 0x890, 1),
  377. DEF_RST(R9A07G044_RSPI2_RST, 0x890, 2),
  378. DEF_RST(R9A07G044_CANFD_RSTP_N, 0x894, 0),
  379. DEF_RST(R9A07G044_CANFD_RSTC_N, 0x894, 1),
  380. DEF_RST(R9A07G044_GPIO_RSTN, 0x898, 0),
  381. DEF_RST(R9A07G044_GPIO_PORT_RESETN, 0x898, 1),
  382. DEF_RST(R9A07G044_GPIO_SPARE_RESETN, 0x898, 2),
  383. DEF_RST(R9A07G044_ADC_PRESETN, 0x8a8, 0),
  384. DEF_RST(R9A07G044_ADC_ADRST_N, 0x8a8, 1),
  385. DEF_RST(R9A07G044_TSU_PRESETN, 0x8ac, 0),
  386. };
  387. static const unsigned int r9a07g044_crit_mod_clks[] __initconst = {
  388. MOD_CLK_BASE + R9A07G044_GIC600_GICCLK,
  389. MOD_CLK_BASE + R9A07G044_IA55_CLK,
  390. MOD_CLK_BASE + R9A07G044_DMAC_ACLK,
  391. };
  392. #ifdef CONFIG_CLK_R9A07G044
  393. const struct rzg2l_cpg_info r9a07g044_cpg_info = {
  394. /* Core Clocks */
  395. .core_clks = core_clks.common,
  396. .num_core_clks = ARRAY_SIZE(core_clks.common),
  397. .last_dt_core_clk = LAST_DT_CORE_CLK,
  398. .num_total_core_clks = MOD_CLK_BASE,
  399. /* Critical Module Clocks */
  400. .crit_mod_clks = r9a07g044_crit_mod_clks,
  401. .num_crit_mod_clks = ARRAY_SIZE(r9a07g044_crit_mod_clks),
  402. /* Module Clocks */
  403. .mod_clks = mod_clks.common,
  404. .num_mod_clks = ARRAY_SIZE(mod_clks.common),
  405. .num_hw_mod_clks = R9A07G044_TSU_PCLK + 1,
  406. /* Resets */
  407. .resets = r9a07g044_resets,
  408. .num_resets = R9A07G044_TSU_PRESETN + 1, /* Last reset ID + 1 */
  409. .has_clk_mon_regs = true,
  410. };
  411. #endif
  412. #ifdef CONFIG_CLK_R9A07G054
  413. const struct rzg2l_cpg_info r9a07g054_cpg_info = {
  414. /* Core Clocks */
  415. .core_clks = core_clks.common,
  416. .num_core_clks = ARRAY_SIZE(core_clks.common) + ARRAY_SIZE(core_clks.drp),
  417. .last_dt_core_clk = LAST_DT_CORE_CLK,
  418. .num_total_core_clks = MOD_CLK_BASE,
  419. /* Critical Module Clocks */
  420. .crit_mod_clks = r9a07g044_crit_mod_clks,
  421. .num_crit_mod_clks = ARRAY_SIZE(r9a07g044_crit_mod_clks),
  422. /* Module Clocks */
  423. .mod_clks = mod_clks.common,
  424. .num_mod_clks = ARRAY_SIZE(mod_clks.common) + ARRAY_SIZE(mod_clks.drp),
  425. .num_hw_mod_clks = R9A07G054_STPAI_ACLK_DRP + 1,
  426. /* Resets */
  427. .resets = r9a07g044_resets,
  428. .num_resets = R9A07G054_STPAI_ARESETN + 1, /* Last reset ID + 1 */
  429. .has_clk_mon_regs = true,
  430. };
  431. #endif