tcsrcc-pineapple.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022, 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/err.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/of.h>
  12. #include <linux/regmap.h>
  13. #include <dt-bindings/clock/qcom,tcsrcc-pineapple.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-pll.h"
  17. #include "clk-rcg.h"
  18. #include "clk-regmap.h"
  19. #include "clk-regmap-divider.h"
  20. #include "clk-regmap-mux.h"
  21. #include "common.h"
  22. #include "reset.h"
  23. #include "vdd-level.h"
  24. static struct clk_branch tcsr_pcie_0_clkref_en = {
  25. .halt_reg = 0xb1100,
  26. .halt_check = BRANCH_HALT_DELAY,
  27. .clkr = {
  28. .enable_reg = 0xb1100,
  29. .enable_mask = BIT(0),
  30. .hw.init = &(const struct clk_init_data){
  31. .name = "tcsr_pcie_0_clkref_en",
  32. .ops = &clk_branch2_ops,
  33. },
  34. },
  35. };
  36. static struct clk_branch tcsr_pcie_1_clkref_en = {
  37. .halt_reg = 0xb1114,
  38. .halt_check = BRANCH_HALT_DELAY,
  39. .clkr = {
  40. .enable_reg = 0xb1114,
  41. .enable_mask = BIT(0),
  42. .hw.init = &(const struct clk_init_data){
  43. .name = "tcsr_pcie_1_clkref_en",
  44. .ops = &clk_branch2_ops,
  45. },
  46. },
  47. };
  48. static struct clk_branch tcsr_ufs_clkref_en = {
  49. .halt_reg = 0xb1110,
  50. .halt_check = BRANCH_HALT_DELAY,
  51. .clkr = {
  52. .enable_reg = 0xb1110,
  53. .enable_mask = BIT(0),
  54. .hw.init = &(const struct clk_init_data){
  55. .name = "tcsr_ufs_clkref_en",
  56. .ops = &clk_branch2_ops,
  57. },
  58. },
  59. };
  60. static struct clk_branch tcsr_ufs_pad_clkref_en = {
  61. .halt_reg = 0xb1104,
  62. .halt_check = BRANCH_HALT_DELAY,
  63. .clkr = {
  64. .enable_reg = 0xb1104,
  65. .enable_mask = BIT(0),
  66. .hw.init = &(const struct clk_init_data){
  67. .name = "tcsr_ufs_pad_clkref_en",
  68. .ops = &clk_branch2_ops,
  69. },
  70. },
  71. };
  72. static struct clk_branch tcsr_usb2_clkref_en = {
  73. .halt_reg = 0xb1118,
  74. .halt_check = BRANCH_HALT_DELAY,
  75. .clkr = {
  76. .enable_reg = 0xb1118,
  77. .enable_mask = BIT(0),
  78. .hw.init = &(const struct clk_init_data){
  79. .name = "tcsr_usb2_clkref_en",
  80. .ops = &clk_branch2_ops,
  81. },
  82. },
  83. };
  84. static struct clk_branch tcsr_usb3_clkref_en = {
  85. .halt_reg = 0xb1108,
  86. .halt_check = BRANCH_HALT_DELAY,
  87. .clkr = {
  88. .enable_reg = 0xb1108,
  89. .enable_mask = BIT(0),
  90. .hw.init = &(const struct clk_init_data){
  91. .name = "tcsr_usb3_clkref_en",
  92. .ops = &clk_branch2_ops,
  93. },
  94. },
  95. };
  96. static struct clk_regmap *tcsr_cc_pineapple_clocks[] = {
  97. [TCSR_PCIE_0_CLKREF_EN] = &tcsr_pcie_0_clkref_en.clkr,
  98. [TCSR_PCIE_1_CLKREF_EN] = &tcsr_pcie_1_clkref_en.clkr,
  99. [TCSR_UFS_CLKREF_EN] = &tcsr_ufs_clkref_en.clkr,
  100. [TCSR_UFS_PAD_CLKREF_EN] = &tcsr_ufs_pad_clkref_en.clkr,
  101. [TCSR_USB2_CLKREF_EN] = &tcsr_usb2_clkref_en.clkr,
  102. [TCSR_USB3_CLKREF_EN] = &tcsr_usb3_clkref_en.clkr,
  103. };
  104. static const struct regmap_config tcsr_cc_pineapple_regmap_config = {
  105. .reg_bits = 32,
  106. .reg_stride = 4,
  107. .val_bits = 32,
  108. .max_register = 0xbb000,
  109. .fast_io = true,
  110. };
  111. static const struct qcom_cc_desc tcsr_cc_pineapple_desc = {
  112. .config = &tcsr_cc_pineapple_regmap_config,
  113. .clks = tcsr_cc_pineapple_clocks,
  114. .num_clks = ARRAY_SIZE(tcsr_cc_pineapple_clocks),
  115. };
  116. static const struct of_device_id tcsr_cc_pineapple_match_table[] = {
  117. { .compatible = "qcom,pineapple-tcsrcc" },
  118. { .compatible = "qcom,volcano-tcsrcc" },
  119. { }
  120. };
  121. MODULE_DEVICE_TABLE(of, tcsr_cc_pineapple_match_table);
  122. static int tcsr_cc_volcano_fixup(struct platform_device *pdev)
  123. {
  124. const char *compat = NULL;
  125. int compatlen = 0;
  126. compat = of_get_property(pdev->dev.of_node, "compatible", &compatlen);
  127. if (!compat || compatlen <= 0)
  128. return -EINVAL;
  129. if (strcmp(compat, "qcom,volcano-tcsrcc"))
  130. return 0;
  131. tcsr_ufs_clkref_en.halt_reg = 0xb1118;
  132. tcsr_ufs_clkref_en.clkr.enable_reg = 0xb1118;
  133. tcsr_cc_pineapple_clocks[TCSR_USB2_CLKREF_EN] = NULL;
  134. tcsr_cc_pineapple_clocks[TCSR_USB3_CLKREF_EN] = NULL;
  135. return 0;
  136. }
  137. static int tcsr_cc_pineapple_probe(struct platform_device *pdev)
  138. {
  139. struct regmap *regmap;
  140. int ret;
  141. regmap = qcom_cc_map(pdev, &tcsr_cc_pineapple_desc);
  142. if (IS_ERR(regmap))
  143. return PTR_ERR(regmap);
  144. ret = tcsr_cc_volcano_fixup(pdev);
  145. if (ret)
  146. return ret;
  147. ret = qcom_cc_really_probe(pdev, &tcsr_cc_pineapple_desc, regmap);
  148. if (ret) {
  149. dev_err(&pdev->dev, "Failed to register TCSR CC clocks\n");
  150. return ret;
  151. }
  152. dev_info(&pdev->dev, "Registered TCSR CC clocks\n");
  153. return ret;
  154. }
  155. static void tcsr_cc_pineapple_sync_state(struct device *dev)
  156. {
  157. qcom_cc_sync_state(dev, &tcsr_cc_pineapple_desc);
  158. }
  159. static struct platform_driver tcsr_cc_pineapple_driver = {
  160. .probe = tcsr_cc_pineapple_probe,
  161. .driver = {
  162. .name = "tcsr_cc-pineapple",
  163. .of_match_table = tcsr_cc_pineapple_match_table,
  164. .sync_state = tcsr_cc_pineapple_sync_state,
  165. },
  166. };
  167. static int __init tcsr_cc_pineapple_init(void)
  168. {
  169. return platform_driver_register(&tcsr_cc_pineapple_driver);
  170. }
  171. subsys_initcall(tcsr_cc_pineapple_init);
  172. static void __exit tcsr_cc_pineapple_exit(void)
  173. {
  174. platform_driver_unregister(&tcsr_cc_pineapple_driver);
  175. }
  176. module_exit(tcsr_cc_pineapple_exit);
  177. MODULE_DESCRIPTION("QTI TCSR_CC PINEAPPLE Driver");
  178. MODULE_LICENSE("GPL v2");