mmcc-msm8998.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,mmcc-msm8998.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-regmap-divider.h"
  19. #include "clk-alpha-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. enum {
  25. P_XO,
  26. P_GPLL0,
  27. P_GPLL0_DIV,
  28. P_MMPLL0_OUT_EVEN,
  29. P_MMPLL1_OUT_EVEN,
  30. P_MMPLL3_OUT_EVEN,
  31. P_MMPLL4_OUT_EVEN,
  32. P_MMPLL5_OUT_EVEN,
  33. P_MMPLL6_OUT_EVEN,
  34. P_MMPLL7_OUT_EVEN,
  35. P_MMPLL10_OUT_EVEN,
  36. P_DSI0PLL,
  37. P_DSI1PLL,
  38. P_DSI0PLL_BYTE,
  39. P_DSI1PLL_BYTE,
  40. P_HDMIPLL,
  41. P_DPVCO,
  42. P_DPLINK,
  43. P_CORE_BI_PLL_TEST_SE,
  44. };
  45. static struct clk_fixed_factor gpll0_div = {
  46. .mult = 1,
  47. .div = 2,
  48. .hw.init = &(struct clk_init_data){
  49. .name = "mmss_gpll0_div",
  50. .parent_data = &(const struct clk_parent_data){
  51. .fw_name = "gpll0"
  52. },
  53. .num_parents = 1,
  54. .ops = &clk_fixed_factor_ops,
  55. },
  56. };
  57. static const struct clk_div_table post_div_table_fabia_even[] = {
  58. { 0x0, 1 },
  59. { 0x1, 2 },
  60. { 0x3, 4 },
  61. { 0x7, 8 },
  62. { }
  63. };
  64. static struct clk_alpha_pll mmpll0 = {
  65. .offset = 0xc000,
  66. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  67. .clkr = {
  68. .enable_reg = 0x1e0,
  69. .enable_mask = BIT(0),
  70. .hw.init = &(struct clk_init_data){
  71. .name = "mmpll0",
  72. .parent_data = &(const struct clk_parent_data){
  73. .fw_name = "xo"
  74. },
  75. .num_parents = 1,
  76. .ops = &clk_alpha_pll_fixed_fabia_ops,
  77. },
  78. },
  79. };
  80. static struct clk_alpha_pll_postdiv mmpll0_out_even = {
  81. .offset = 0xc000,
  82. .post_div_shift = 8,
  83. .post_div_table = post_div_table_fabia_even,
  84. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  85. .width = 4,
  86. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  87. .clkr.hw.init = &(struct clk_init_data){
  88. .name = "mmpll0_out_even",
  89. .parent_hws = (const struct clk_hw *[]){ &mmpll0.clkr.hw },
  90. .num_parents = 1,
  91. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  92. },
  93. };
  94. static struct clk_alpha_pll mmpll1 = {
  95. .offset = 0xc050,
  96. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  97. .clkr = {
  98. .enable_reg = 0x1e0,
  99. .enable_mask = BIT(1),
  100. .hw.init = &(struct clk_init_data){
  101. .name = "mmpll1",
  102. .parent_data = &(const struct clk_parent_data){
  103. .fw_name = "xo"
  104. },
  105. .num_parents = 1,
  106. .ops = &clk_alpha_pll_fixed_fabia_ops,
  107. },
  108. },
  109. };
  110. static struct clk_alpha_pll_postdiv mmpll1_out_even = {
  111. .offset = 0xc050,
  112. .post_div_shift = 8,
  113. .post_div_table = post_div_table_fabia_even,
  114. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  115. .width = 4,
  116. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  117. .clkr.hw.init = &(struct clk_init_data){
  118. .name = "mmpll1_out_even",
  119. .parent_hws = (const struct clk_hw *[]){ &mmpll1.clkr.hw },
  120. .num_parents = 1,
  121. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  122. },
  123. };
  124. static struct clk_alpha_pll mmpll3 = {
  125. .offset = 0x0,
  126. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  127. .clkr.hw.init = &(struct clk_init_data){
  128. .name = "mmpll3",
  129. .parent_data = &(const struct clk_parent_data){
  130. .fw_name = "xo"
  131. },
  132. .num_parents = 1,
  133. .ops = &clk_alpha_pll_fixed_fabia_ops,
  134. },
  135. };
  136. static struct clk_alpha_pll_postdiv mmpll3_out_even = {
  137. .offset = 0x0,
  138. .post_div_shift = 8,
  139. .post_div_table = post_div_table_fabia_even,
  140. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  141. .width = 4,
  142. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  143. .clkr.hw.init = &(struct clk_init_data){
  144. .name = "mmpll3_out_even",
  145. .parent_hws = (const struct clk_hw *[]){ &mmpll3.clkr.hw },
  146. .num_parents = 1,
  147. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  148. },
  149. };
  150. static struct clk_alpha_pll mmpll4 = {
  151. .offset = 0x50,
  152. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  153. .clkr.hw.init = &(struct clk_init_data){
  154. .name = "mmpll4",
  155. .parent_data = &(const struct clk_parent_data){
  156. .fw_name = "xo"
  157. },
  158. .num_parents = 1,
  159. .ops = &clk_alpha_pll_fixed_fabia_ops,
  160. },
  161. };
  162. static struct clk_alpha_pll_postdiv mmpll4_out_even = {
  163. .offset = 0x50,
  164. .post_div_shift = 8,
  165. .post_div_table = post_div_table_fabia_even,
  166. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  167. .width = 4,
  168. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  169. .clkr.hw.init = &(struct clk_init_data){
  170. .name = "mmpll4_out_even",
  171. .parent_hws = (const struct clk_hw *[]){ &mmpll4.clkr.hw },
  172. .num_parents = 1,
  173. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  174. },
  175. };
  176. static struct clk_alpha_pll mmpll5 = {
  177. .offset = 0xa0,
  178. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  179. .clkr.hw.init = &(struct clk_init_data){
  180. .name = "mmpll5",
  181. .parent_data = &(const struct clk_parent_data){
  182. .fw_name = "xo"
  183. },
  184. .num_parents = 1,
  185. .ops = &clk_alpha_pll_fixed_fabia_ops,
  186. },
  187. };
  188. static struct clk_alpha_pll_postdiv mmpll5_out_even = {
  189. .offset = 0xa0,
  190. .post_div_shift = 8,
  191. .post_div_table = post_div_table_fabia_even,
  192. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  193. .width = 4,
  194. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  195. .clkr.hw.init = &(struct clk_init_data){
  196. .name = "mmpll5_out_even",
  197. .parent_hws = (const struct clk_hw *[]){ &mmpll5.clkr.hw },
  198. .num_parents = 1,
  199. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  200. },
  201. };
  202. static struct clk_alpha_pll mmpll6 = {
  203. .offset = 0xf0,
  204. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  205. .clkr.hw.init = &(struct clk_init_data){
  206. .name = "mmpll6",
  207. .parent_data = &(const struct clk_parent_data){
  208. .fw_name = "xo"
  209. },
  210. .num_parents = 1,
  211. .ops = &clk_alpha_pll_fixed_fabia_ops,
  212. },
  213. };
  214. static struct clk_alpha_pll_postdiv mmpll6_out_even = {
  215. .offset = 0xf0,
  216. .post_div_shift = 8,
  217. .post_div_table = post_div_table_fabia_even,
  218. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  219. .width = 4,
  220. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  221. .clkr.hw.init = &(struct clk_init_data){
  222. .name = "mmpll6_out_even",
  223. .parent_hws = (const struct clk_hw *[]){ &mmpll6.clkr.hw },
  224. .num_parents = 1,
  225. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  226. },
  227. };
  228. static struct clk_alpha_pll mmpll7 = {
  229. .offset = 0x140,
  230. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  231. .clkr.hw.init = &(struct clk_init_data){
  232. .name = "mmpll7",
  233. .parent_data = &(const struct clk_parent_data){
  234. .fw_name = "xo"
  235. },
  236. .num_parents = 1,
  237. .ops = &clk_alpha_pll_fixed_fabia_ops,
  238. },
  239. };
  240. static struct clk_alpha_pll_postdiv mmpll7_out_even = {
  241. .offset = 0x140,
  242. .post_div_shift = 8,
  243. .post_div_table = post_div_table_fabia_even,
  244. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  245. .width = 4,
  246. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "mmpll7_out_even",
  249. .parent_hws = (const struct clk_hw *[]){ &mmpll7.clkr.hw },
  250. .num_parents = 1,
  251. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  252. },
  253. };
  254. static struct clk_alpha_pll mmpll10 = {
  255. .offset = 0x190,
  256. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  257. .clkr.hw.init = &(struct clk_init_data){
  258. .name = "mmpll10",
  259. .parent_data = &(const struct clk_parent_data){
  260. .fw_name = "xo"
  261. },
  262. .num_parents = 1,
  263. .ops = &clk_alpha_pll_fixed_fabia_ops,
  264. },
  265. };
  266. static struct clk_alpha_pll_postdiv mmpll10_out_even = {
  267. .offset = 0x190,
  268. .post_div_shift = 8,
  269. .post_div_table = post_div_table_fabia_even,
  270. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  271. .width = 4,
  272. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  273. .clkr.hw.init = &(struct clk_init_data){
  274. .name = "mmpll10_out_even",
  275. .parent_hws = (const struct clk_hw *[]){ &mmpll10.clkr.hw },
  276. .num_parents = 1,
  277. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  278. },
  279. };
  280. static const struct parent_map mmss_xo_hdmi_map[] = {
  281. { P_XO, 0 },
  282. { P_HDMIPLL, 1 },
  283. { P_CORE_BI_PLL_TEST_SE, 7 }
  284. };
  285. static const struct clk_parent_data mmss_xo_hdmi[] = {
  286. { .fw_name = "xo" },
  287. { .fw_name = "hdmipll" },
  288. { .fw_name = "core_bi_pll_test_se" },
  289. };
  290. static const struct parent_map mmss_xo_dsi0pll_dsi1pll_map[] = {
  291. { P_XO, 0 },
  292. { P_DSI0PLL, 1 },
  293. { P_DSI1PLL, 2 },
  294. { P_CORE_BI_PLL_TEST_SE, 7 }
  295. };
  296. static const struct clk_parent_data mmss_xo_dsi0pll_dsi1pll[] = {
  297. { .fw_name = "xo" },
  298. { .fw_name = "dsi0dsi" },
  299. { .fw_name = "dsi1dsi" },
  300. { .fw_name = "core_bi_pll_test_se" },
  301. };
  302. static const struct parent_map mmss_xo_dsibyte_map[] = {
  303. { P_XO, 0 },
  304. { P_DSI0PLL_BYTE, 1 },
  305. { P_DSI1PLL_BYTE, 2 },
  306. { P_CORE_BI_PLL_TEST_SE, 7 }
  307. };
  308. static const struct clk_parent_data mmss_xo_dsibyte[] = {
  309. { .fw_name = "xo" },
  310. { .fw_name = "dsi0byte" },
  311. { .fw_name = "dsi1byte" },
  312. { .fw_name = "core_bi_pll_test_se" },
  313. };
  314. static const struct parent_map mmss_xo_dp_map[] = {
  315. { P_XO, 0 },
  316. { P_DPLINK, 1 },
  317. { P_DPVCO, 2 },
  318. { P_CORE_BI_PLL_TEST_SE, 7 }
  319. };
  320. static const struct clk_parent_data mmss_xo_dp[] = {
  321. { .fw_name = "xo" },
  322. { .fw_name = "dplink" },
  323. { .fw_name = "dpvco" },
  324. { .fw_name = "core_bi_pll_test_se" },
  325. };
  326. static const struct parent_map mmss_xo_gpll0_gpll0_div_map[] = {
  327. { P_XO, 0 },
  328. { P_GPLL0, 5 },
  329. { P_GPLL0_DIV, 6 },
  330. { P_CORE_BI_PLL_TEST_SE, 7 }
  331. };
  332. static const struct clk_parent_data mmss_xo_gpll0_gpll0_div[] = {
  333. { .fw_name = "xo" },
  334. { .fw_name = "gpll0" },
  335. { .hw = &gpll0_div.hw },
  336. { .fw_name = "core_bi_pll_test_se" },
  337. };
  338. static const struct parent_map mmss_xo_mmpll0_gpll0_gpll0_div_map[] = {
  339. { P_XO, 0 },
  340. { P_MMPLL0_OUT_EVEN, 1 },
  341. { P_GPLL0, 5 },
  342. { P_GPLL0_DIV, 6 },
  343. { P_CORE_BI_PLL_TEST_SE, 7 }
  344. };
  345. static const struct clk_parent_data mmss_xo_mmpll0_gpll0_gpll0_div[] = {
  346. { .fw_name = "xo" },
  347. { .hw = &mmpll0_out_even.clkr.hw },
  348. { .fw_name = "gpll0" },
  349. { .hw = &gpll0_div.hw },
  350. { .fw_name = "core_bi_pll_test_se" },
  351. };
  352. static const struct parent_map mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map[] = {
  353. { P_XO, 0 },
  354. { P_MMPLL0_OUT_EVEN, 1 },
  355. { P_MMPLL1_OUT_EVEN, 2 },
  356. { P_GPLL0, 5 },
  357. { P_GPLL0_DIV, 6 },
  358. { P_CORE_BI_PLL_TEST_SE, 7 }
  359. };
  360. static const struct clk_parent_data mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div[] = {
  361. { .fw_name = "xo" },
  362. { .hw = &mmpll0_out_even.clkr.hw },
  363. { .hw = &mmpll1_out_even.clkr.hw },
  364. { .fw_name = "gpll0" },
  365. { .hw = &gpll0_div.hw },
  366. { .fw_name = "core_bi_pll_test_se" },
  367. };
  368. static const struct parent_map mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map[] = {
  369. { P_XO, 0 },
  370. { P_MMPLL0_OUT_EVEN, 1 },
  371. { P_MMPLL5_OUT_EVEN, 2 },
  372. { P_GPLL0, 5 },
  373. { P_GPLL0_DIV, 6 },
  374. { P_CORE_BI_PLL_TEST_SE, 7 }
  375. };
  376. static const struct clk_parent_data mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div[] = {
  377. { .fw_name = "xo" },
  378. { .hw = &mmpll0_out_even.clkr.hw },
  379. { .hw = &mmpll5_out_even.clkr.hw },
  380. { .fw_name = "gpll0" },
  381. { .hw = &gpll0_div.hw },
  382. { .fw_name = "core_bi_pll_test_se" },
  383. };
  384. static const struct parent_map mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div_map[] = {
  385. { P_XO, 0 },
  386. { P_MMPLL0_OUT_EVEN, 1 },
  387. { P_MMPLL3_OUT_EVEN, 3 },
  388. { P_MMPLL6_OUT_EVEN, 4 },
  389. { P_GPLL0, 5 },
  390. { P_GPLL0_DIV, 6 },
  391. { P_CORE_BI_PLL_TEST_SE, 7 }
  392. };
  393. static const struct clk_parent_data mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div[] = {
  394. { .fw_name = "xo" },
  395. { .hw = &mmpll0_out_even.clkr.hw },
  396. { .hw = &mmpll3_out_even.clkr.hw },
  397. { .hw = &mmpll6_out_even.clkr.hw },
  398. { .fw_name = "gpll0" },
  399. { .hw = &gpll0_div.hw },
  400. { .fw_name = "core_bi_pll_test_se" },
  401. };
  402. static const struct parent_map mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map[] = {
  403. { P_XO, 0 },
  404. { P_MMPLL4_OUT_EVEN, 1 },
  405. { P_MMPLL7_OUT_EVEN, 2 },
  406. { P_MMPLL10_OUT_EVEN, 3 },
  407. { P_GPLL0, 5 },
  408. { P_GPLL0_DIV, 6 },
  409. { P_CORE_BI_PLL_TEST_SE, 7 }
  410. };
  411. static const struct clk_parent_data mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div[] = {
  412. { .fw_name = "xo" },
  413. { .hw = &mmpll4_out_even.clkr.hw },
  414. { .hw = &mmpll7_out_even.clkr.hw },
  415. { .hw = &mmpll10_out_even.clkr.hw },
  416. { .fw_name = "gpll0" },
  417. { .hw = &gpll0_div.hw },
  418. { .fw_name = "core_bi_pll_test_se" },
  419. };
  420. static const struct parent_map mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div_map[] = {
  421. { P_XO, 0 },
  422. { P_MMPLL0_OUT_EVEN, 1 },
  423. { P_MMPLL7_OUT_EVEN, 2 },
  424. { P_MMPLL10_OUT_EVEN, 3 },
  425. { P_GPLL0, 5 },
  426. { P_GPLL0_DIV, 6 },
  427. { P_CORE_BI_PLL_TEST_SE, 7 }
  428. };
  429. static const struct clk_parent_data mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div[] = {
  430. { .fw_name = "xo" },
  431. { .hw = &mmpll0_out_even.clkr.hw },
  432. { .hw = &mmpll7_out_even.clkr.hw },
  433. { .hw = &mmpll10_out_even.clkr.hw },
  434. { .fw_name = "gpll0" },
  435. { .hw = &gpll0_div.hw },
  436. { .fw_name = "core_bi_pll_test_se" },
  437. };
  438. static const struct parent_map mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map[] = {
  439. { P_XO, 0 },
  440. { P_MMPLL0_OUT_EVEN, 1 },
  441. { P_MMPLL4_OUT_EVEN, 2 },
  442. { P_MMPLL7_OUT_EVEN, 3 },
  443. { P_MMPLL10_OUT_EVEN, 4 },
  444. { P_GPLL0, 5 },
  445. { P_GPLL0_DIV, 6 },
  446. { P_CORE_BI_PLL_TEST_SE, 7 }
  447. };
  448. static const struct clk_parent_data mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div[] = {
  449. { .fw_name = "xo" },
  450. { .hw = &mmpll0_out_even.clkr.hw },
  451. { .hw = &mmpll4_out_even.clkr.hw },
  452. { .hw = &mmpll7_out_even.clkr.hw },
  453. { .hw = &mmpll10_out_even.clkr.hw },
  454. { .fw_name = "gpll0" },
  455. { .hw = &gpll0_div.hw },
  456. { .fw_name = "core_bi_pll_test_se" },
  457. };
  458. static struct clk_rcg2 byte0_clk_src = {
  459. .cmd_rcgr = 0x2120,
  460. .hid_width = 5,
  461. .parent_map = mmss_xo_dsibyte_map,
  462. .clkr.hw.init = &(struct clk_init_data){
  463. .name = "byte0_clk_src",
  464. .parent_data = mmss_xo_dsibyte,
  465. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  466. .ops = &clk_byte2_ops,
  467. .flags = CLK_SET_RATE_PARENT,
  468. },
  469. };
  470. static struct clk_rcg2 byte1_clk_src = {
  471. .cmd_rcgr = 0x2140,
  472. .hid_width = 5,
  473. .parent_map = mmss_xo_dsibyte_map,
  474. .clkr.hw.init = &(struct clk_init_data){
  475. .name = "byte1_clk_src",
  476. .parent_data = mmss_xo_dsibyte,
  477. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  478. .ops = &clk_byte2_ops,
  479. .flags = CLK_SET_RATE_PARENT,
  480. },
  481. };
  482. static const struct freq_tbl ftbl_cci_clk_src[] = {
  483. F(37500000, P_GPLL0, 16, 0, 0),
  484. F(50000000, P_GPLL0, 12, 0, 0),
  485. F(100000000, P_GPLL0, 6, 0, 0),
  486. { }
  487. };
  488. static struct clk_rcg2 cci_clk_src = {
  489. .cmd_rcgr = 0x3300,
  490. .hid_width = 5,
  491. .parent_map = mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div_map,
  492. .freq_tbl = ftbl_cci_clk_src,
  493. .clkr.hw.init = &(struct clk_init_data){
  494. .name = "cci_clk_src",
  495. .parent_data = mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div,
  496. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div),
  497. .ops = &clk_rcg2_ops,
  498. },
  499. };
  500. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  501. F(100000000, P_GPLL0, 6, 0, 0),
  502. F(200000000, P_GPLL0, 3, 0, 0),
  503. F(384000000, P_MMPLL4_OUT_EVEN, 2, 0, 0),
  504. F(404000000, P_MMPLL0_OUT_EVEN, 2, 0, 0),
  505. F(480000000, P_MMPLL7_OUT_EVEN, 2, 0, 0),
  506. F(576000000, P_MMPLL10_OUT_EVEN, 1, 0, 0),
  507. F(600000000, P_GPLL0, 1, 0, 0),
  508. { }
  509. };
  510. static struct clk_rcg2 cpp_clk_src = {
  511. .cmd_rcgr = 0x3640,
  512. .hid_width = 5,
  513. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  514. .freq_tbl = ftbl_cpp_clk_src,
  515. .clkr.hw.init = &(struct clk_init_data){
  516. .name = "cpp_clk_src",
  517. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  518. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  519. .ops = &clk_rcg2_ops,
  520. },
  521. };
  522. static const struct freq_tbl ftbl_csi_clk_src[] = {
  523. F(164571429, P_MMPLL10_OUT_EVEN, 3.5, 0, 0),
  524. F(256000000, P_MMPLL4_OUT_EVEN, 3, 0, 0),
  525. F(274290000, P_MMPLL7_OUT_EVEN, 3.5, 0, 0),
  526. F(300000000, P_GPLL0, 2, 0, 0),
  527. F(384000000, P_MMPLL4_OUT_EVEN, 2, 0, 0),
  528. F(576000000, P_MMPLL10_OUT_EVEN, 1, 0, 0),
  529. { }
  530. };
  531. static struct clk_rcg2 csi0_clk_src = {
  532. .cmd_rcgr = 0x3090,
  533. .hid_width = 5,
  534. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  535. .freq_tbl = ftbl_csi_clk_src,
  536. .clkr.hw.init = &(struct clk_init_data){
  537. .name = "csi0_clk_src",
  538. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  539. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  540. .ops = &clk_rcg2_ops,
  541. },
  542. };
  543. static struct clk_rcg2 csi1_clk_src = {
  544. .cmd_rcgr = 0x3100,
  545. .hid_width = 5,
  546. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  547. .freq_tbl = ftbl_csi_clk_src,
  548. .clkr.hw.init = &(struct clk_init_data){
  549. .name = "csi1_clk_src",
  550. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  551. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  552. .ops = &clk_rcg2_ops,
  553. },
  554. };
  555. static struct clk_rcg2 csi2_clk_src = {
  556. .cmd_rcgr = 0x3160,
  557. .hid_width = 5,
  558. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  559. .freq_tbl = ftbl_csi_clk_src,
  560. .clkr.hw.init = &(struct clk_init_data){
  561. .name = "csi2_clk_src",
  562. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  563. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  564. .ops = &clk_rcg2_ops,
  565. },
  566. };
  567. static struct clk_rcg2 csi3_clk_src = {
  568. .cmd_rcgr = 0x31c0,
  569. .hid_width = 5,
  570. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  571. .freq_tbl = ftbl_csi_clk_src,
  572. .clkr.hw.init = &(struct clk_init_data){
  573. .name = "csi3_clk_src",
  574. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  575. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  576. .ops = &clk_rcg2_ops,
  577. },
  578. };
  579. static const struct freq_tbl ftbl_csiphy_clk_src[] = {
  580. F(164571429, P_MMPLL10_OUT_EVEN, 3.5, 0, 0),
  581. F(256000000, P_MMPLL4_OUT_EVEN, 3, 0, 0),
  582. F(274290000, P_MMPLL7_OUT_EVEN, 3.5, 0, 0),
  583. F(300000000, P_GPLL0, 2, 0, 0),
  584. F(384000000, P_MMPLL4_OUT_EVEN, 2, 0, 0),
  585. { }
  586. };
  587. static struct clk_rcg2 csiphy_clk_src = {
  588. .cmd_rcgr = 0x3800,
  589. .hid_width = 5,
  590. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  591. .freq_tbl = ftbl_csiphy_clk_src,
  592. .clkr.hw.init = &(struct clk_init_data){
  593. .name = "csiphy_clk_src",
  594. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  595. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  596. .ops = &clk_rcg2_ops,
  597. },
  598. };
  599. static const struct freq_tbl ftbl_csiphytimer_clk_src[] = {
  600. F(200000000, P_GPLL0, 3, 0, 0),
  601. F(269333333, P_MMPLL0_OUT_EVEN, 3, 0, 0),
  602. { }
  603. };
  604. static struct clk_rcg2 csi0phytimer_clk_src = {
  605. .cmd_rcgr = 0x3000,
  606. .hid_width = 5,
  607. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  608. .freq_tbl = ftbl_csiphytimer_clk_src,
  609. .clkr.hw.init = &(struct clk_init_data){
  610. .name = "csi0phytimer_clk_src",
  611. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  612. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  613. .ops = &clk_rcg2_ops,
  614. },
  615. };
  616. static struct clk_rcg2 csi1phytimer_clk_src = {
  617. .cmd_rcgr = 0x3030,
  618. .hid_width = 5,
  619. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  620. .freq_tbl = ftbl_csiphytimer_clk_src,
  621. .clkr.hw.init = &(struct clk_init_data){
  622. .name = "csi1phytimer_clk_src",
  623. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  624. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  625. .ops = &clk_rcg2_ops,
  626. },
  627. };
  628. static struct clk_rcg2 csi2phytimer_clk_src = {
  629. .cmd_rcgr = 0x3060,
  630. .hid_width = 5,
  631. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  632. .freq_tbl = ftbl_csiphytimer_clk_src,
  633. .clkr.hw.init = &(struct clk_init_data){
  634. .name = "csi2phytimer_clk_src",
  635. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  636. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  637. .ops = &clk_rcg2_ops,
  638. },
  639. };
  640. static const struct freq_tbl ftbl_dp_aux_clk_src[] = {
  641. F(19200000, P_XO, 1, 0, 0),
  642. { }
  643. };
  644. static struct clk_rcg2 dp_aux_clk_src = {
  645. .cmd_rcgr = 0x2260,
  646. .hid_width = 5,
  647. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  648. .freq_tbl = ftbl_dp_aux_clk_src,
  649. .clkr.hw.init = &(struct clk_init_data){
  650. .name = "dp_aux_clk_src",
  651. .parent_data = mmss_xo_gpll0_gpll0_div,
  652. .num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
  653. .ops = &clk_rcg2_ops,
  654. },
  655. };
  656. static const struct freq_tbl ftbl_dp_crypto_clk_src[] = {
  657. F(101250, P_DPLINK, 1, 5, 16),
  658. F(168750, P_DPLINK, 1, 5, 16),
  659. F(337500, P_DPLINK, 1, 5, 16),
  660. { }
  661. };
  662. static struct clk_rcg2 dp_crypto_clk_src = {
  663. .cmd_rcgr = 0x2220,
  664. .hid_width = 5,
  665. .parent_map = mmss_xo_dp_map,
  666. .freq_tbl = ftbl_dp_crypto_clk_src,
  667. .clkr.hw.init = &(struct clk_init_data){
  668. .name = "dp_crypto_clk_src",
  669. .parent_data = mmss_xo_dp,
  670. .num_parents = ARRAY_SIZE(mmss_xo_dp),
  671. .ops = &clk_rcg2_ops,
  672. },
  673. };
  674. static const struct freq_tbl ftbl_dp_link_clk_src[] = {
  675. F(162000, P_DPLINK, 2, 0, 0),
  676. F(270000, P_DPLINK, 2, 0, 0),
  677. F(540000, P_DPLINK, 2, 0, 0),
  678. { }
  679. };
  680. static struct clk_rcg2 dp_link_clk_src = {
  681. .cmd_rcgr = 0x2200,
  682. .hid_width = 5,
  683. .parent_map = mmss_xo_dp_map,
  684. .freq_tbl = ftbl_dp_link_clk_src,
  685. .clkr.hw.init = &(struct clk_init_data){
  686. .name = "dp_link_clk_src",
  687. .parent_data = mmss_xo_dp,
  688. .num_parents = ARRAY_SIZE(mmss_xo_dp),
  689. .ops = &clk_rcg2_ops,
  690. },
  691. };
  692. static const struct freq_tbl ftbl_dp_pixel_clk_src[] = {
  693. F(154000000, P_DPVCO, 1, 0, 0),
  694. F(337500000, P_DPVCO, 2, 0, 0),
  695. F(675000000, P_DPVCO, 2, 0, 0),
  696. { }
  697. };
  698. static struct clk_rcg2 dp_pixel_clk_src = {
  699. .cmd_rcgr = 0x2240,
  700. .hid_width = 5,
  701. .parent_map = mmss_xo_dp_map,
  702. .freq_tbl = ftbl_dp_pixel_clk_src,
  703. .clkr.hw.init = &(struct clk_init_data){
  704. .name = "dp_pixel_clk_src",
  705. .parent_data = mmss_xo_dp,
  706. .num_parents = ARRAY_SIZE(mmss_xo_dp),
  707. .ops = &clk_rcg2_ops,
  708. },
  709. };
  710. static const struct freq_tbl ftbl_esc_clk_src[] = {
  711. F(19200000, P_XO, 1, 0, 0),
  712. { }
  713. };
  714. static struct clk_rcg2 esc0_clk_src = {
  715. .cmd_rcgr = 0x2160,
  716. .hid_width = 5,
  717. .parent_map = mmss_xo_dsibyte_map,
  718. .freq_tbl = ftbl_esc_clk_src,
  719. .clkr.hw.init = &(struct clk_init_data){
  720. .name = "esc0_clk_src",
  721. .parent_data = mmss_xo_dsibyte,
  722. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  723. .ops = &clk_rcg2_ops,
  724. },
  725. };
  726. static struct clk_rcg2 esc1_clk_src = {
  727. .cmd_rcgr = 0x2180,
  728. .hid_width = 5,
  729. .parent_map = mmss_xo_dsibyte_map,
  730. .freq_tbl = ftbl_esc_clk_src,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "esc1_clk_src",
  733. .parent_data = mmss_xo_dsibyte,
  734. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  735. .ops = &clk_rcg2_ops,
  736. },
  737. };
  738. static const struct freq_tbl ftbl_extpclk_clk_src[] = {
  739. { .src = P_HDMIPLL },
  740. { }
  741. };
  742. static struct clk_rcg2 extpclk_clk_src = {
  743. .cmd_rcgr = 0x2060,
  744. .hid_width = 5,
  745. .parent_map = mmss_xo_hdmi_map,
  746. .freq_tbl = ftbl_extpclk_clk_src,
  747. .clkr.hw.init = &(struct clk_init_data){
  748. .name = "extpclk_clk_src",
  749. .parent_data = mmss_xo_hdmi,
  750. .num_parents = ARRAY_SIZE(mmss_xo_hdmi),
  751. .ops = &clk_byte_ops,
  752. .flags = CLK_SET_RATE_PARENT,
  753. },
  754. };
  755. static const struct freq_tbl ftbl_fd_core_clk_src[] = {
  756. F(100000000, P_GPLL0, 6, 0, 0),
  757. F(200000000, P_GPLL0, 3, 0, 0),
  758. F(404000000, P_MMPLL0_OUT_EVEN, 2, 0, 0),
  759. F(480000000, P_MMPLL7_OUT_EVEN, 2, 0, 0),
  760. F(576000000, P_MMPLL10_OUT_EVEN, 1, 0, 0),
  761. { }
  762. };
  763. static struct clk_rcg2 fd_core_clk_src = {
  764. .cmd_rcgr = 0x3b00,
  765. .hid_width = 5,
  766. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  767. .freq_tbl = ftbl_fd_core_clk_src,
  768. .clkr.hw.init = &(struct clk_init_data){
  769. .name = "fd_core_clk_src",
  770. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  771. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  772. .ops = &clk_rcg2_ops,
  773. },
  774. };
  775. static const struct freq_tbl ftbl_hdmi_clk_src[] = {
  776. F(19200000, P_XO, 1, 0, 0),
  777. { }
  778. };
  779. static struct clk_rcg2 hdmi_clk_src = {
  780. .cmd_rcgr = 0x2100,
  781. .hid_width = 5,
  782. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  783. .freq_tbl = ftbl_hdmi_clk_src,
  784. .clkr.hw.init = &(struct clk_init_data){
  785. .name = "hdmi_clk_src",
  786. .parent_data = mmss_xo_gpll0_gpll0_div,
  787. .num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
  788. .ops = &clk_rcg2_ops,
  789. },
  790. };
  791. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  792. F(75000000, P_GPLL0, 8, 0, 0),
  793. F(150000000, P_GPLL0, 4, 0, 0),
  794. F(320000000, P_MMPLL7_OUT_EVEN, 3, 0, 0),
  795. F(480000000, P_MMPLL7_OUT_EVEN, 2, 0, 0),
  796. { }
  797. };
  798. static struct clk_rcg2 jpeg0_clk_src = {
  799. .cmd_rcgr = 0x3500,
  800. .hid_width = 5,
  801. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  802. .freq_tbl = ftbl_jpeg0_clk_src,
  803. .clkr.hw.init = &(struct clk_init_data){
  804. .name = "jpeg0_clk_src",
  805. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  806. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  807. .ops = &clk_rcg2_ops,
  808. },
  809. };
  810. static const struct freq_tbl ftbl_maxi_clk_src[] = {
  811. F(19200000, P_XO, 1, 0, 0),
  812. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  813. F(171428571, P_GPLL0, 3.5, 0, 0),
  814. F(323200000, P_MMPLL0_OUT_EVEN, 2.5, 0, 0),
  815. F(406000000, P_MMPLL1_OUT_EVEN, 2, 0, 0),
  816. { }
  817. };
  818. static struct clk_rcg2 maxi_clk_src = {
  819. .cmd_rcgr = 0xf020,
  820. .hid_width = 5,
  821. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  822. .freq_tbl = ftbl_maxi_clk_src,
  823. .clkr.hw.init = &(struct clk_init_data){
  824. .name = "maxi_clk_src",
  825. .parent_data = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  826. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div),
  827. .ops = &clk_rcg2_ops,
  828. },
  829. };
  830. static const struct freq_tbl ftbl_mclk_clk_src[] = {
  831. F(4800000, P_XO, 4, 0, 0),
  832. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  833. F(8000000, P_GPLL0_DIV, 1, 2, 75),
  834. F(9600000, P_XO, 2, 0, 0),
  835. F(16666667, P_GPLL0_DIV, 2, 1, 9),
  836. F(19200000, P_XO, 1, 0, 0),
  837. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  838. F(33333333, P_GPLL0_DIV, 1, 2, 9),
  839. F(48000000, P_GPLL0, 1, 2, 25),
  840. F(66666667, P_GPLL0, 1, 2, 9),
  841. { }
  842. };
  843. static struct clk_rcg2 mclk0_clk_src = {
  844. .cmd_rcgr = 0x3360,
  845. .hid_width = 5,
  846. .parent_map = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  847. .freq_tbl = ftbl_mclk_clk_src,
  848. .clkr.hw.init = &(struct clk_init_data){
  849. .name = "mclk0_clk_src",
  850. .parent_data = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  851. .num_parents = ARRAY_SIZE(mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  852. .ops = &clk_rcg2_ops,
  853. },
  854. };
  855. static struct clk_rcg2 mclk1_clk_src = {
  856. .cmd_rcgr = 0x3390,
  857. .hid_width = 5,
  858. .parent_map = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  859. .freq_tbl = ftbl_mclk_clk_src,
  860. .clkr.hw.init = &(struct clk_init_data){
  861. .name = "mclk1_clk_src",
  862. .parent_data = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  863. .num_parents = ARRAY_SIZE(mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  864. .ops = &clk_rcg2_ops,
  865. },
  866. };
  867. static struct clk_rcg2 mclk2_clk_src = {
  868. .cmd_rcgr = 0x33c0,
  869. .hid_width = 5,
  870. .parent_map = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  871. .freq_tbl = ftbl_mclk_clk_src,
  872. .clkr.hw.init = &(struct clk_init_data){
  873. .name = "mclk2_clk_src",
  874. .parent_data = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  875. .num_parents = ARRAY_SIZE(mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  876. .ops = &clk_rcg2_ops,
  877. },
  878. };
  879. static struct clk_rcg2 mclk3_clk_src = {
  880. .cmd_rcgr = 0x33f0,
  881. .hid_width = 5,
  882. .parent_map = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  883. .freq_tbl = ftbl_mclk_clk_src,
  884. .clkr.hw.init = &(struct clk_init_data){
  885. .name = "mclk3_clk_src",
  886. .parent_data = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  887. .num_parents = ARRAY_SIZE(mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  888. .ops = &clk_rcg2_ops,
  889. },
  890. };
  891. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  892. F(85714286, P_GPLL0, 7, 0, 0),
  893. F(100000000, P_GPLL0, 6, 0, 0),
  894. F(150000000, P_GPLL0, 4, 0, 0),
  895. F(171428571, P_GPLL0, 3.5, 0, 0),
  896. F(200000000, P_GPLL0, 3, 0, 0),
  897. F(275000000, P_MMPLL5_OUT_EVEN, 3, 0, 0),
  898. F(300000000, P_GPLL0, 2, 0, 0),
  899. F(330000000, P_MMPLL5_OUT_EVEN, 2.5, 0, 0),
  900. F(412500000, P_MMPLL5_OUT_EVEN, 2, 0, 0),
  901. { }
  902. };
  903. static struct clk_rcg2 mdp_clk_src = {
  904. .cmd_rcgr = 0x2040,
  905. .hid_width = 5,
  906. .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
  907. .freq_tbl = ftbl_mdp_clk_src,
  908. .clkr.hw.init = &(struct clk_init_data){
  909. .name = "mdp_clk_src",
  910. .parent_data = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
  911. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div),
  912. .ops = &clk_rcg2_ops,
  913. },
  914. };
  915. static const struct freq_tbl ftbl_vsync_clk_src[] = {
  916. F(19200000, P_XO, 1, 0, 0),
  917. { }
  918. };
  919. static struct clk_rcg2 vsync_clk_src = {
  920. .cmd_rcgr = 0x2080,
  921. .hid_width = 5,
  922. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  923. .freq_tbl = ftbl_vsync_clk_src,
  924. .clkr.hw.init = &(struct clk_init_data){
  925. .name = "vsync_clk_src",
  926. .parent_data = mmss_xo_gpll0_gpll0_div,
  927. .num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
  928. .ops = &clk_rcg2_ops,
  929. },
  930. };
  931. static const struct freq_tbl ftbl_ahb_clk_src[] = {
  932. F(19200000, P_XO, 1, 0, 0),
  933. F(40000000, P_GPLL0, 15, 0, 0),
  934. F(80800000, P_MMPLL0_OUT_EVEN, 10, 0, 0),
  935. { }
  936. };
  937. static struct clk_rcg2 ahb_clk_src = {
  938. .cmd_rcgr = 0x5000,
  939. .hid_width = 5,
  940. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  941. .freq_tbl = ftbl_ahb_clk_src,
  942. .clkr.hw.init = &(struct clk_init_data){
  943. .name = "ahb_clk_src",
  944. .parent_data = mmss_xo_mmpll0_gpll0_gpll0_div,
  945. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_gpll0_gpll0_div),
  946. .ops = &clk_rcg2_ops,
  947. },
  948. };
  949. static const struct freq_tbl ftbl_axi_clk_src[] = {
  950. F(75000000, P_GPLL0, 8, 0, 0),
  951. F(171428571, P_GPLL0, 3.5, 0, 0),
  952. F(240000000, P_GPLL0, 2.5, 0, 0),
  953. F(323200000, P_MMPLL0_OUT_EVEN, 2.5, 0, 0),
  954. F(406000000, P_MMPLL0_OUT_EVEN, 2, 0, 0),
  955. { }
  956. };
  957. /* RO to linux */
  958. static struct clk_rcg2 axi_clk_src = {
  959. .cmd_rcgr = 0xd000,
  960. .hid_width = 5,
  961. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  962. .freq_tbl = ftbl_axi_clk_src,
  963. .clkr.hw.init = &(struct clk_init_data){
  964. .name = "axi_clk_src",
  965. .parent_data = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  966. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div),
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static struct clk_rcg2 pclk0_clk_src = {
  971. .cmd_rcgr = 0x2000,
  972. .mnd_width = 8,
  973. .hid_width = 5,
  974. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  975. .clkr.hw.init = &(struct clk_init_data){
  976. .name = "pclk0_clk_src",
  977. .parent_data = mmss_xo_dsi0pll_dsi1pll,
  978. .num_parents = ARRAY_SIZE(mmss_xo_dsi0pll_dsi1pll),
  979. .ops = &clk_pixel_ops,
  980. .flags = CLK_SET_RATE_PARENT,
  981. },
  982. };
  983. static struct clk_rcg2 pclk1_clk_src = {
  984. .cmd_rcgr = 0x2020,
  985. .mnd_width = 8,
  986. .hid_width = 5,
  987. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  988. .clkr.hw.init = &(struct clk_init_data){
  989. .name = "pclk1_clk_src",
  990. .parent_data = mmss_xo_dsi0pll_dsi1pll,
  991. .num_parents = ARRAY_SIZE(mmss_xo_dsi0pll_dsi1pll),
  992. .ops = &clk_pixel_ops,
  993. .flags = CLK_SET_RATE_PARENT,
  994. },
  995. };
  996. static const struct freq_tbl ftbl_rot_clk_src[] = {
  997. F(171428571, P_GPLL0, 3.5, 0, 0),
  998. F(275000000, P_MMPLL5_OUT_EVEN, 3, 0, 0),
  999. F(330000000, P_MMPLL5_OUT_EVEN, 2.5, 0, 0),
  1000. F(412500000, P_MMPLL5_OUT_EVEN, 2, 0, 0),
  1001. { }
  1002. };
  1003. static struct clk_rcg2 rot_clk_src = {
  1004. .cmd_rcgr = 0x21a0,
  1005. .hid_width = 5,
  1006. .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
  1007. .freq_tbl = ftbl_rot_clk_src,
  1008. .clkr.hw.init = &(struct clk_init_data){
  1009. .name = "rot_clk_src",
  1010. .parent_data = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
  1011. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div),
  1012. .ops = &clk_rcg2_ops,
  1013. },
  1014. };
  1015. static const struct freq_tbl ftbl_video_core_clk_src[] = {
  1016. F(200000000, P_GPLL0, 3, 0, 0),
  1017. F(269330000, P_MMPLL0_OUT_EVEN, 3, 0, 0),
  1018. F(355200000, P_MMPLL6_OUT_EVEN, 2.5, 0, 0),
  1019. F(444000000, P_MMPLL6_OUT_EVEN, 2, 0, 0),
  1020. F(533000000, P_MMPLL3_OUT_EVEN, 2, 0, 0),
  1021. { }
  1022. };
  1023. static struct clk_rcg2 video_core_clk_src = {
  1024. .cmd_rcgr = 0x1000,
  1025. .hid_width = 5,
  1026. .parent_map = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div_map,
  1027. .freq_tbl = ftbl_video_core_clk_src,
  1028. .clkr.hw.init = &(struct clk_init_data){
  1029. .name = "video_core_clk_src",
  1030. .parent_data = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div,
  1031. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div),
  1032. .ops = &clk_rcg2_ops,
  1033. },
  1034. };
  1035. static struct clk_rcg2 video_subcore0_clk_src = {
  1036. .cmd_rcgr = 0x1060,
  1037. .hid_width = 5,
  1038. .parent_map = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div_map,
  1039. .freq_tbl = ftbl_video_core_clk_src,
  1040. .clkr.hw.init = &(struct clk_init_data){
  1041. .name = "video_subcore0_clk_src",
  1042. .parent_data = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div,
  1043. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div),
  1044. .ops = &clk_rcg2_ops,
  1045. },
  1046. };
  1047. static struct clk_rcg2 video_subcore1_clk_src = {
  1048. .cmd_rcgr = 0x1080,
  1049. .hid_width = 5,
  1050. .parent_map = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div_map,
  1051. .freq_tbl = ftbl_video_core_clk_src,
  1052. .clkr.hw.init = &(struct clk_init_data){
  1053. .name = "video_subcore1_clk_src",
  1054. .parent_data = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div,
  1055. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div),
  1056. .ops = &clk_rcg2_ops,
  1057. },
  1058. };
  1059. static const struct freq_tbl ftbl_vfe_clk_src[] = {
  1060. F(200000000, P_GPLL0, 3, 0, 0),
  1061. F(300000000, P_GPLL0, 2, 0, 0),
  1062. F(320000000, P_MMPLL7_OUT_EVEN, 3, 0, 0),
  1063. F(384000000, P_MMPLL4_OUT_EVEN, 2, 0, 0),
  1064. F(404000000, P_MMPLL0_OUT_EVEN, 2, 0, 0),
  1065. F(480000000, P_MMPLL7_OUT_EVEN, 2, 0, 0),
  1066. F(576000000, P_MMPLL10_OUT_EVEN, 1, 0, 0),
  1067. F(600000000, P_GPLL0, 1, 0, 0),
  1068. { }
  1069. };
  1070. static struct clk_rcg2 vfe0_clk_src = {
  1071. .cmd_rcgr = 0x3600,
  1072. .hid_width = 5,
  1073. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  1074. .freq_tbl = ftbl_vfe_clk_src,
  1075. .clkr.hw.init = &(struct clk_init_data){
  1076. .name = "vfe0_clk_src",
  1077. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  1078. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  1079. .ops = &clk_rcg2_ops,
  1080. },
  1081. };
  1082. static struct clk_rcg2 vfe1_clk_src = {
  1083. .cmd_rcgr = 0x3620,
  1084. .hid_width = 5,
  1085. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  1086. .freq_tbl = ftbl_vfe_clk_src,
  1087. .clkr.hw.init = &(struct clk_init_data){
  1088. .name = "vfe1_clk_src",
  1089. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  1090. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  1091. .ops = &clk_rcg2_ops,
  1092. },
  1093. };
  1094. static struct clk_branch misc_ahb_clk = {
  1095. .halt_reg = 0x328,
  1096. .hwcg_reg = 0x328,
  1097. .hwcg_bit = 1,
  1098. .clkr = {
  1099. .enable_reg = 0x328,
  1100. .enable_mask = BIT(0),
  1101. .hw.init = &(struct clk_init_data){
  1102. .name = "misc_ahb_clk",
  1103. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1104. .num_parents = 1,
  1105. .ops = &clk_branch2_ops,
  1106. .flags = CLK_SET_RATE_PARENT,
  1107. },
  1108. },
  1109. };
  1110. static struct clk_branch video_core_clk = {
  1111. .halt_reg = 0x1028,
  1112. .clkr = {
  1113. .enable_reg = 0x1028,
  1114. .enable_mask = BIT(0),
  1115. .hw.init = &(struct clk_init_data){
  1116. .name = "video_core_clk",
  1117. .parent_hws = (const struct clk_hw *[]){ &video_core_clk_src.clkr.hw },
  1118. .num_parents = 1,
  1119. .ops = &clk_branch2_ops,
  1120. .flags = CLK_SET_RATE_PARENT,
  1121. },
  1122. },
  1123. };
  1124. static struct clk_branch video_ahb_clk = {
  1125. .halt_reg = 0x1030,
  1126. .hwcg_reg = 0x1030,
  1127. .hwcg_bit = 1,
  1128. .clkr = {
  1129. .enable_reg = 0x1030,
  1130. .enable_mask = BIT(0),
  1131. .hw.init = &(struct clk_init_data){
  1132. .name = "video_ahb_clk",
  1133. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1134. .num_parents = 1,
  1135. .ops = &clk_branch2_ops,
  1136. .flags = CLK_SET_RATE_PARENT,
  1137. },
  1138. },
  1139. };
  1140. static struct clk_branch video_axi_clk = {
  1141. .halt_reg = 0x1034,
  1142. .clkr = {
  1143. .enable_reg = 0x1034,
  1144. .enable_mask = BIT(0),
  1145. .hw.init = &(struct clk_init_data){
  1146. .name = "video_axi_clk",
  1147. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  1148. .num_parents = 1,
  1149. .ops = &clk_branch2_ops,
  1150. },
  1151. },
  1152. };
  1153. static struct clk_branch video_maxi_clk = {
  1154. .halt_reg = 0x1038,
  1155. .clkr = {
  1156. .enable_reg = 0x1038,
  1157. .enable_mask = BIT(0),
  1158. .hw.init = &(struct clk_init_data){
  1159. .name = "video_maxi_clk",
  1160. .parent_hws = (const struct clk_hw *[]){ &maxi_clk_src.clkr.hw },
  1161. .num_parents = 1,
  1162. .ops = &clk_branch2_ops,
  1163. .flags = CLK_SET_RATE_PARENT,
  1164. },
  1165. },
  1166. };
  1167. static struct clk_branch video_subcore0_clk = {
  1168. .halt_reg = 0x1048,
  1169. .clkr = {
  1170. .enable_reg = 0x1048,
  1171. .enable_mask = BIT(0),
  1172. .hw.init = &(struct clk_init_data){
  1173. .name = "video_subcore0_clk",
  1174. .parent_hws = (const struct clk_hw *[]){ &video_subcore0_clk_src.clkr.hw },
  1175. .num_parents = 1,
  1176. .ops = &clk_branch2_ops,
  1177. .flags = CLK_SET_RATE_PARENT,
  1178. },
  1179. },
  1180. };
  1181. static struct clk_branch video_subcore1_clk = {
  1182. .halt_reg = 0x104c,
  1183. .clkr = {
  1184. .enable_reg = 0x104c,
  1185. .enable_mask = BIT(0),
  1186. .hw.init = &(struct clk_init_data){
  1187. .name = "video_subcore1_clk",
  1188. .parent_hws = (const struct clk_hw *[]){ &video_subcore1_clk_src.clkr.hw },
  1189. .num_parents = 1,
  1190. .ops = &clk_branch2_ops,
  1191. .flags = CLK_SET_RATE_PARENT,
  1192. },
  1193. },
  1194. };
  1195. static struct clk_branch mdss_ahb_clk = {
  1196. .halt_reg = 0x2308,
  1197. .hwcg_reg = 0x2308,
  1198. .hwcg_bit = 1,
  1199. .clkr = {
  1200. .enable_reg = 0x2308,
  1201. .enable_mask = BIT(0),
  1202. .hw.init = &(struct clk_init_data){
  1203. .name = "mdss_ahb_clk",
  1204. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1205. .num_parents = 1,
  1206. .ops = &clk_branch2_ops,
  1207. .flags = CLK_SET_RATE_PARENT,
  1208. },
  1209. },
  1210. };
  1211. static struct clk_branch mdss_hdmi_dp_ahb_clk = {
  1212. .halt_reg = 0x230c,
  1213. .clkr = {
  1214. .enable_reg = 0x230c,
  1215. .enable_mask = BIT(0),
  1216. .hw.init = &(struct clk_init_data){
  1217. .name = "mdss_hdmi_dp_ahb_clk",
  1218. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1219. .num_parents = 1,
  1220. .ops = &clk_branch2_ops,
  1221. .flags = CLK_SET_RATE_PARENT,
  1222. },
  1223. },
  1224. };
  1225. static struct clk_branch mdss_axi_clk = {
  1226. .halt_reg = 0x2310,
  1227. .clkr = {
  1228. .enable_reg = 0x2310,
  1229. .enable_mask = BIT(0),
  1230. .hw.init = &(struct clk_init_data){
  1231. .name = "mdss_axi_clk",
  1232. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  1233. .num_parents = 1,
  1234. .ops = &clk_branch2_ops,
  1235. },
  1236. },
  1237. };
  1238. static struct clk_branch mdss_pclk0_clk = {
  1239. .halt_reg = 0x2314,
  1240. .clkr = {
  1241. .enable_reg = 0x2314,
  1242. .enable_mask = BIT(0),
  1243. .hw.init = &(struct clk_init_data){
  1244. .name = "mdss_pclk0_clk",
  1245. .parent_hws = (const struct clk_hw *[]){ &pclk0_clk_src.clkr.hw },
  1246. .num_parents = 1,
  1247. .ops = &clk_branch2_ops,
  1248. .flags = CLK_SET_RATE_PARENT,
  1249. },
  1250. },
  1251. };
  1252. static struct clk_branch mdss_pclk1_clk = {
  1253. .halt_reg = 0x2318,
  1254. .clkr = {
  1255. .enable_reg = 0x2318,
  1256. .enable_mask = BIT(0),
  1257. .hw.init = &(struct clk_init_data){
  1258. .name = "mdss_pclk1_clk",
  1259. .parent_hws = (const struct clk_hw *[]){ &pclk1_clk_src.clkr.hw },
  1260. .num_parents = 1,
  1261. .ops = &clk_branch2_ops,
  1262. .flags = CLK_SET_RATE_PARENT,
  1263. },
  1264. },
  1265. };
  1266. static struct clk_branch mdss_mdp_clk = {
  1267. .halt_reg = 0x231c,
  1268. .clkr = {
  1269. .enable_reg = 0x231c,
  1270. .enable_mask = BIT(0),
  1271. .hw.init = &(struct clk_init_data){
  1272. .name = "mdss_mdp_clk",
  1273. .parent_hws = (const struct clk_hw *[]){ &mdp_clk_src.clkr.hw },
  1274. .num_parents = 1,
  1275. .ops = &clk_branch2_ops,
  1276. .flags = CLK_SET_RATE_PARENT,
  1277. },
  1278. },
  1279. };
  1280. static struct clk_branch mdss_mdp_lut_clk = {
  1281. .halt_reg = 0x2320,
  1282. .clkr = {
  1283. .enable_reg = 0x2320,
  1284. .enable_mask = BIT(0),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "mdss_mdp_lut_clk",
  1287. .parent_hws = (const struct clk_hw *[]){ &mdp_clk_src.clkr.hw },
  1288. .num_parents = 1,
  1289. .ops = &clk_branch2_ops,
  1290. .flags = CLK_SET_RATE_PARENT,
  1291. },
  1292. },
  1293. };
  1294. static struct clk_branch mdss_extpclk_clk = {
  1295. .halt_reg = 0x2324,
  1296. .clkr = {
  1297. .enable_reg = 0x2324,
  1298. .enable_mask = BIT(0),
  1299. .hw.init = &(struct clk_init_data){
  1300. .name = "mdss_extpclk_clk",
  1301. .parent_hws = (const struct clk_hw *[]){ &extpclk_clk_src.clkr.hw },
  1302. .num_parents = 1,
  1303. .ops = &clk_branch2_ops,
  1304. .flags = CLK_SET_RATE_PARENT,
  1305. },
  1306. },
  1307. };
  1308. static struct clk_branch mdss_vsync_clk = {
  1309. .halt_reg = 0x2328,
  1310. .clkr = {
  1311. .enable_reg = 0x2328,
  1312. .enable_mask = BIT(0),
  1313. .hw.init = &(struct clk_init_data){
  1314. .name = "mdss_vsync_clk",
  1315. .parent_hws = (const struct clk_hw *[]){ &vsync_clk_src.clkr.hw },
  1316. .num_parents = 1,
  1317. .ops = &clk_branch2_ops,
  1318. .flags = CLK_SET_RATE_PARENT,
  1319. },
  1320. },
  1321. };
  1322. static struct clk_branch mdss_hdmi_clk = {
  1323. .halt_reg = 0x2338,
  1324. .clkr = {
  1325. .enable_reg = 0x2338,
  1326. .enable_mask = BIT(0),
  1327. .hw.init = &(struct clk_init_data){
  1328. .name = "mdss_hdmi_clk",
  1329. .parent_hws = (const struct clk_hw *[]){ &hdmi_clk_src.clkr.hw },
  1330. .num_parents = 1,
  1331. .ops = &clk_branch2_ops,
  1332. .flags = CLK_SET_RATE_PARENT,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch mdss_byte0_clk = {
  1337. .halt_reg = 0x233c,
  1338. .clkr = {
  1339. .enable_reg = 0x233c,
  1340. .enable_mask = BIT(0),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "mdss_byte0_clk",
  1343. .parent_hws = (const struct clk_hw *[]){ &byte0_clk_src.clkr.hw },
  1344. .num_parents = 1,
  1345. .ops = &clk_branch2_ops,
  1346. .flags = CLK_SET_RATE_PARENT,
  1347. },
  1348. },
  1349. };
  1350. static struct clk_branch mdss_byte1_clk = {
  1351. .halt_reg = 0x2340,
  1352. .clkr = {
  1353. .enable_reg = 0x2340,
  1354. .enable_mask = BIT(0),
  1355. .hw.init = &(struct clk_init_data){
  1356. .name = "mdss_byte1_clk",
  1357. .parent_hws = (const struct clk_hw *[]){ &byte1_clk_src.clkr.hw },
  1358. .num_parents = 1,
  1359. .ops = &clk_branch2_ops,
  1360. .flags = CLK_SET_RATE_PARENT,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch mdss_esc0_clk = {
  1365. .halt_reg = 0x2344,
  1366. .clkr = {
  1367. .enable_reg = 0x2344,
  1368. .enable_mask = BIT(0),
  1369. .hw.init = &(struct clk_init_data){
  1370. .name = "mdss_esc0_clk",
  1371. .parent_hws = (const struct clk_hw *[]){ &esc0_clk_src.clkr.hw },
  1372. .num_parents = 1,
  1373. .ops = &clk_branch2_ops,
  1374. .flags = CLK_SET_RATE_PARENT,
  1375. },
  1376. },
  1377. };
  1378. static struct clk_branch mdss_esc1_clk = {
  1379. .halt_reg = 0x2348,
  1380. .clkr = {
  1381. .enable_reg = 0x2348,
  1382. .enable_mask = BIT(0),
  1383. .hw.init = &(struct clk_init_data){
  1384. .name = "mdss_esc1_clk",
  1385. .parent_hws = (const struct clk_hw *[]){ &esc1_clk_src.clkr.hw },
  1386. .num_parents = 1,
  1387. .ops = &clk_branch2_ops,
  1388. .flags = CLK_SET_RATE_PARENT,
  1389. },
  1390. },
  1391. };
  1392. static struct clk_branch mdss_rot_clk = {
  1393. .halt_reg = 0x2350,
  1394. .clkr = {
  1395. .enable_reg = 0x2350,
  1396. .enable_mask = BIT(0),
  1397. .hw.init = &(struct clk_init_data){
  1398. .name = "mdss_rot_clk",
  1399. .parent_hws = (const struct clk_hw *[]){ &rot_clk_src.clkr.hw },
  1400. .num_parents = 1,
  1401. .ops = &clk_branch2_ops,
  1402. .flags = CLK_SET_RATE_PARENT,
  1403. },
  1404. },
  1405. };
  1406. static struct clk_branch mdss_dp_link_clk = {
  1407. .halt_reg = 0x2354,
  1408. .clkr = {
  1409. .enable_reg = 0x2354,
  1410. .enable_mask = BIT(0),
  1411. .hw.init = &(struct clk_init_data){
  1412. .name = "mdss_dp_link_clk",
  1413. .parent_hws = (const struct clk_hw *[]){ &dp_link_clk_src.clkr.hw },
  1414. .num_parents = 1,
  1415. .ops = &clk_branch2_ops,
  1416. .flags = CLK_SET_RATE_PARENT,
  1417. },
  1418. },
  1419. };
  1420. static struct clk_branch mdss_dp_link_intf_clk = {
  1421. .halt_reg = 0x2358,
  1422. .clkr = {
  1423. .enable_reg = 0x2358,
  1424. .enable_mask = BIT(0),
  1425. .hw.init = &(struct clk_init_data){
  1426. .name = "mdss_dp_link_intf_clk",
  1427. .parent_hws = (const struct clk_hw *[]){ &dp_link_clk_src.clkr.hw },
  1428. .num_parents = 1,
  1429. .ops = &clk_branch2_ops,
  1430. .flags = CLK_SET_RATE_PARENT,
  1431. },
  1432. },
  1433. };
  1434. static struct clk_branch mdss_dp_crypto_clk = {
  1435. .halt_reg = 0x235c,
  1436. .clkr = {
  1437. .enable_reg = 0x235c,
  1438. .enable_mask = BIT(0),
  1439. .hw.init = &(struct clk_init_data){
  1440. .name = "mdss_dp_crypto_clk",
  1441. .parent_hws = (const struct clk_hw *[]){ &dp_crypto_clk_src.clkr.hw },
  1442. .num_parents = 1,
  1443. .ops = &clk_branch2_ops,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. },
  1446. },
  1447. };
  1448. static struct clk_branch mdss_dp_pixel_clk = {
  1449. .halt_reg = 0x2360,
  1450. .clkr = {
  1451. .enable_reg = 0x2360,
  1452. .enable_mask = BIT(0),
  1453. .hw.init = &(struct clk_init_data){
  1454. .name = "mdss_dp_pixel_clk",
  1455. .parent_hws = (const struct clk_hw *[]){ &dp_pixel_clk_src.clkr.hw },
  1456. .num_parents = 1,
  1457. .ops = &clk_branch2_ops,
  1458. .flags = CLK_SET_RATE_PARENT,
  1459. },
  1460. },
  1461. };
  1462. static struct clk_branch mdss_dp_aux_clk = {
  1463. .halt_reg = 0x2364,
  1464. .clkr = {
  1465. .enable_reg = 0x2364,
  1466. .enable_mask = BIT(0),
  1467. .hw.init = &(struct clk_init_data){
  1468. .name = "mdss_dp_aux_clk",
  1469. .parent_hws = (const struct clk_hw *[]){ &dp_aux_clk_src.clkr.hw },
  1470. .num_parents = 1,
  1471. .ops = &clk_branch2_ops,
  1472. .flags = CLK_SET_RATE_PARENT,
  1473. },
  1474. },
  1475. };
  1476. static struct clk_branch mdss_byte0_intf_clk = {
  1477. .halt_reg = 0x2374,
  1478. .clkr = {
  1479. .enable_reg = 0x2374,
  1480. .enable_mask = BIT(0),
  1481. .hw.init = &(struct clk_init_data){
  1482. .name = "mdss_byte0_intf_clk",
  1483. .parent_hws = (const struct clk_hw *[]){ &byte0_clk_src.clkr.hw },
  1484. .num_parents = 1,
  1485. .ops = &clk_branch2_ops,
  1486. .flags = CLK_SET_RATE_PARENT,
  1487. },
  1488. },
  1489. };
  1490. static struct clk_branch mdss_byte1_intf_clk = {
  1491. .halt_reg = 0x2378,
  1492. .clkr = {
  1493. .enable_reg = 0x2378,
  1494. .enable_mask = BIT(0),
  1495. .hw.init = &(struct clk_init_data){
  1496. .name = "mdss_byte1_intf_clk",
  1497. .parent_hws = (const struct clk_hw *[]){ &byte1_clk_src.clkr.hw },
  1498. .num_parents = 1,
  1499. .ops = &clk_branch2_ops,
  1500. .flags = CLK_SET_RATE_PARENT,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch camss_csi0phytimer_clk = {
  1505. .halt_reg = 0x3024,
  1506. .clkr = {
  1507. .enable_reg = 0x3024,
  1508. .enable_mask = BIT(0),
  1509. .hw.init = &(struct clk_init_data){
  1510. .name = "camss_csi0phytimer_clk",
  1511. .parent_hws = (const struct clk_hw *[]){ &csi0phytimer_clk_src.clkr.hw },
  1512. .num_parents = 1,
  1513. .ops = &clk_branch2_ops,
  1514. .flags = CLK_SET_RATE_PARENT,
  1515. },
  1516. },
  1517. };
  1518. static struct clk_branch camss_csi1phytimer_clk = {
  1519. .halt_reg = 0x3054,
  1520. .clkr = {
  1521. .enable_reg = 0x3054,
  1522. .enable_mask = BIT(0),
  1523. .hw.init = &(struct clk_init_data){
  1524. .name = "camss_csi1phytimer_clk",
  1525. .parent_hws = (const struct clk_hw *[]){ &csi1phytimer_clk_src.clkr.hw },
  1526. .num_parents = 1,
  1527. .ops = &clk_branch2_ops,
  1528. .flags = CLK_SET_RATE_PARENT,
  1529. },
  1530. },
  1531. };
  1532. static struct clk_branch camss_csi2phytimer_clk = {
  1533. .halt_reg = 0x3084,
  1534. .clkr = {
  1535. .enable_reg = 0x3084,
  1536. .enable_mask = BIT(0),
  1537. .hw.init = &(struct clk_init_data){
  1538. .name = "camss_csi2phytimer_clk",
  1539. .parent_hws = (const struct clk_hw *[]){ &csi2phytimer_clk_src.clkr.hw },
  1540. .num_parents = 1,
  1541. .ops = &clk_branch2_ops,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch camss_csi0_clk = {
  1547. .halt_reg = 0x30b4,
  1548. .clkr = {
  1549. .enable_reg = 0x30b4,
  1550. .enable_mask = BIT(0),
  1551. .hw.init = &(struct clk_init_data){
  1552. .name = "camss_csi0_clk",
  1553. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1554. .num_parents = 1,
  1555. .ops = &clk_branch2_ops,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch camss_csi0_ahb_clk = {
  1561. .halt_reg = 0x30bc,
  1562. .clkr = {
  1563. .enable_reg = 0x30bc,
  1564. .enable_mask = BIT(0),
  1565. .hw.init = &(struct clk_init_data){
  1566. .name = "camss_csi0_ahb_clk",
  1567. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1568. .num_parents = 1,
  1569. .ops = &clk_branch2_ops,
  1570. .flags = CLK_SET_RATE_PARENT,
  1571. },
  1572. },
  1573. };
  1574. static struct clk_branch camss_csi0rdi_clk = {
  1575. .halt_reg = 0x30d4,
  1576. .clkr = {
  1577. .enable_reg = 0x30d4,
  1578. .enable_mask = BIT(0),
  1579. .hw.init = &(struct clk_init_data){
  1580. .name = "camss_csi0rdi_clk",
  1581. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1582. .num_parents = 1,
  1583. .ops = &clk_branch2_ops,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. },
  1586. },
  1587. };
  1588. static struct clk_branch camss_csi0pix_clk = {
  1589. .halt_reg = 0x30e4,
  1590. .clkr = {
  1591. .enable_reg = 0x30e4,
  1592. .enable_mask = BIT(0),
  1593. .hw.init = &(struct clk_init_data){
  1594. .name = "camss_csi0pix_clk",
  1595. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1596. .num_parents = 1,
  1597. .ops = &clk_branch2_ops,
  1598. .flags = CLK_SET_RATE_PARENT,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch camss_csi1_clk = {
  1603. .halt_reg = 0x3124,
  1604. .clkr = {
  1605. .enable_reg = 0x3124,
  1606. .enable_mask = BIT(0),
  1607. .hw.init = &(struct clk_init_data){
  1608. .name = "camss_csi1_clk",
  1609. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1610. .num_parents = 1,
  1611. .ops = &clk_branch2_ops,
  1612. .flags = CLK_SET_RATE_PARENT,
  1613. },
  1614. },
  1615. };
  1616. static struct clk_branch camss_csi1_ahb_clk = {
  1617. .halt_reg = 0x3128,
  1618. .clkr = {
  1619. .enable_reg = 0x3128,
  1620. .enable_mask = BIT(0),
  1621. .hw.init = &(struct clk_init_data){
  1622. .name = "camss_csi1_ahb_clk",
  1623. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1624. .num_parents = 1,
  1625. .ops = &clk_branch2_ops,
  1626. .flags = CLK_SET_RATE_PARENT,
  1627. },
  1628. },
  1629. };
  1630. static struct clk_branch camss_csi1rdi_clk = {
  1631. .halt_reg = 0x3144,
  1632. .clkr = {
  1633. .enable_reg = 0x3144,
  1634. .enable_mask = BIT(0),
  1635. .hw.init = &(struct clk_init_data){
  1636. .name = "camss_csi1rdi_clk",
  1637. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1638. .num_parents = 1,
  1639. .ops = &clk_branch2_ops,
  1640. .flags = CLK_SET_RATE_PARENT,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_branch camss_csi1pix_clk = {
  1645. .halt_reg = 0x3154,
  1646. .clkr = {
  1647. .enable_reg = 0x3154,
  1648. .enable_mask = BIT(0),
  1649. .hw.init = &(struct clk_init_data){
  1650. .name = "camss_csi1pix_clk",
  1651. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1652. .num_parents = 1,
  1653. .ops = &clk_branch2_ops,
  1654. .flags = CLK_SET_RATE_PARENT,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch camss_csi2_clk = {
  1659. .halt_reg = 0x3184,
  1660. .clkr = {
  1661. .enable_reg = 0x3184,
  1662. .enable_mask = BIT(0),
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "camss_csi2_clk",
  1665. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1666. .num_parents = 1,
  1667. .ops = &clk_branch2_ops,
  1668. .flags = CLK_SET_RATE_PARENT,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch camss_csi2_ahb_clk = {
  1673. .halt_reg = 0x3188,
  1674. .clkr = {
  1675. .enable_reg = 0x3188,
  1676. .enable_mask = BIT(0),
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "camss_csi2_ahb_clk",
  1679. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1680. .num_parents = 1,
  1681. .ops = &clk_branch2_ops,
  1682. .flags = CLK_SET_RATE_PARENT,
  1683. },
  1684. },
  1685. };
  1686. static struct clk_branch camss_csi2rdi_clk = {
  1687. .halt_reg = 0x31a4,
  1688. .clkr = {
  1689. .enable_reg = 0x31a4,
  1690. .enable_mask = BIT(0),
  1691. .hw.init = &(struct clk_init_data){
  1692. .name = "camss_csi2rdi_clk",
  1693. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1694. .num_parents = 1,
  1695. .ops = &clk_branch2_ops,
  1696. .flags = CLK_SET_RATE_PARENT,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch camss_csi2pix_clk = {
  1701. .halt_reg = 0x31b4,
  1702. .clkr = {
  1703. .enable_reg = 0x31b4,
  1704. .enable_mask = BIT(0),
  1705. .hw.init = &(struct clk_init_data){
  1706. .name = "camss_csi2pix_clk",
  1707. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1708. .num_parents = 1,
  1709. .ops = &clk_branch2_ops,
  1710. .flags = CLK_SET_RATE_PARENT,
  1711. },
  1712. },
  1713. };
  1714. static struct clk_branch camss_csi3_clk = {
  1715. .halt_reg = 0x31e4,
  1716. .clkr = {
  1717. .enable_reg = 0x31e4,
  1718. .enable_mask = BIT(0),
  1719. .hw.init = &(struct clk_init_data){
  1720. .name = "camss_csi3_clk",
  1721. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1722. .num_parents = 1,
  1723. .ops = &clk_branch2_ops,
  1724. .flags = CLK_SET_RATE_PARENT,
  1725. },
  1726. },
  1727. };
  1728. static struct clk_branch camss_csi3_ahb_clk = {
  1729. .halt_reg = 0x31e8,
  1730. .clkr = {
  1731. .enable_reg = 0x31e8,
  1732. .enable_mask = BIT(0),
  1733. .hw.init = &(struct clk_init_data){
  1734. .name = "camss_csi3_ahb_clk",
  1735. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1736. .num_parents = 1,
  1737. .ops = &clk_branch2_ops,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. },
  1740. },
  1741. };
  1742. static struct clk_branch camss_csi3rdi_clk = {
  1743. .halt_reg = 0x3204,
  1744. .clkr = {
  1745. .enable_reg = 0x3204,
  1746. .enable_mask = BIT(0),
  1747. .hw.init = &(struct clk_init_data){
  1748. .name = "camss_csi3rdi_clk",
  1749. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1750. .num_parents = 1,
  1751. .ops = &clk_branch2_ops,
  1752. .flags = CLK_SET_RATE_PARENT,
  1753. },
  1754. },
  1755. };
  1756. static struct clk_branch camss_csi3pix_clk = {
  1757. .halt_reg = 0x3214,
  1758. .clkr = {
  1759. .enable_reg = 0x3214,
  1760. .enable_mask = BIT(0),
  1761. .hw.init = &(struct clk_init_data){
  1762. .name = "camss_csi3pix_clk",
  1763. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1764. .num_parents = 1,
  1765. .ops = &clk_branch2_ops,
  1766. .flags = CLK_SET_RATE_PARENT,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch camss_ispif_ahb_clk = {
  1771. .halt_reg = 0x3224,
  1772. .clkr = {
  1773. .enable_reg = 0x3224,
  1774. .enable_mask = BIT(0),
  1775. .hw.init = &(struct clk_init_data){
  1776. .name = "camss_ispif_ahb_clk",
  1777. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1778. .num_parents = 1,
  1779. .ops = &clk_branch2_ops,
  1780. .flags = CLK_SET_RATE_PARENT,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch camss_cci_clk = {
  1785. .halt_reg = 0x3344,
  1786. .clkr = {
  1787. .enable_reg = 0x3344,
  1788. .enable_mask = BIT(0),
  1789. .hw.init = &(struct clk_init_data){
  1790. .name = "camss_cci_clk",
  1791. .parent_hws = (const struct clk_hw *[]){ &cci_clk_src.clkr.hw },
  1792. .num_parents = 1,
  1793. .ops = &clk_branch2_ops,
  1794. .flags = CLK_SET_RATE_PARENT,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch camss_cci_ahb_clk = {
  1799. .halt_reg = 0x3348,
  1800. .clkr = {
  1801. .enable_reg = 0x3348,
  1802. .enable_mask = BIT(0),
  1803. .hw.init = &(struct clk_init_data){
  1804. .name = "camss_cci_ahb_clk",
  1805. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1806. .num_parents = 1,
  1807. .ops = &clk_branch2_ops,
  1808. .flags = CLK_SET_RATE_PARENT,
  1809. },
  1810. },
  1811. };
  1812. static struct clk_branch camss_mclk0_clk = {
  1813. .halt_reg = 0x3384,
  1814. .clkr = {
  1815. .enable_reg = 0x3384,
  1816. .enable_mask = BIT(0),
  1817. .hw.init = &(struct clk_init_data){
  1818. .name = "camss_mclk0_clk",
  1819. .parent_hws = (const struct clk_hw *[]){ &mclk0_clk_src.clkr.hw },
  1820. .num_parents = 1,
  1821. .ops = &clk_branch2_ops,
  1822. .flags = CLK_SET_RATE_PARENT,
  1823. },
  1824. },
  1825. };
  1826. static struct clk_branch camss_mclk1_clk = {
  1827. .halt_reg = 0x33b4,
  1828. .clkr = {
  1829. .enable_reg = 0x33b4,
  1830. .enable_mask = BIT(0),
  1831. .hw.init = &(struct clk_init_data){
  1832. .name = "camss_mclk1_clk",
  1833. .parent_hws = (const struct clk_hw *[]){ &mclk1_clk_src.clkr.hw },
  1834. .num_parents = 1,
  1835. .ops = &clk_branch2_ops,
  1836. .flags = CLK_SET_RATE_PARENT,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_branch camss_mclk2_clk = {
  1841. .halt_reg = 0x33e4,
  1842. .clkr = {
  1843. .enable_reg = 0x33e4,
  1844. .enable_mask = BIT(0),
  1845. .hw.init = &(struct clk_init_data){
  1846. .name = "camss_mclk2_clk",
  1847. .parent_hws = (const struct clk_hw *[]){ &mclk2_clk_src.clkr.hw },
  1848. .num_parents = 1,
  1849. .ops = &clk_branch2_ops,
  1850. .flags = CLK_SET_RATE_PARENT,
  1851. },
  1852. },
  1853. };
  1854. static struct clk_branch camss_mclk3_clk = {
  1855. .halt_reg = 0x3414,
  1856. .clkr = {
  1857. .enable_reg = 0x3414,
  1858. .enable_mask = BIT(0),
  1859. .hw.init = &(struct clk_init_data){
  1860. .name = "camss_mclk3_clk",
  1861. .parent_hws = (const struct clk_hw *[]){ &mclk3_clk_src.clkr.hw },
  1862. .num_parents = 1,
  1863. .ops = &clk_branch2_ops,
  1864. .flags = CLK_SET_RATE_PARENT,
  1865. },
  1866. },
  1867. };
  1868. static struct clk_branch camss_top_ahb_clk = {
  1869. .halt_reg = 0x3484,
  1870. .clkr = {
  1871. .enable_reg = 0x3484,
  1872. .enable_mask = BIT(0),
  1873. .hw.init = &(struct clk_init_data){
  1874. .name = "camss_top_ahb_clk",
  1875. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1876. .num_parents = 1,
  1877. .ops = &clk_branch2_ops,
  1878. .flags = CLK_SET_RATE_PARENT,
  1879. },
  1880. },
  1881. };
  1882. static struct clk_branch camss_ahb_clk = {
  1883. .halt_reg = 0x348c,
  1884. .clkr = {
  1885. .enable_reg = 0x348c,
  1886. .enable_mask = BIT(0),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "camss_ahb_clk",
  1889. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1890. .num_parents = 1,
  1891. .ops = &clk_branch2_ops,
  1892. .flags = CLK_SET_RATE_PARENT,
  1893. },
  1894. },
  1895. };
  1896. static struct clk_branch camss_micro_ahb_clk = {
  1897. .halt_reg = 0x3494,
  1898. .clkr = {
  1899. .enable_reg = 0x3494,
  1900. .enable_mask = BIT(0),
  1901. .hw.init = &(struct clk_init_data){
  1902. .name = "camss_micro_ahb_clk",
  1903. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1904. .num_parents = 1,
  1905. .ops = &clk_branch2_ops,
  1906. .flags = CLK_SET_RATE_PARENT,
  1907. },
  1908. },
  1909. };
  1910. static struct clk_branch camss_jpeg0_clk = {
  1911. .halt_reg = 0x35a8,
  1912. .clkr = {
  1913. .enable_reg = 0x35a8,
  1914. .enable_mask = BIT(0),
  1915. .hw.init = &(struct clk_init_data){
  1916. .name = "camss_jpeg0_clk",
  1917. .parent_hws = (const struct clk_hw *[]){ &jpeg0_clk_src.clkr.hw },
  1918. .num_parents = 1,
  1919. .ops = &clk_branch2_ops,
  1920. .flags = CLK_SET_RATE_PARENT,
  1921. },
  1922. },
  1923. };
  1924. static struct clk_branch camss_jpeg_ahb_clk = {
  1925. .halt_reg = 0x35b4,
  1926. .clkr = {
  1927. .enable_reg = 0x35b4,
  1928. .enable_mask = BIT(0),
  1929. .hw.init = &(struct clk_init_data){
  1930. .name = "camss_jpeg_ahb_clk",
  1931. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1932. .num_parents = 1,
  1933. .ops = &clk_branch2_ops,
  1934. .flags = CLK_SET_RATE_PARENT,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch camss_jpeg_axi_clk = {
  1939. .halt_reg = 0x35b8,
  1940. .clkr = {
  1941. .enable_reg = 0x35b8,
  1942. .enable_mask = BIT(0),
  1943. .hw.init = &(struct clk_init_data){
  1944. .name = "camss_jpeg_axi_clk",
  1945. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  1946. .num_parents = 1,
  1947. .ops = &clk_branch2_ops,
  1948. },
  1949. },
  1950. };
  1951. static struct clk_branch camss_vfe0_ahb_clk = {
  1952. .halt_reg = 0x3668,
  1953. .clkr = {
  1954. .enable_reg = 0x3668,
  1955. .enable_mask = BIT(0),
  1956. .hw.init = &(struct clk_init_data){
  1957. .name = "camss_vfe0_ahb_clk",
  1958. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1959. .num_parents = 1,
  1960. .ops = &clk_branch2_ops,
  1961. .flags = CLK_SET_RATE_PARENT,
  1962. },
  1963. },
  1964. };
  1965. static struct clk_branch camss_vfe1_ahb_clk = {
  1966. .halt_reg = 0x3678,
  1967. .clkr = {
  1968. .enable_reg = 0x3678,
  1969. .enable_mask = BIT(0),
  1970. .hw.init = &(struct clk_init_data){
  1971. .name = "camss_vfe1_ahb_clk",
  1972. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1973. .num_parents = 1,
  1974. .ops = &clk_branch2_ops,
  1975. .flags = CLK_SET_RATE_PARENT,
  1976. },
  1977. },
  1978. };
  1979. static struct clk_branch camss_vfe0_clk = {
  1980. .halt_reg = 0x36a8,
  1981. .clkr = {
  1982. .enable_reg = 0x36a8,
  1983. .enable_mask = BIT(0),
  1984. .hw.init = &(struct clk_init_data){
  1985. .name = "camss_vfe0_clk",
  1986. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  1987. .num_parents = 1,
  1988. .ops = &clk_branch2_ops,
  1989. .flags = CLK_SET_RATE_PARENT,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_branch camss_vfe1_clk = {
  1994. .halt_reg = 0x36ac,
  1995. .clkr = {
  1996. .enable_reg = 0x36ac,
  1997. .enable_mask = BIT(0),
  1998. .hw.init = &(struct clk_init_data){
  1999. .name = "camss_vfe1_clk",
  2000. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  2001. .num_parents = 1,
  2002. .ops = &clk_branch2_ops,
  2003. .flags = CLK_SET_RATE_PARENT,
  2004. },
  2005. },
  2006. };
  2007. static struct clk_branch camss_cpp_clk = {
  2008. .halt_reg = 0x36b0,
  2009. .clkr = {
  2010. .enable_reg = 0x36b0,
  2011. .enable_mask = BIT(0),
  2012. .hw.init = &(struct clk_init_data){
  2013. .name = "camss_cpp_clk",
  2014. .parent_hws = (const struct clk_hw *[]){ &cpp_clk_src.clkr.hw },
  2015. .num_parents = 1,
  2016. .ops = &clk_branch2_ops,
  2017. .flags = CLK_SET_RATE_PARENT,
  2018. },
  2019. },
  2020. };
  2021. static struct clk_branch camss_cpp_ahb_clk = {
  2022. .halt_reg = 0x36b4,
  2023. .clkr = {
  2024. .enable_reg = 0x36b4,
  2025. .enable_mask = BIT(0),
  2026. .hw.init = &(struct clk_init_data){
  2027. .name = "camss_cpp_ahb_clk",
  2028. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2029. .num_parents = 1,
  2030. .ops = &clk_branch2_ops,
  2031. .flags = CLK_SET_RATE_PARENT,
  2032. },
  2033. },
  2034. };
  2035. static struct clk_branch camss_vfe_vbif_ahb_clk = {
  2036. .halt_reg = 0x36b8,
  2037. .clkr = {
  2038. .enable_reg = 0x36b8,
  2039. .enable_mask = BIT(0),
  2040. .hw.init = &(struct clk_init_data){
  2041. .name = "camss_vfe_vbif_ahb_clk",
  2042. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2043. .num_parents = 1,
  2044. .ops = &clk_branch2_ops,
  2045. .flags = CLK_SET_RATE_PARENT,
  2046. },
  2047. },
  2048. };
  2049. static struct clk_branch camss_vfe_vbif_axi_clk = {
  2050. .halt_reg = 0x36bc,
  2051. .clkr = {
  2052. .enable_reg = 0x36bc,
  2053. .enable_mask = BIT(0),
  2054. .hw.init = &(struct clk_init_data){
  2055. .name = "camss_vfe_vbif_axi_clk",
  2056. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  2057. .num_parents = 1,
  2058. .ops = &clk_branch2_ops,
  2059. },
  2060. },
  2061. };
  2062. static struct clk_branch camss_cpp_axi_clk = {
  2063. .halt_reg = 0x36c4,
  2064. .clkr = {
  2065. .enable_reg = 0x36c4,
  2066. .enable_mask = BIT(0),
  2067. .hw.init = &(struct clk_init_data){
  2068. .name = "camss_cpp_axi_clk",
  2069. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  2070. .num_parents = 1,
  2071. .ops = &clk_branch2_ops,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_branch camss_cpp_vbif_ahb_clk = {
  2076. .halt_reg = 0x36c8,
  2077. .clkr = {
  2078. .enable_reg = 0x36c8,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "camss_cpp_vbif_ahb_clk",
  2082. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2083. .num_parents = 1,
  2084. .ops = &clk_branch2_ops,
  2085. .flags = CLK_SET_RATE_PARENT,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch camss_csi_vfe0_clk = {
  2090. .halt_reg = 0x3704,
  2091. .clkr = {
  2092. .enable_reg = 0x3704,
  2093. .enable_mask = BIT(0),
  2094. .hw.init = &(struct clk_init_data){
  2095. .name = "camss_csi_vfe0_clk",
  2096. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  2097. .num_parents = 1,
  2098. .ops = &clk_branch2_ops,
  2099. .flags = CLK_SET_RATE_PARENT,
  2100. },
  2101. },
  2102. };
  2103. static struct clk_branch camss_csi_vfe1_clk = {
  2104. .halt_reg = 0x3714,
  2105. .clkr = {
  2106. .enable_reg = 0x3714,
  2107. .enable_mask = BIT(0),
  2108. .hw.init = &(struct clk_init_data){
  2109. .name = "camss_csi_vfe1_clk",
  2110. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  2111. .num_parents = 1,
  2112. .ops = &clk_branch2_ops,
  2113. .flags = CLK_SET_RATE_PARENT,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch camss_vfe0_stream_clk = {
  2118. .halt_reg = 0x3720,
  2119. .clkr = {
  2120. .enable_reg = 0x3720,
  2121. .enable_mask = BIT(0),
  2122. .hw.init = &(struct clk_init_data){
  2123. .name = "camss_vfe0_stream_clk",
  2124. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  2125. .num_parents = 1,
  2126. .ops = &clk_branch2_ops,
  2127. .flags = CLK_SET_RATE_PARENT,
  2128. },
  2129. },
  2130. };
  2131. static struct clk_branch camss_vfe1_stream_clk = {
  2132. .halt_reg = 0x3724,
  2133. .clkr = {
  2134. .enable_reg = 0x3724,
  2135. .enable_mask = BIT(0),
  2136. .hw.init = &(struct clk_init_data){
  2137. .name = "camss_vfe1_stream_clk",
  2138. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  2139. .num_parents = 1,
  2140. .ops = &clk_branch2_ops,
  2141. .flags = CLK_SET_RATE_PARENT,
  2142. },
  2143. },
  2144. };
  2145. static struct clk_branch camss_cphy_csid0_clk = {
  2146. .halt_reg = 0x3730,
  2147. .clkr = {
  2148. .enable_reg = 0x3730,
  2149. .enable_mask = BIT(0),
  2150. .hw.init = &(struct clk_init_data){
  2151. .name = "camss_cphy_csid0_clk",
  2152. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2153. .num_parents = 1,
  2154. .ops = &clk_branch2_ops,
  2155. .flags = CLK_SET_RATE_PARENT,
  2156. },
  2157. },
  2158. };
  2159. static struct clk_branch camss_cphy_csid1_clk = {
  2160. .halt_reg = 0x3734,
  2161. .clkr = {
  2162. .enable_reg = 0x3734,
  2163. .enable_mask = BIT(0),
  2164. .hw.init = &(struct clk_init_data){
  2165. .name = "camss_cphy_csid1_clk",
  2166. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2167. .num_parents = 1,
  2168. .ops = &clk_branch2_ops,
  2169. .flags = CLK_SET_RATE_PARENT,
  2170. },
  2171. },
  2172. };
  2173. static struct clk_branch camss_cphy_csid2_clk = {
  2174. .halt_reg = 0x3738,
  2175. .clkr = {
  2176. .enable_reg = 0x3738,
  2177. .enable_mask = BIT(0),
  2178. .hw.init = &(struct clk_init_data){
  2179. .name = "camss_cphy_csid2_clk",
  2180. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2181. .num_parents = 1,
  2182. .ops = &clk_branch2_ops,
  2183. .flags = CLK_SET_RATE_PARENT,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch camss_cphy_csid3_clk = {
  2188. .halt_reg = 0x373c,
  2189. .clkr = {
  2190. .enable_reg = 0x373c,
  2191. .enable_mask = BIT(0),
  2192. .hw.init = &(struct clk_init_data){
  2193. .name = "camss_cphy_csid3_clk",
  2194. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2195. .num_parents = 1,
  2196. .ops = &clk_branch2_ops,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. },
  2199. },
  2200. };
  2201. static struct clk_branch camss_csiphy0_clk = {
  2202. .halt_reg = 0x3740,
  2203. .clkr = {
  2204. .enable_reg = 0x3740,
  2205. .enable_mask = BIT(0),
  2206. .hw.init = &(struct clk_init_data){
  2207. .name = "camss_csiphy0_clk",
  2208. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2209. .num_parents = 1,
  2210. .ops = &clk_branch2_ops,
  2211. .flags = CLK_SET_RATE_PARENT,
  2212. },
  2213. },
  2214. };
  2215. static struct clk_branch camss_csiphy1_clk = {
  2216. .halt_reg = 0x3744,
  2217. .clkr = {
  2218. .enable_reg = 0x3744,
  2219. .enable_mask = BIT(0),
  2220. .hw.init = &(struct clk_init_data){
  2221. .name = "camss_csiphy1_clk",
  2222. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2223. .num_parents = 1,
  2224. .ops = &clk_branch2_ops,
  2225. .flags = CLK_SET_RATE_PARENT,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch camss_csiphy2_clk = {
  2230. .halt_reg = 0x3748,
  2231. .clkr = {
  2232. .enable_reg = 0x3748,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(struct clk_init_data){
  2235. .name = "camss_csiphy2_clk",
  2236. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2237. .num_parents = 1,
  2238. .ops = &clk_branch2_ops,
  2239. .flags = CLK_SET_RATE_PARENT,
  2240. },
  2241. },
  2242. };
  2243. static struct clk_branch fd_core_clk = {
  2244. .halt_reg = 0x3b68,
  2245. .clkr = {
  2246. .enable_reg = 0x3b68,
  2247. .enable_mask = BIT(0),
  2248. .hw.init = &(struct clk_init_data){
  2249. .name = "fd_core_clk",
  2250. .parent_hws = (const struct clk_hw *[]){ &fd_core_clk_src.clkr.hw },
  2251. .num_parents = 1,
  2252. .ops = &clk_branch2_ops,
  2253. .flags = CLK_SET_RATE_PARENT,
  2254. },
  2255. },
  2256. };
  2257. static struct clk_branch fd_core_uar_clk = {
  2258. .halt_reg = 0x3b6c,
  2259. .clkr = {
  2260. .enable_reg = 0x3b6c,
  2261. .enable_mask = BIT(0),
  2262. .hw.init = &(struct clk_init_data){
  2263. .name = "fd_core_uar_clk",
  2264. .parent_hws = (const struct clk_hw *[]){ &fd_core_clk_src.clkr.hw },
  2265. .num_parents = 1,
  2266. .ops = &clk_branch2_ops,
  2267. .flags = CLK_SET_RATE_PARENT,
  2268. },
  2269. },
  2270. };
  2271. static struct clk_branch fd_ahb_clk = {
  2272. .halt_reg = 0x3b74,
  2273. .clkr = {
  2274. .enable_reg = 0x3b74,
  2275. .enable_mask = BIT(0),
  2276. .hw.init = &(struct clk_init_data){
  2277. .name = "fd_ahb_clk",
  2278. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2279. .num_parents = 1,
  2280. .ops = &clk_branch2_ops,
  2281. .flags = CLK_SET_RATE_PARENT,
  2282. },
  2283. },
  2284. };
  2285. static struct clk_branch mnoc_ahb_clk = {
  2286. .halt_reg = 0x5024,
  2287. .halt_check = BRANCH_HALT_SKIP,
  2288. .clkr = {
  2289. .enable_reg = 0x5024,
  2290. .enable_mask = BIT(0),
  2291. .hw.init = &(struct clk_init_data){
  2292. .name = "mnoc_ahb_clk",
  2293. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2294. .num_parents = 1,
  2295. .ops = &clk_branch2_ops,
  2296. .flags = CLK_SET_RATE_PARENT,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch bimc_smmu_ahb_clk = {
  2301. .halt_reg = 0xe004,
  2302. .halt_check = BRANCH_HALT_SKIP,
  2303. .hwcg_reg = 0xe004,
  2304. .hwcg_bit = 1,
  2305. .clkr = {
  2306. .enable_reg = 0xe004,
  2307. .enable_mask = BIT(0),
  2308. .hw.init = &(struct clk_init_data){
  2309. .name = "bimc_smmu_ahb_clk",
  2310. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2311. .num_parents = 1,
  2312. .ops = &clk_branch2_ops,
  2313. .flags = CLK_SET_RATE_PARENT,
  2314. },
  2315. },
  2316. };
  2317. static struct clk_branch bimc_smmu_axi_clk = {
  2318. .halt_reg = 0xe008,
  2319. .halt_check = BRANCH_HALT_SKIP,
  2320. .hwcg_reg = 0xe008,
  2321. .hwcg_bit = 1,
  2322. .clkr = {
  2323. .enable_reg = 0xe008,
  2324. .enable_mask = BIT(0),
  2325. .hw.init = &(struct clk_init_data){
  2326. .name = "bimc_smmu_axi_clk",
  2327. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  2328. .num_parents = 1,
  2329. .ops = &clk_branch2_ops,
  2330. },
  2331. },
  2332. };
  2333. static struct clk_branch mnoc_maxi_clk = {
  2334. .halt_reg = 0xf004,
  2335. .clkr = {
  2336. .enable_reg = 0xf004,
  2337. .enable_mask = BIT(0),
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "mnoc_maxi_clk",
  2340. .parent_hws = (const struct clk_hw *[]){ &maxi_clk_src.clkr.hw },
  2341. .num_parents = 1,
  2342. .ops = &clk_branch2_ops,
  2343. .flags = CLK_SET_RATE_PARENT,
  2344. },
  2345. },
  2346. };
  2347. static struct clk_branch vmem_maxi_clk = {
  2348. .halt_reg = 0xf064,
  2349. .clkr = {
  2350. .enable_reg = 0xf064,
  2351. .enable_mask = BIT(0),
  2352. .hw.init = &(struct clk_init_data){
  2353. .name = "vmem_maxi_clk",
  2354. .parent_hws = (const struct clk_hw *[]){ &maxi_clk_src.clkr.hw },
  2355. .num_parents = 1,
  2356. .ops = &clk_branch2_ops,
  2357. .flags = CLK_SET_RATE_PARENT,
  2358. },
  2359. },
  2360. };
  2361. static struct clk_branch vmem_ahb_clk = {
  2362. .halt_reg = 0xf068,
  2363. .clkr = {
  2364. .enable_reg = 0xf068,
  2365. .enable_mask = BIT(0),
  2366. .hw.init = &(struct clk_init_data){
  2367. .name = "vmem_ahb_clk",
  2368. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2369. .num_parents = 1,
  2370. .ops = &clk_branch2_ops,
  2371. .flags = CLK_SET_RATE_PARENT,
  2372. },
  2373. },
  2374. };
  2375. static struct clk_hw *mmcc_msm8998_hws[] = {
  2376. &gpll0_div.hw,
  2377. };
  2378. static struct gdsc video_top_gdsc = {
  2379. .gdscr = 0x1024,
  2380. .pd = {
  2381. .name = "video_top",
  2382. },
  2383. .pwrsts = PWRSTS_OFF_ON,
  2384. };
  2385. static struct gdsc video_subcore0_gdsc = {
  2386. .gdscr = 0x1040,
  2387. .pd = {
  2388. .name = "video_subcore0",
  2389. },
  2390. .parent = &video_top_gdsc.pd,
  2391. .pwrsts = PWRSTS_OFF_ON,
  2392. };
  2393. static struct gdsc video_subcore1_gdsc = {
  2394. .gdscr = 0x1044,
  2395. .pd = {
  2396. .name = "video_subcore1",
  2397. },
  2398. .parent = &video_top_gdsc.pd,
  2399. .pwrsts = PWRSTS_OFF_ON,
  2400. };
  2401. static struct gdsc mdss_gdsc = {
  2402. .gdscr = 0x2304,
  2403. .cxcs = (unsigned int []){ 0x2310, 0x2350, 0x231c, 0x2320 },
  2404. .cxc_count = 4,
  2405. .pd = {
  2406. .name = "mdss",
  2407. },
  2408. .pwrsts = PWRSTS_OFF_ON,
  2409. };
  2410. static struct gdsc camss_top_gdsc = {
  2411. .gdscr = 0x34a0,
  2412. .cxcs = (unsigned int []){ 0x35b8, 0x36c4, 0x3704, 0x3714, 0x3494,
  2413. 0x35a8, 0x3868 },
  2414. .cxc_count = 7,
  2415. .pd = {
  2416. .name = "camss_top",
  2417. },
  2418. .pwrsts = PWRSTS_OFF_ON,
  2419. };
  2420. static struct gdsc camss_vfe0_gdsc = {
  2421. .gdscr = 0x3664,
  2422. .pd = {
  2423. .name = "camss_vfe0",
  2424. },
  2425. .parent = &camss_top_gdsc.pd,
  2426. .pwrsts = PWRSTS_OFF_ON,
  2427. };
  2428. static struct gdsc camss_vfe1_gdsc = {
  2429. .gdscr = 0x3674,
  2430. .pd = {
  2431. .name = "camss_vfe1_gdsc",
  2432. },
  2433. .parent = &camss_top_gdsc.pd,
  2434. .pwrsts = PWRSTS_OFF_ON,
  2435. };
  2436. static struct gdsc camss_cpp_gdsc = {
  2437. .gdscr = 0x36d4,
  2438. .pd = {
  2439. .name = "camss_cpp",
  2440. },
  2441. .parent = &camss_top_gdsc.pd,
  2442. .pwrsts = PWRSTS_OFF_ON,
  2443. };
  2444. static struct gdsc bimc_smmu_gdsc = {
  2445. .gdscr = 0xe020,
  2446. .gds_hw_ctrl = 0xe024,
  2447. .cxcs = (unsigned int []){ 0xe008 },
  2448. .cxc_count = 1,
  2449. .pd = {
  2450. .name = "bimc_smmu",
  2451. },
  2452. .pwrsts = PWRSTS_OFF_ON,
  2453. .flags = VOTABLE,
  2454. };
  2455. static struct clk_regmap *mmcc_msm8998_clocks[] = {
  2456. [MMPLL0] = &mmpll0.clkr,
  2457. [MMPLL0_OUT_EVEN] = &mmpll0_out_even.clkr,
  2458. [MMPLL1] = &mmpll1.clkr,
  2459. [MMPLL1_OUT_EVEN] = &mmpll1_out_even.clkr,
  2460. [MMPLL3] = &mmpll3.clkr,
  2461. [MMPLL3_OUT_EVEN] = &mmpll3_out_even.clkr,
  2462. [MMPLL4] = &mmpll4.clkr,
  2463. [MMPLL4_OUT_EVEN] = &mmpll4_out_even.clkr,
  2464. [MMPLL5] = &mmpll5.clkr,
  2465. [MMPLL5_OUT_EVEN] = &mmpll5_out_even.clkr,
  2466. [MMPLL6] = &mmpll6.clkr,
  2467. [MMPLL6_OUT_EVEN] = &mmpll6_out_even.clkr,
  2468. [MMPLL7] = &mmpll7.clkr,
  2469. [MMPLL7_OUT_EVEN] = &mmpll7_out_even.clkr,
  2470. [MMPLL10] = &mmpll10.clkr,
  2471. [MMPLL10_OUT_EVEN] = &mmpll10_out_even.clkr,
  2472. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2473. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2474. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2475. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2476. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2477. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2478. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2479. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2480. [CSIPHY_CLK_SRC] = &csiphy_clk_src.clkr,
  2481. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2482. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2483. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2484. [DP_AUX_CLK_SRC] = &dp_aux_clk_src.clkr,
  2485. [DP_CRYPTO_CLK_SRC] = &dp_crypto_clk_src.clkr,
  2486. [DP_LINK_CLK_SRC] = &dp_link_clk_src.clkr,
  2487. [DP_PIXEL_CLK_SRC] = &dp_pixel_clk_src.clkr,
  2488. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2489. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2490. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2491. [FD_CORE_CLK_SRC] = &fd_core_clk_src.clkr,
  2492. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2493. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2494. [MAXI_CLK_SRC] = &maxi_clk_src.clkr,
  2495. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2496. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2497. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2498. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2499. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2500. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2501. [AHB_CLK_SRC] = &ahb_clk_src.clkr,
  2502. [AXI_CLK_SRC] = &axi_clk_src.clkr,
  2503. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2504. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2505. [ROT_CLK_SRC] = &rot_clk_src.clkr,
  2506. [VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
  2507. [VIDEO_SUBCORE0_CLK_SRC] = &video_subcore0_clk_src.clkr,
  2508. [VIDEO_SUBCORE1_CLK_SRC] = &video_subcore1_clk_src.clkr,
  2509. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2510. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2511. [MISC_AHB_CLK] = &misc_ahb_clk.clkr,
  2512. [VIDEO_CORE_CLK] = &video_core_clk.clkr,
  2513. [VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
  2514. [VIDEO_AXI_CLK] = &video_axi_clk.clkr,
  2515. [VIDEO_MAXI_CLK] = &video_maxi_clk.clkr,
  2516. [VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
  2517. [VIDEO_SUBCORE1_CLK] = &video_subcore1_clk.clkr,
  2518. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2519. [MDSS_HDMI_DP_AHB_CLK] = &mdss_hdmi_dp_ahb_clk.clkr,
  2520. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2521. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2522. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2523. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2524. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2525. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2526. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2527. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2528. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2529. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2530. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2531. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2532. [MDSS_ROT_CLK] = &mdss_rot_clk.clkr,
  2533. [MDSS_DP_LINK_CLK] = &mdss_dp_link_clk.clkr,
  2534. [MDSS_DP_LINK_INTF_CLK] = &mdss_dp_link_intf_clk.clkr,
  2535. [MDSS_DP_CRYPTO_CLK] = &mdss_dp_crypto_clk.clkr,
  2536. [MDSS_DP_PIXEL_CLK] = &mdss_dp_pixel_clk.clkr,
  2537. [MDSS_DP_AUX_CLK] = &mdss_dp_aux_clk.clkr,
  2538. [MDSS_BYTE0_INTF_CLK] = &mdss_byte0_intf_clk.clkr,
  2539. [MDSS_BYTE1_INTF_CLK] = &mdss_byte1_intf_clk.clkr,
  2540. [CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
  2541. [CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
  2542. [CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
  2543. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2544. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2545. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2546. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2547. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2548. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2549. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2550. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2551. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2552. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2553. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2554. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2555. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2556. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2557. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2558. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2559. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2560. [CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
  2561. [CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
  2562. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2563. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2564. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2565. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2566. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2567. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2568. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2569. [CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
  2570. [CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
  2571. [CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
  2572. [CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
  2573. [CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
  2574. [CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
  2575. [CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
  2576. [CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
  2577. [CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
  2578. [CAMSS_VFE_VBIF_AHB_CLK] = &camss_vfe_vbif_ahb_clk.clkr,
  2579. [CAMSS_VFE_VBIF_AXI_CLK] = &camss_vfe_vbif_axi_clk.clkr,
  2580. [CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
  2581. [CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
  2582. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2583. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2584. [CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
  2585. [CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
  2586. [CAMSS_CPHY_CSID0_CLK] = &camss_cphy_csid0_clk.clkr,
  2587. [CAMSS_CPHY_CSID1_CLK] = &camss_cphy_csid1_clk.clkr,
  2588. [CAMSS_CPHY_CSID2_CLK] = &camss_cphy_csid2_clk.clkr,
  2589. [CAMSS_CPHY_CSID3_CLK] = &camss_cphy_csid3_clk.clkr,
  2590. [CAMSS_CSIPHY0_CLK] = &camss_csiphy0_clk.clkr,
  2591. [CAMSS_CSIPHY1_CLK] = &camss_csiphy1_clk.clkr,
  2592. [CAMSS_CSIPHY2_CLK] = &camss_csiphy2_clk.clkr,
  2593. [FD_CORE_CLK] = &fd_core_clk.clkr,
  2594. [FD_CORE_UAR_CLK] = &fd_core_uar_clk.clkr,
  2595. [FD_AHB_CLK] = &fd_ahb_clk.clkr,
  2596. [MNOC_AHB_CLK] = &mnoc_ahb_clk.clkr,
  2597. [BIMC_SMMU_AHB_CLK] = &bimc_smmu_ahb_clk.clkr,
  2598. [BIMC_SMMU_AXI_CLK] = &bimc_smmu_axi_clk.clkr,
  2599. [MNOC_MAXI_CLK] = &mnoc_maxi_clk.clkr,
  2600. [VMEM_MAXI_CLK] = &vmem_maxi_clk.clkr,
  2601. [VMEM_AHB_CLK] = &vmem_ahb_clk.clkr,
  2602. };
  2603. static struct gdsc *mmcc_msm8998_gdscs[] = {
  2604. [VIDEO_TOP_GDSC] = &video_top_gdsc,
  2605. [VIDEO_SUBCORE0_GDSC] = &video_subcore0_gdsc,
  2606. [VIDEO_SUBCORE1_GDSC] = &video_subcore1_gdsc,
  2607. [MDSS_GDSC] = &mdss_gdsc,
  2608. [CAMSS_TOP_GDSC] = &camss_top_gdsc,
  2609. [CAMSS_VFE0_GDSC] = &camss_vfe0_gdsc,
  2610. [CAMSS_VFE1_GDSC] = &camss_vfe1_gdsc,
  2611. [CAMSS_CPP_GDSC] = &camss_cpp_gdsc,
  2612. [BIMC_SMMU_GDSC] = &bimc_smmu_gdsc,
  2613. };
  2614. static const struct qcom_reset_map mmcc_msm8998_resets[] = {
  2615. [SPDM_BCR] = { 0x200 },
  2616. [SPDM_RM_BCR] = { 0x300 },
  2617. [MISC_BCR] = { 0x320 },
  2618. [VIDEO_TOP_BCR] = { 0x1020 },
  2619. [THROTTLE_VIDEO_BCR] = { 0x1180 },
  2620. [MDSS_BCR] = { 0x2300 },
  2621. [THROTTLE_MDSS_BCR] = { 0x2460 },
  2622. [CAMSS_PHY0_BCR] = { 0x3020 },
  2623. [CAMSS_PHY1_BCR] = { 0x3050 },
  2624. [CAMSS_PHY2_BCR] = { 0x3080 },
  2625. [CAMSS_CSI0_BCR] = { 0x30b0 },
  2626. [CAMSS_CSI0RDI_BCR] = { 0x30d0 },
  2627. [CAMSS_CSI0PIX_BCR] = { 0x30e0 },
  2628. [CAMSS_CSI1_BCR] = { 0x3120 },
  2629. [CAMSS_CSI1RDI_BCR] = { 0x3140 },
  2630. [CAMSS_CSI1PIX_BCR] = { 0x3150 },
  2631. [CAMSS_CSI2_BCR] = { 0x3180 },
  2632. [CAMSS_CSI2RDI_BCR] = { 0x31a0 },
  2633. [CAMSS_CSI2PIX_BCR] = { 0x31b0 },
  2634. [CAMSS_CSI3_BCR] = { 0x31e0 },
  2635. [CAMSS_CSI3RDI_BCR] = { 0x3200 },
  2636. [CAMSS_CSI3PIX_BCR] = { 0x3210 },
  2637. [CAMSS_ISPIF_BCR] = { 0x3220 },
  2638. [CAMSS_CCI_BCR] = { 0x3340 },
  2639. [CAMSS_TOP_BCR] = { 0x3480 },
  2640. [CAMSS_AHB_BCR] = { 0x3488 },
  2641. [CAMSS_MICRO_BCR] = { 0x3490 },
  2642. [CAMSS_JPEG_BCR] = { 0x35a0 },
  2643. [CAMSS_VFE0_BCR] = { 0x3660 },
  2644. [CAMSS_VFE1_BCR] = { 0x3670 },
  2645. [CAMSS_VFE_VBIF_BCR] = { 0x36a0 },
  2646. [CAMSS_CPP_TOP_BCR] = { 0x36c0 },
  2647. [CAMSS_CPP_BCR] = { 0x36d0 },
  2648. [CAMSS_CSI_VFE0_BCR] = { 0x3700 },
  2649. [CAMSS_CSI_VFE1_BCR] = { 0x3710 },
  2650. [CAMSS_FD_BCR] = { 0x3b60 },
  2651. [THROTTLE_CAMSS_BCR] = { 0x3c30 },
  2652. [MNOCAHB_BCR] = { 0x5020 },
  2653. [MNOCAXI_BCR] = { 0xd020 },
  2654. [BMIC_SMMU_BCR] = { 0xe000 },
  2655. [MNOC_MAXI_BCR] = { 0xf000 },
  2656. [VMEM_BCR] = { 0xf060 },
  2657. [BTO_BCR] = { 0x10004 },
  2658. };
  2659. static const struct regmap_config mmcc_msm8998_regmap_config = {
  2660. .reg_bits = 32,
  2661. .reg_stride = 4,
  2662. .val_bits = 32,
  2663. .max_register = 0x10004,
  2664. .fast_io = true,
  2665. };
  2666. static const struct qcom_cc_desc mmcc_msm8998_desc = {
  2667. .config = &mmcc_msm8998_regmap_config,
  2668. .clks = mmcc_msm8998_clocks,
  2669. .num_clks = ARRAY_SIZE(mmcc_msm8998_clocks),
  2670. .resets = mmcc_msm8998_resets,
  2671. .num_resets = ARRAY_SIZE(mmcc_msm8998_resets),
  2672. .gdscs = mmcc_msm8998_gdscs,
  2673. .num_gdscs = ARRAY_SIZE(mmcc_msm8998_gdscs),
  2674. .clk_hws = mmcc_msm8998_hws,
  2675. .num_clk_hws = ARRAY_SIZE(mmcc_msm8998_hws),
  2676. };
  2677. static const struct of_device_id mmcc_msm8998_match_table[] = {
  2678. { .compatible = "qcom,mmcc-msm8998" },
  2679. { }
  2680. };
  2681. MODULE_DEVICE_TABLE(of, mmcc_msm8998_match_table);
  2682. static int mmcc_msm8998_probe(struct platform_device *pdev)
  2683. {
  2684. struct regmap *regmap;
  2685. regmap = qcom_cc_map(pdev, &mmcc_msm8998_desc);
  2686. if (IS_ERR(regmap))
  2687. return PTR_ERR(regmap);
  2688. return qcom_cc_really_probe(pdev, &mmcc_msm8998_desc, regmap);
  2689. }
  2690. static struct platform_driver mmcc_msm8998_driver = {
  2691. .probe = mmcc_msm8998_probe,
  2692. .driver = {
  2693. .name = "mmcc-msm8998",
  2694. .of_match_table = mmcc_msm8998_match_table,
  2695. },
  2696. };
  2697. module_platform_driver(mmcc_msm8998_driver);
  2698. MODULE_DESCRIPTION("QCOM MMCC MSM8998 Driver");
  2699. MODULE_LICENSE("GPL v2");