mmcc-msm8996.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*x
  3. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <linux/clk.h>
  16. #include <dt-bindings/clock/qcom,mmcc-msm8996.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-regmap-divider.h"
  20. #include "clk-alpha-pll.h"
  21. #include "clk-rcg.h"
  22. #include "clk-branch.h"
  23. #include "reset.h"
  24. #include "gdsc.h"
  25. enum {
  26. P_XO,
  27. P_MMPLL0,
  28. P_GPLL0,
  29. P_GPLL0_DIV,
  30. P_MMPLL1,
  31. P_MMPLL9,
  32. P_MMPLL2,
  33. P_MMPLL8,
  34. P_MMPLL3,
  35. P_DSI0PLL,
  36. P_DSI1PLL,
  37. P_MMPLL5,
  38. P_HDMIPLL,
  39. P_DSI0PLL_BYTE,
  40. P_DSI1PLL_BYTE,
  41. P_MMPLL4,
  42. };
  43. static struct clk_fixed_factor gpll0_div = {
  44. .mult = 1,
  45. .div = 2,
  46. .hw.init = &(struct clk_init_data){
  47. .name = "gpll0_div",
  48. .parent_data = (const struct clk_parent_data[]){
  49. { .fw_name = "gpll0", .name = "gpll0" },
  50. },
  51. .num_parents = 1,
  52. .ops = &clk_fixed_factor_ops,
  53. },
  54. };
  55. static struct pll_vco mmpll_p_vco[] = {
  56. { 250000000, 500000000, 3 },
  57. { 500000000, 1000000000, 2 },
  58. { 1000000000, 1500000000, 1 },
  59. { 1500000000, 2000000000, 0 },
  60. };
  61. static struct pll_vco mmpll_gfx_vco[] = {
  62. { 400000000, 1000000000, 2 },
  63. { 1000000000, 1500000000, 1 },
  64. { 1500000000, 2000000000, 0 },
  65. };
  66. static struct pll_vco mmpll_t_vco[] = {
  67. { 500000000, 1500000000, 0 },
  68. };
  69. static struct clk_alpha_pll mmpll0_early = {
  70. .offset = 0x0,
  71. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  72. .vco_table = mmpll_p_vco,
  73. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  74. .clkr = {
  75. .enable_reg = 0x100,
  76. .enable_mask = BIT(0),
  77. .hw.init = &(struct clk_init_data){
  78. .name = "mmpll0_early",
  79. .parent_data = (const struct clk_parent_data[]){
  80. { .fw_name = "xo", .name = "xo_board" },
  81. },
  82. .num_parents = 1,
  83. .ops = &clk_alpha_pll_ops,
  84. },
  85. },
  86. };
  87. static struct clk_alpha_pll_postdiv mmpll0 = {
  88. .offset = 0x0,
  89. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  90. .width = 4,
  91. .clkr.hw.init = &(struct clk_init_data){
  92. .name = "mmpll0",
  93. .parent_hws = (const struct clk_hw*[]){
  94. &mmpll0_early.clkr.hw
  95. },
  96. .num_parents = 1,
  97. .ops = &clk_alpha_pll_postdiv_ops,
  98. .flags = CLK_SET_RATE_PARENT,
  99. },
  100. };
  101. static struct clk_alpha_pll mmpll1_early = {
  102. .offset = 0x30,
  103. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  104. .vco_table = mmpll_p_vco,
  105. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  106. .clkr = {
  107. .enable_reg = 0x100,
  108. .enable_mask = BIT(1),
  109. .hw.init = &(struct clk_init_data){
  110. .name = "mmpll1_early",
  111. .parent_data = (const struct clk_parent_data[]){
  112. { .fw_name = "xo", .name = "xo_board" },
  113. },
  114. .num_parents = 1,
  115. .ops = &clk_alpha_pll_ops,
  116. }
  117. },
  118. };
  119. static struct clk_alpha_pll_postdiv mmpll1 = {
  120. .offset = 0x30,
  121. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  122. .width = 4,
  123. .clkr.hw.init = &(struct clk_init_data){
  124. .name = "mmpll1",
  125. .parent_hws = (const struct clk_hw*[]){
  126. &mmpll1_early.clkr.hw
  127. },
  128. .num_parents = 1,
  129. .ops = &clk_alpha_pll_postdiv_ops,
  130. .flags = CLK_SET_RATE_PARENT,
  131. },
  132. };
  133. static struct clk_alpha_pll mmpll2_early = {
  134. .offset = 0x4100,
  135. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  136. .vco_table = mmpll_gfx_vco,
  137. .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
  138. .clkr.hw.init = &(struct clk_init_data){
  139. .name = "mmpll2_early",
  140. .parent_data = (const struct clk_parent_data[]){
  141. { .fw_name = "xo", .name = "xo_board" },
  142. },
  143. .num_parents = 1,
  144. .ops = &clk_alpha_pll_ops,
  145. },
  146. };
  147. static struct clk_alpha_pll_postdiv mmpll2 = {
  148. .offset = 0x4100,
  149. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  150. .width = 4,
  151. .clkr.hw.init = &(struct clk_init_data){
  152. .name = "mmpll2",
  153. .parent_hws = (const struct clk_hw*[]){
  154. &mmpll2_early.clkr.hw
  155. },
  156. .num_parents = 1,
  157. .ops = &clk_alpha_pll_postdiv_ops,
  158. .flags = CLK_SET_RATE_PARENT,
  159. },
  160. };
  161. static struct clk_alpha_pll mmpll3_early = {
  162. .offset = 0x60,
  163. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  164. .vco_table = mmpll_p_vco,
  165. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  166. .clkr.hw.init = &(struct clk_init_data){
  167. .name = "mmpll3_early",
  168. .parent_data = (const struct clk_parent_data[]){
  169. { .fw_name = "xo", .name = "xo_board" },
  170. },
  171. .num_parents = 1,
  172. .ops = &clk_alpha_pll_ops,
  173. },
  174. };
  175. static struct clk_alpha_pll_postdiv mmpll3 = {
  176. .offset = 0x60,
  177. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  178. .width = 4,
  179. .clkr.hw.init = &(struct clk_init_data){
  180. .name = "mmpll3",
  181. .parent_hws = (const struct clk_hw*[]){
  182. &mmpll3_early.clkr.hw
  183. },
  184. .num_parents = 1,
  185. .ops = &clk_alpha_pll_postdiv_ops,
  186. .flags = CLK_SET_RATE_PARENT,
  187. },
  188. };
  189. static struct clk_alpha_pll mmpll4_early = {
  190. .offset = 0x90,
  191. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  192. .vco_table = mmpll_t_vco,
  193. .num_vco = ARRAY_SIZE(mmpll_t_vco),
  194. .clkr.hw.init = &(struct clk_init_data){
  195. .name = "mmpll4_early",
  196. .parent_data = (const struct clk_parent_data[]){
  197. { .fw_name = "xo", .name = "xo_board" },
  198. },
  199. .num_parents = 1,
  200. .ops = &clk_alpha_pll_ops,
  201. },
  202. };
  203. static struct clk_alpha_pll_postdiv mmpll4 = {
  204. .offset = 0x90,
  205. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  206. .width = 2,
  207. .clkr.hw.init = &(struct clk_init_data){
  208. .name = "mmpll4",
  209. .parent_hws = (const struct clk_hw*[]){
  210. &mmpll4_early.clkr.hw
  211. },
  212. .num_parents = 1,
  213. .ops = &clk_alpha_pll_postdiv_ops,
  214. .flags = CLK_SET_RATE_PARENT,
  215. },
  216. };
  217. static struct clk_alpha_pll mmpll5_early = {
  218. .offset = 0xc0,
  219. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  220. .vco_table = mmpll_p_vco,
  221. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  222. .clkr.hw.init = &(struct clk_init_data){
  223. .name = "mmpll5_early",
  224. .parent_data = (const struct clk_parent_data[]){
  225. { .fw_name = "xo", .name = "xo_board" },
  226. },
  227. .num_parents = 1,
  228. .ops = &clk_alpha_pll_ops,
  229. },
  230. };
  231. static struct clk_alpha_pll_postdiv mmpll5 = {
  232. .offset = 0xc0,
  233. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  234. .width = 4,
  235. .clkr.hw.init = &(struct clk_init_data){
  236. .name = "mmpll5",
  237. .parent_hws = (const struct clk_hw*[]){
  238. &mmpll5_early.clkr.hw
  239. },
  240. .num_parents = 1,
  241. .ops = &clk_alpha_pll_postdiv_ops,
  242. .flags = CLK_SET_RATE_PARENT,
  243. },
  244. };
  245. static struct clk_alpha_pll mmpll8_early = {
  246. .offset = 0x4130,
  247. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  248. .vco_table = mmpll_gfx_vco,
  249. .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
  250. .clkr.hw.init = &(struct clk_init_data){
  251. .name = "mmpll8_early",
  252. .parent_data = (const struct clk_parent_data[]){
  253. { .fw_name = "xo", .name = "xo_board" },
  254. },
  255. .num_parents = 1,
  256. .ops = &clk_alpha_pll_ops,
  257. },
  258. };
  259. static struct clk_alpha_pll_postdiv mmpll8 = {
  260. .offset = 0x4130,
  261. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  262. .width = 4,
  263. .clkr.hw.init = &(struct clk_init_data){
  264. .name = "mmpll8",
  265. .parent_hws = (const struct clk_hw*[]){
  266. &mmpll8_early.clkr.hw
  267. },
  268. .num_parents = 1,
  269. .ops = &clk_alpha_pll_postdiv_ops,
  270. .flags = CLK_SET_RATE_PARENT,
  271. },
  272. };
  273. static struct clk_alpha_pll mmpll9_early = {
  274. .offset = 0x4200,
  275. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  276. .vco_table = mmpll_t_vco,
  277. .num_vco = ARRAY_SIZE(mmpll_t_vco),
  278. .clkr.hw.init = &(struct clk_init_data){
  279. .name = "mmpll9_early",
  280. .parent_data = (const struct clk_parent_data[]){
  281. { .fw_name = "xo", .name = "xo_board" },
  282. },
  283. .num_parents = 1,
  284. .ops = &clk_alpha_pll_ops,
  285. },
  286. };
  287. static struct clk_alpha_pll_postdiv mmpll9 = {
  288. .offset = 0x4200,
  289. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  290. .width = 2,
  291. .clkr.hw.init = &(struct clk_init_data){
  292. .name = "mmpll9",
  293. .parent_hws = (const struct clk_hw*[]){
  294. &mmpll9_early.clkr.hw
  295. },
  296. .num_parents = 1,
  297. .ops = &clk_alpha_pll_postdiv_ops,
  298. .flags = CLK_SET_RATE_PARENT,
  299. },
  300. };
  301. static const struct parent_map mmss_xo_hdmi_map[] = {
  302. { P_XO, 0 },
  303. { P_HDMIPLL, 1 }
  304. };
  305. static const struct clk_parent_data mmss_xo_hdmi[] = {
  306. { .fw_name = "xo", .name = "xo_board" },
  307. { .fw_name = "hdmipll", .name = "hdmipll" }
  308. };
  309. static const struct parent_map mmss_xo_dsi0pll_dsi1pll_map[] = {
  310. { P_XO, 0 },
  311. { P_DSI0PLL, 1 },
  312. { P_DSI1PLL, 2 }
  313. };
  314. static const struct clk_parent_data mmss_xo_dsi0pll_dsi1pll[] = {
  315. { .fw_name = "xo", .name = "xo_board" },
  316. { .fw_name = "dsi0pll", .name = "dsi0pll" },
  317. { .fw_name = "dsi1pll", .name = "dsi1pll" }
  318. };
  319. static const struct parent_map mmss_xo_gpll0_gpll0_div_map[] = {
  320. { P_XO, 0 },
  321. { P_GPLL0, 5 },
  322. { P_GPLL0_DIV, 6 }
  323. };
  324. static const struct clk_parent_data mmss_xo_gpll0_gpll0_div[] = {
  325. { .fw_name = "xo", .name = "xo_board" },
  326. { .fw_name = "gpll0", .name = "gpll0" },
  327. { .hw = &gpll0_div.hw }
  328. };
  329. static const struct parent_map mmss_xo_dsibyte_map[] = {
  330. { P_XO, 0 },
  331. { P_DSI0PLL_BYTE, 1 },
  332. { P_DSI1PLL_BYTE, 2 }
  333. };
  334. static const struct clk_parent_data mmss_xo_dsibyte[] = {
  335. { .fw_name = "xo", .name = "xo_board" },
  336. { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
  337. { .fw_name = "dsi1pllbyte", .name = "dsi1pllbyte" }
  338. };
  339. static const struct parent_map mmss_xo_mmpll0_gpll0_gpll0_div_map[] = {
  340. { P_XO, 0 },
  341. { P_MMPLL0, 1 },
  342. { P_GPLL0, 5 },
  343. { P_GPLL0_DIV, 6 }
  344. };
  345. static const struct clk_parent_data mmss_xo_mmpll0_gpll0_gpll0_div[] = {
  346. { .fw_name = "xo", .name = "xo_board" },
  347. { .hw = &mmpll0.clkr.hw },
  348. { .fw_name = "gpll0", .name = "gpll0" },
  349. { .hw = &gpll0_div.hw }
  350. };
  351. static const struct parent_map mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map[] = {
  352. { P_XO, 0 },
  353. { P_MMPLL0, 1 },
  354. { P_MMPLL1, 2 },
  355. { P_GPLL0, 5 },
  356. { P_GPLL0_DIV, 6 }
  357. };
  358. static const struct clk_parent_data mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div[] = {
  359. { .fw_name = "xo", .name = "xo_board" },
  360. { .hw = &mmpll0.clkr.hw },
  361. { .hw = &mmpll1.clkr.hw },
  362. { .fw_name = "gpll0", .name = "gpll0" },
  363. { .hw = &gpll0_div.hw }
  364. };
  365. static const struct parent_map mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map[] = {
  366. { P_XO, 0 },
  367. { P_MMPLL0, 1 },
  368. { P_MMPLL3, 3 },
  369. { P_GPLL0, 5 },
  370. { P_GPLL0_DIV, 6 }
  371. };
  372. static const struct clk_parent_data mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div[] = {
  373. { .fw_name = "xo", .name = "xo_board" },
  374. { .hw = &mmpll0.clkr.hw },
  375. { .hw = &mmpll3.clkr.hw },
  376. { .fw_name = "gpll0", .name = "gpll0" },
  377. { .hw = &gpll0_div.hw }
  378. };
  379. static const struct parent_map mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map[] = {
  380. { P_XO, 0 },
  381. { P_MMPLL0, 1 },
  382. { P_MMPLL5, 2 },
  383. { P_GPLL0, 5 },
  384. { P_GPLL0_DIV, 6 }
  385. };
  386. static const struct clk_parent_data mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div[] = {
  387. { .fw_name = "xo", .name = "xo_board" },
  388. { .hw = &mmpll0.clkr.hw },
  389. { .hw = &mmpll5.clkr.hw },
  390. { .fw_name = "gpll0", .name = "gpll0" },
  391. { .hw = &gpll0_div.hw }
  392. };
  393. static const struct parent_map mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map[] = {
  394. { P_XO, 0 },
  395. { P_MMPLL0, 1 },
  396. { P_MMPLL4, 3 },
  397. { P_GPLL0, 5 },
  398. { P_GPLL0_DIV, 6 }
  399. };
  400. static const struct clk_parent_data mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div[] = {
  401. { .fw_name = "xo", .name = "xo_board" },
  402. { .hw = &mmpll0.clkr.hw },
  403. { .hw = &mmpll4.clkr.hw },
  404. { .fw_name = "gpll0", .name = "gpll0" },
  405. { .hw = &gpll0_div.hw }
  406. };
  407. static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map[] = {
  408. { P_XO, 0 },
  409. { P_MMPLL0, 1 },
  410. { P_MMPLL9, 2 },
  411. { P_MMPLL2, 3 },
  412. { P_MMPLL8, 4 },
  413. { P_GPLL0, 5 }
  414. };
  415. static const struct clk_parent_data mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0[] = {
  416. { .fw_name = "xo", .name = "xo_board" },
  417. { .hw = &mmpll0.clkr.hw },
  418. { .hw = &mmpll9.clkr.hw },
  419. { .hw = &mmpll2.clkr.hw },
  420. { .hw = &mmpll8.clkr.hw },
  421. { .fw_name = "gpll0", .name = "gpll0" },
  422. };
  423. static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map[] = {
  424. { P_XO, 0 },
  425. { P_MMPLL0, 1 },
  426. { P_MMPLL9, 2 },
  427. { P_MMPLL2, 3 },
  428. { P_MMPLL8, 4 },
  429. { P_GPLL0, 5 },
  430. { P_GPLL0_DIV, 6 }
  431. };
  432. static const struct clk_parent_data mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div[] = {
  433. { .fw_name = "xo", .name = "xo_board" },
  434. { .hw = &mmpll0.clkr.hw },
  435. { .hw = &mmpll9.clkr.hw },
  436. { .hw = &mmpll2.clkr.hw },
  437. { .hw = &mmpll8.clkr.hw },
  438. { .fw_name = "gpll0", .name = "gpll0" },
  439. { .hw = &gpll0_div.hw }
  440. };
  441. static const struct parent_map mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map[] = {
  442. { P_XO, 0 },
  443. { P_MMPLL0, 1 },
  444. { P_MMPLL1, 2 },
  445. { P_MMPLL4, 3 },
  446. { P_MMPLL3, 4 },
  447. { P_GPLL0, 5 },
  448. { P_GPLL0_DIV, 6 }
  449. };
  450. static const struct clk_parent_data mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div[] = {
  451. { .fw_name = "xo", .name = "xo_board" },
  452. { .hw = &mmpll0.clkr.hw },
  453. { .hw = &mmpll1.clkr.hw },
  454. { .hw = &mmpll4.clkr.hw },
  455. { .hw = &mmpll3.clkr.hw },
  456. { .fw_name = "gpll0", .name = "gpll0" },
  457. { .hw = &gpll0_div.hw }
  458. };
  459. static const struct freq_tbl ftbl_ahb_clk_src[] = {
  460. F(19200000, P_XO, 1, 0, 0),
  461. F(40000000, P_GPLL0_DIV, 7.5, 0, 0),
  462. F(80000000, P_MMPLL0, 10, 0, 0),
  463. { }
  464. };
  465. static struct clk_rcg2 ahb_clk_src = {
  466. .cmd_rcgr = 0x5000,
  467. .hid_width = 5,
  468. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  469. .freq_tbl = ftbl_ahb_clk_src,
  470. .clkr.hw.init = &(struct clk_init_data){
  471. .name = "ahb_clk_src",
  472. .parent_data = mmss_xo_mmpll0_gpll0_gpll0_div,
  473. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_gpll0_gpll0_div),
  474. .ops = &clk_rcg2_ops,
  475. },
  476. };
  477. static const struct freq_tbl ftbl_axi_clk_src[] = {
  478. F(19200000, P_XO, 1, 0, 0),
  479. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  480. F(100000000, P_GPLL0, 6, 0, 0),
  481. F(171430000, P_GPLL0, 3.5, 0, 0),
  482. F(200000000, P_GPLL0, 3, 0, 0),
  483. F(320000000, P_MMPLL0, 2.5, 0, 0),
  484. F(400000000, P_MMPLL0, 2, 0, 0),
  485. { }
  486. };
  487. static struct clk_rcg2 axi_clk_src = {
  488. .cmd_rcgr = 0x5040,
  489. .hid_width = 5,
  490. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  491. .freq_tbl = ftbl_axi_clk_src,
  492. .clkr.hw.init = &(struct clk_init_data){
  493. .name = "axi_clk_src",
  494. .parent_data = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  495. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div),
  496. .ops = &clk_rcg2_ops,
  497. },
  498. };
  499. static struct clk_rcg2 maxi_clk_src = {
  500. .cmd_rcgr = 0x5090,
  501. .hid_width = 5,
  502. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  503. .freq_tbl = ftbl_axi_clk_src,
  504. .clkr.hw.init = &(struct clk_init_data){
  505. .name = "maxi_clk_src",
  506. .parent_data = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  507. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div),
  508. .ops = &clk_rcg2_ops,
  509. },
  510. };
  511. static struct clk_rcg2_gfx3d gfx3d_clk_src = {
  512. .rcg = {
  513. .cmd_rcgr = 0x4000,
  514. .hid_width = 5,
  515. .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map,
  516. .clkr.hw.init = &(struct clk_init_data){
  517. .name = "gfx3d_clk_src",
  518. .parent_data = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0,
  519. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0),
  520. .ops = &clk_gfx3d_ops,
  521. .flags = CLK_SET_RATE_PARENT,
  522. },
  523. },
  524. .hws = (struct clk_hw*[]) {
  525. &mmpll9.clkr.hw,
  526. &mmpll2.clkr.hw,
  527. &mmpll8.clkr.hw
  528. },
  529. };
  530. static const struct freq_tbl ftbl_rbbmtimer_clk_src[] = {
  531. F(19200000, P_XO, 1, 0, 0),
  532. { }
  533. };
  534. static struct clk_rcg2 rbbmtimer_clk_src = {
  535. .cmd_rcgr = 0x4090,
  536. .hid_width = 5,
  537. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  538. .freq_tbl = ftbl_rbbmtimer_clk_src,
  539. .clkr.hw.init = &(struct clk_init_data){
  540. .name = "rbbmtimer_clk_src",
  541. .parent_data = mmss_xo_mmpll0_gpll0_gpll0_div,
  542. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_gpll0_gpll0_div),
  543. .ops = &clk_rcg2_ops,
  544. },
  545. };
  546. static struct clk_rcg2 isense_clk_src = {
  547. .cmd_rcgr = 0x4010,
  548. .hid_width = 5,
  549. .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map,
  550. .clkr.hw.init = &(struct clk_init_data){
  551. .name = "isense_clk_src",
  552. .parent_data = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div,
  553. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div),
  554. .ops = &clk_rcg2_ops,
  555. },
  556. };
  557. static const struct freq_tbl ftbl_rbcpr_clk_src[] = {
  558. F(19200000, P_XO, 1, 0, 0),
  559. F(50000000, P_GPLL0, 12, 0, 0),
  560. { }
  561. };
  562. static struct clk_rcg2 rbcpr_clk_src = {
  563. .cmd_rcgr = 0x4060,
  564. .hid_width = 5,
  565. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  566. .freq_tbl = ftbl_rbcpr_clk_src,
  567. .clkr.hw.init = &(struct clk_init_data){
  568. .name = "rbcpr_clk_src",
  569. .parent_data = mmss_xo_mmpll0_gpll0_gpll0_div,
  570. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_gpll0_gpll0_div),
  571. .ops = &clk_rcg2_ops,
  572. },
  573. };
  574. static const struct freq_tbl ftbl_video_core_clk_src[] = {
  575. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  576. F(150000000, P_GPLL0, 4, 0, 0),
  577. F(346666667, P_MMPLL3, 3, 0, 0),
  578. F(520000000, P_MMPLL3, 2, 0, 0),
  579. { }
  580. };
  581. static struct clk_rcg2 video_core_clk_src = {
  582. .cmd_rcgr = 0x1000,
  583. .mnd_width = 8,
  584. .hid_width = 5,
  585. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  586. .freq_tbl = ftbl_video_core_clk_src,
  587. .clkr.hw.init = &(struct clk_init_data){
  588. .name = "video_core_clk_src",
  589. .parent_data = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  590. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div),
  591. .ops = &clk_rcg2_ops,
  592. },
  593. };
  594. static struct clk_rcg2 video_subcore0_clk_src = {
  595. .cmd_rcgr = 0x1060,
  596. .mnd_width = 8,
  597. .hid_width = 5,
  598. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  599. .freq_tbl = ftbl_video_core_clk_src,
  600. .clkr.hw.init = &(struct clk_init_data){
  601. .name = "video_subcore0_clk_src",
  602. .parent_data = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  603. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div),
  604. .ops = &clk_rcg2_ops,
  605. },
  606. };
  607. static struct clk_rcg2 video_subcore1_clk_src = {
  608. .cmd_rcgr = 0x1080,
  609. .mnd_width = 8,
  610. .hid_width = 5,
  611. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  612. .freq_tbl = ftbl_video_core_clk_src,
  613. .clkr.hw.init = &(struct clk_init_data){
  614. .name = "video_subcore1_clk_src",
  615. .parent_data = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  616. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div),
  617. .ops = &clk_rcg2_ops,
  618. },
  619. };
  620. static struct clk_rcg2 pclk0_clk_src = {
  621. .cmd_rcgr = 0x2000,
  622. .mnd_width = 8,
  623. .hid_width = 5,
  624. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  625. .clkr.hw.init = &(struct clk_init_data){
  626. .name = "pclk0_clk_src",
  627. .parent_data = mmss_xo_dsi0pll_dsi1pll,
  628. .num_parents = ARRAY_SIZE(mmss_xo_dsi0pll_dsi1pll),
  629. .ops = &clk_pixel_ops,
  630. .flags = CLK_SET_RATE_PARENT,
  631. },
  632. };
  633. static struct clk_rcg2 pclk1_clk_src = {
  634. .cmd_rcgr = 0x2020,
  635. .mnd_width = 8,
  636. .hid_width = 5,
  637. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  638. .clkr.hw.init = &(struct clk_init_data){
  639. .name = "pclk1_clk_src",
  640. .parent_data = mmss_xo_dsi0pll_dsi1pll,
  641. .num_parents = ARRAY_SIZE(mmss_xo_dsi0pll_dsi1pll),
  642. .ops = &clk_pixel_ops,
  643. .flags = CLK_SET_RATE_PARENT,
  644. },
  645. };
  646. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  647. F(85714286, P_GPLL0, 7, 0, 0),
  648. F(100000000, P_GPLL0, 6, 0, 0),
  649. F(150000000, P_GPLL0, 4, 0, 0),
  650. F(171428571, P_GPLL0, 3.5, 0, 0),
  651. F(200000000, P_GPLL0, 3, 0, 0),
  652. F(275000000, P_MMPLL5, 3, 0, 0),
  653. F(300000000, P_GPLL0, 2, 0, 0),
  654. F(330000000, P_MMPLL5, 2.5, 0, 0),
  655. F(412500000, P_MMPLL5, 2, 0, 0),
  656. { }
  657. };
  658. static struct clk_rcg2 mdp_clk_src = {
  659. .cmd_rcgr = 0x2040,
  660. .hid_width = 5,
  661. .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
  662. .freq_tbl = ftbl_mdp_clk_src,
  663. .clkr.hw.init = &(struct clk_init_data){
  664. .name = "mdp_clk_src",
  665. .parent_data = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
  666. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div),
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static struct freq_tbl extpclk_freq_tbl[] = {
  671. { .src = P_HDMIPLL },
  672. { }
  673. };
  674. static struct clk_rcg2 extpclk_clk_src = {
  675. .cmd_rcgr = 0x2060,
  676. .hid_width = 5,
  677. .parent_map = mmss_xo_hdmi_map,
  678. .freq_tbl = extpclk_freq_tbl,
  679. .clkr.hw.init = &(struct clk_init_data){
  680. .name = "extpclk_clk_src",
  681. .parent_data = mmss_xo_hdmi,
  682. .num_parents = ARRAY_SIZE(mmss_xo_hdmi),
  683. .ops = &clk_byte_ops,
  684. .flags = CLK_SET_RATE_PARENT,
  685. },
  686. };
  687. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  688. F(19200000, P_XO, 1, 0, 0),
  689. { }
  690. };
  691. static struct clk_rcg2 vsync_clk_src = {
  692. .cmd_rcgr = 0x2080,
  693. .hid_width = 5,
  694. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  695. .freq_tbl = ftbl_mdss_vsync_clk,
  696. .clkr.hw.init = &(struct clk_init_data){
  697. .name = "vsync_clk_src",
  698. .parent_data = mmss_xo_gpll0_gpll0_div,
  699. .num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
  700. .ops = &clk_rcg2_ops,
  701. },
  702. };
  703. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  704. F(19200000, P_XO, 1, 0, 0),
  705. { }
  706. };
  707. static struct clk_rcg2 hdmi_clk_src = {
  708. .cmd_rcgr = 0x2100,
  709. .hid_width = 5,
  710. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  711. .freq_tbl = ftbl_mdss_hdmi_clk,
  712. .clkr.hw.init = &(struct clk_init_data){
  713. .name = "hdmi_clk_src",
  714. .parent_data = mmss_xo_gpll0_gpll0_div,
  715. .num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
  716. .ops = &clk_rcg2_ops,
  717. },
  718. };
  719. static struct clk_rcg2 byte0_clk_src = {
  720. .cmd_rcgr = 0x2120,
  721. .hid_width = 5,
  722. .parent_map = mmss_xo_dsibyte_map,
  723. .clkr.hw.init = &(struct clk_init_data){
  724. .name = "byte0_clk_src",
  725. .parent_data = mmss_xo_dsibyte,
  726. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  727. .ops = &clk_byte2_ops,
  728. .flags = CLK_SET_RATE_PARENT,
  729. },
  730. };
  731. static struct clk_rcg2 byte1_clk_src = {
  732. .cmd_rcgr = 0x2140,
  733. .hid_width = 5,
  734. .parent_map = mmss_xo_dsibyte_map,
  735. .clkr.hw.init = &(struct clk_init_data){
  736. .name = "byte1_clk_src",
  737. .parent_data = mmss_xo_dsibyte,
  738. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  739. .ops = &clk_byte2_ops,
  740. .flags = CLK_SET_RATE_PARENT,
  741. },
  742. };
  743. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  744. F(19200000, P_XO, 1, 0, 0),
  745. { }
  746. };
  747. static struct clk_rcg2 esc0_clk_src = {
  748. .cmd_rcgr = 0x2160,
  749. .hid_width = 5,
  750. .parent_map = mmss_xo_dsibyte_map,
  751. .freq_tbl = ftbl_mdss_esc0_1_clk,
  752. .clkr.hw.init = &(struct clk_init_data){
  753. .name = "esc0_clk_src",
  754. .parent_data = mmss_xo_dsibyte,
  755. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  756. .ops = &clk_rcg2_ops,
  757. },
  758. };
  759. static struct clk_rcg2 esc1_clk_src = {
  760. .cmd_rcgr = 0x2180,
  761. .hid_width = 5,
  762. .parent_map = mmss_xo_dsibyte_map,
  763. .freq_tbl = ftbl_mdss_esc0_1_clk,
  764. .clkr.hw.init = &(struct clk_init_data){
  765. .name = "esc1_clk_src",
  766. .parent_data = mmss_xo_dsibyte,
  767. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  768. .ops = &clk_rcg2_ops,
  769. },
  770. };
  771. static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
  772. F(10000, P_XO, 16, 1, 120),
  773. F(24000, P_XO, 16, 1, 50),
  774. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  775. F(12000000, P_GPLL0_DIV, 1, 1, 25),
  776. F(13000000, P_GPLL0_DIV, 2, 13, 150),
  777. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  778. { }
  779. };
  780. static struct clk_rcg2 camss_gp0_clk_src = {
  781. .cmd_rcgr = 0x3420,
  782. .mnd_width = 8,
  783. .hid_width = 5,
  784. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  785. .freq_tbl = ftbl_camss_gp0_clk_src,
  786. .clkr.hw.init = &(struct clk_init_data){
  787. .name = "camss_gp0_clk_src",
  788. .parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  789. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
  790. .ops = &clk_rcg2_ops,
  791. },
  792. };
  793. static struct clk_rcg2 camss_gp1_clk_src = {
  794. .cmd_rcgr = 0x3450,
  795. .mnd_width = 8,
  796. .hid_width = 5,
  797. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  798. .freq_tbl = ftbl_camss_gp0_clk_src,
  799. .clkr.hw.init = &(struct clk_init_data){
  800. .name = "camss_gp1_clk_src",
  801. .parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  802. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
  803. .ops = &clk_rcg2_ops,
  804. },
  805. };
  806. static const struct freq_tbl ftbl_mclk0_clk_src[] = {
  807. F(4800000, P_XO, 4, 0, 0),
  808. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  809. F(8000000, P_GPLL0_DIV, 1, 2, 75),
  810. F(9600000, P_XO, 2, 0, 0),
  811. F(16666667, P_GPLL0_DIV, 2, 1, 9),
  812. F(19200000, P_XO, 1, 0, 0),
  813. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  814. F(33333333, P_GPLL0_DIV, 1, 1, 9),
  815. F(48000000, P_GPLL0, 1, 2, 25),
  816. F(66666667, P_GPLL0, 1, 1, 9),
  817. { }
  818. };
  819. static struct clk_rcg2 mclk0_clk_src = {
  820. .cmd_rcgr = 0x3360,
  821. .mnd_width = 8,
  822. .hid_width = 5,
  823. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  824. .freq_tbl = ftbl_mclk0_clk_src,
  825. .clkr.hw.init = &(struct clk_init_data){
  826. .name = "mclk0_clk_src",
  827. .parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  828. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
  829. .ops = &clk_rcg2_ops,
  830. },
  831. };
  832. static struct clk_rcg2 mclk1_clk_src = {
  833. .cmd_rcgr = 0x3390,
  834. .mnd_width = 8,
  835. .hid_width = 5,
  836. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  837. .freq_tbl = ftbl_mclk0_clk_src,
  838. .clkr.hw.init = &(struct clk_init_data){
  839. .name = "mclk1_clk_src",
  840. .parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  841. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
  842. .ops = &clk_rcg2_ops,
  843. },
  844. };
  845. static struct clk_rcg2 mclk2_clk_src = {
  846. .cmd_rcgr = 0x33c0,
  847. .mnd_width = 8,
  848. .hid_width = 5,
  849. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  850. .freq_tbl = ftbl_mclk0_clk_src,
  851. .clkr.hw.init = &(struct clk_init_data){
  852. .name = "mclk2_clk_src",
  853. .parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  854. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
  855. .ops = &clk_rcg2_ops,
  856. },
  857. };
  858. static struct clk_rcg2 mclk3_clk_src = {
  859. .cmd_rcgr = 0x33f0,
  860. .mnd_width = 8,
  861. .hid_width = 5,
  862. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  863. .freq_tbl = ftbl_mclk0_clk_src,
  864. .clkr.hw.init = &(struct clk_init_data){
  865. .name = "mclk3_clk_src",
  866. .parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  867. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
  868. .ops = &clk_rcg2_ops,
  869. },
  870. };
  871. static const struct freq_tbl ftbl_cci_clk_src[] = {
  872. F(19200000, P_XO, 1, 0, 0),
  873. F(37500000, P_GPLL0, 16, 0, 0),
  874. F(50000000, P_GPLL0, 12, 0, 0),
  875. F(100000000, P_GPLL0, 6, 0, 0),
  876. { }
  877. };
  878. static struct clk_rcg2 cci_clk_src = {
  879. .cmd_rcgr = 0x3300,
  880. .mnd_width = 8,
  881. .hid_width = 5,
  882. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  883. .freq_tbl = ftbl_cci_clk_src,
  884. .clkr.hw.init = &(struct clk_init_data){
  885. .name = "cci_clk_src",
  886. .parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  887. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
  888. .ops = &clk_rcg2_ops,
  889. },
  890. };
  891. static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
  892. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  893. F(200000000, P_GPLL0, 3, 0, 0),
  894. F(266666667, P_MMPLL0, 3, 0, 0),
  895. { }
  896. };
  897. static struct clk_rcg2 csi0phytimer_clk_src = {
  898. .cmd_rcgr = 0x3000,
  899. .hid_width = 5,
  900. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  901. .freq_tbl = ftbl_csi0phytimer_clk_src,
  902. .clkr.hw.init = &(struct clk_init_data){
  903. .name = "csi0phytimer_clk_src",
  904. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  905. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  906. .ops = &clk_rcg2_ops,
  907. },
  908. };
  909. static struct clk_rcg2 csi1phytimer_clk_src = {
  910. .cmd_rcgr = 0x3030,
  911. .hid_width = 5,
  912. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  913. .freq_tbl = ftbl_csi0phytimer_clk_src,
  914. .clkr.hw.init = &(struct clk_init_data){
  915. .name = "csi1phytimer_clk_src",
  916. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  917. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  918. .ops = &clk_rcg2_ops,
  919. },
  920. };
  921. static struct clk_rcg2 csi2phytimer_clk_src = {
  922. .cmd_rcgr = 0x3060,
  923. .hid_width = 5,
  924. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  925. .freq_tbl = ftbl_csi0phytimer_clk_src,
  926. .clkr.hw.init = &(struct clk_init_data){
  927. .name = "csi2phytimer_clk_src",
  928. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  929. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  930. .ops = &clk_rcg2_ops,
  931. },
  932. };
  933. static const struct freq_tbl ftbl_csiphy0_3p_clk_src[] = {
  934. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  935. F(200000000, P_GPLL0, 3, 0, 0),
  936. F(320000000, P_MMPLL4, 3, 0, 0),
  937. F(384000000, P_MMPLL4, 2.5, 0, 0),
  938. { }
  939. };
  940. static struct clk_rcg2 csiphy0_3p_clk_src = {
  941. .cmd_rcgr = 0x3240,
  942. .hid_width = 5,
  943. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  944. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  945. .clkr.hw.init = &(struct clk_init_data){
  946. .name = "csiphy0_3p_clk_src",
  947. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  948. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  949. .ops = &clk_rcg2_ops,
  950. },
  951. };
  952. static struct clk_rcg2 csiphy1_3p_clk_src = {
  953. .cmd_rcgr = 0x3260,
  954. .hid_width = 5,
  955. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  956. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  957. .clkr.hw.init = &(struct clk_init_data){
  958. .name = "csiphy1_3p_clk_src",
  959. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  960. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  961. .ops = &clk_rcg2_ops,
  962. },
  963. };
  964. static struct clk_rcg2 csiphy2_3p_clk_src = {
  965. .cmd_rcgr = 0x3280,
  966. .hid_width = 5,
  967. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  968. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  969. .clkr.hw.init = &(struct clk_init_data){
  970. .name = "csiphy2_3p_clk_src",
  971. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  972. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  973. .ops = &clk_rcg2_ops,
  974. },
  975. };
  976. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  977. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  978. F(150000000, P_GPLL0, 4, 0, 0),
  979. F(228571429, P_MMPLL0, 3.5, 0, 0),
  980. F(266666667, P_MMPLL0, 3, 0, 0),
  981. F(320000000, P_MMPLL0, 2.5, 0, 0),
  982. F(480000000, P_MMPLL4, 2, 0, 0),
  983. { }
  984. };
  985. static struct clk_rcg2 jpeg0_clk_src = {
  986. .cmd_rcgr = 0x3500,
  987. .hid_width = 5,
  988. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  989. .freq_tbl = ftbl_jpeg0_clk_src,
  990. .clkr.hw.init = &(struct clk_init_data){
  991. .name = "jpeg0_clk_src",
  992. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  993. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  994. .ops = &clk_rcg2_ops,
  995. },
  996. };
  997. static const struct freq_tbl ftbl_jpeg2_clk_src[] = {
  998. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  999. F(150000000, P_GPLL0, 4, 0, 0),
  1000. F(228571429, P_MMPLL0, 3.5, 0, 0),
  1001. F(266666667, P_MMPLL0, 3, 0, 0),
  1002. F(320000000, P_MMPLL0, 2.5, 0, 0),
  1003. { }
  1004. };
  1005. static struct clk_rcg2 jpeg2_clk_src = {
  1006. .cmd_rcgr = 0x3540,
  1007. .hid_width = 5,
  1008. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1009. .freq_tbl = ftbl_jpeg2_clk_src,
  1010. .clkr.hw.init = &(struct clk_init_data){
  1011. .name = "jpeg2_clk_src",
  1012. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1013. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1014. .ops = &clk_rcg2_ops,
  1015. },
  1016. };
  1017. static struct clk_rcg2 jpeg_dma_clk_src = {
  1018. .cmd_rcgr = 0x3560,
  1019. .hid_width = 5,
  1020. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1021. .freq_tbl = ftbl_jpeg0_clk_src,
  1022. .clkr.hw.init = &(struct clk_init_data){
  1023. .name = "jpeg_dma_clk_src",
  1024. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1025. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1026. .ops = &clk_rcg2_ops,
  1027. },
  1028. };
  1029. static const struct freq_tbl ftbl_vfe0_clk_src[] = {
  1030. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  1031. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1032. F(300000000, P_GPLL0, 2, 0, 0),
  1033. F(320000000, P_MMPLL0, 2.5, 0, 0),
  1034. F(480000000, P_MMPLL4, 2, 0, 0),
  1035. F(600000000, P_GPLL0, 1, 0, 0),
  1036. { }
  1037. };
  1038. static struct clk_rcg2 vfe0_clk_src = {
  1039. .cmd_rcgr = 0x3600,
  1040. .hid_width = 5,
  1041. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1042. .freq_tbl = ftbl_vfe0_clk_src,
  1043. .clkr.hw.init = &(struct clk_init_data){
  1044. .name = "vfe0_clk_src",
  1045. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1046. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1047. .ops = &clk_rcg2_ops,
  1048. },
  1049. };
  1050. static struct clk_rcg2 vfe1_clk_src = {
  1051. .cmd_rcgr = 0x3620,
  1052. .hid_width = 5,
  1053. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1054. .freq_tbl = ftbl_vfe0_clk_src,
  1055. .clkr.hw.init = &(struct clk_init_data){
  1056. .name = "vfe1_clk_src",
  1057. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1058. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1059. .ops = &clk_rcg2_ops,
  1060. },
  1061. };
  1062. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  1063. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1064. F(200000000, P_GPLL0, 3, 0, 0),
  1065. F(320000000, P_MMPLL0, 2.5, 0, 0),
  1066. F(480000000, P_MMPLL4, 2, 0, 0),
  1067. F(640000000, P_MMPLL4, 1.5, 0, 0),
  1068. { }
  1069. };
  1070. static struct clk_rcg2 cpp_clk_src = {
  1071. .cmd_rcgr = 0x3640,
  1072. .hid_width = 5,
  1073. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1074. .freq_tbl = ftbl_cpp_clk_src,
  1075. .clkr.hw.init = &(struct clk_init_data){
  1076. .name = "cpp_clk_src",
  1077. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1078. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1079. .ops = &clk_rcg2_ops,
  1080. },
  1081. };
  1082. static const struct freq_tbl ftbl_csi0_clk_src[] = {
  1083. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1084. F(200000000, P_GPLL0, 3, 0, 0),
  1085. F(266666667, P_MMPLL0, 3, 0, 0),
  1086. F(480000000, P_MMPLL4, 2, 0, 0),
  1087. F(600000000, P_GPLL0, 1, 0, 0),
  1088. { }
  1089. };
  1090. static struct clk_rcg2 csi0_clk_src = {
  1091. .cmd_rcgr = 0x3090,
  1092. .hid_width = 5,
  1093. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1094. .freq_tbl = ftbl_csi0_clk_src,
  1095. .clkr.hw.init = &(struct clk_init_data){
  1096. .name = "csi0_clk_src",
  1097. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1098. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1099. .ops = &clk_rcg2_ops,
  1100. },
  1101. };
  1102. static struct clk_rcg2 csi1_clk_src = {
  1103. .cmd_rcgr = 0x3100,
  1104. .hid_width = 5,
  1105. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1106. .freq_tbl = ftbl_csi0_clk_src,
  1107. .clkr.hw.init = &(struct clk_init_data){
  1108. .name = "csi1_clk_src",
  1109. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1110. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1111. .ops = &clk_rcg2_ops,
  1112. },
  1113. };
  1114. static struct clk_rcg2 csi2_clk_src = {
  1115. .cmd_rcgr = 0x3160,
  1116. .hid_width = 5,
  1117. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1118. .freq_tbl = ftbl_csi0_clk_src,
  1119. .clkr.hw.init = &(struct clk_init_data){
  1120. .name = "csi2_clk_src",
  1121. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1122. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1123. .ops = &clk_rcg2_ops,
  1124. },
  1125. };
  1126. static struct clk_rcg2 csi3_clk_src = {
  1127. .cmd_rcgr = 0x31c0,
  1128. .hid_width = 5,
  1129. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1130. .freq_tbl = ftbl_csi0_clk_src,
  1131. .clkr.hw.init = &(struct clk_init_data){
  1132. .name = "csi3_clk_src",
  1133. .parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1134. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
  1135. .ops = &clk_rcg2_ops,
  1136. },
  1137. };
  1138. static const struct freq_tbl ftbl_fd_core_clk_src[] = {
  1139. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1140. F(200000000, P_GPLL0, 3, 0, 0),
  1141. F(400000000, P_MMPLL0, 2, 0, 0),
  1142. { }
  1143. };
  1144. static struct clk_rcg2 fd_core_clk_src = {
  1145. .cmd_rcgr = 0x3b00,
  1146. .hid_width = 5,
  1147. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  1148. .freq_tbl = ftbl_fd_core_clk_src,
  1149. .clkr.hw.init = &(struct clk_init_data){
  1150. .name = "fd_core_clk_src",
  1151. .parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  1152. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
  1153. .ops = &clk_rcg2_ops,
  1154. },
  1155. };
  1156. static struct clk_branch mmss_mmagic_ahb_clk = {
  1157. .halt_reg = 0x5024,
  1158. .clkr = {
  1159. .enable_reg = 0x5024,
  1160. .enable_mask = BIT(0),
  1161. .hw.init = &(struct clk_init_data){
  1162. .name = "mmss_mmagic_ahb_clk",
  1163. .parent_hws = (const struct clk_hw*[]){
  1164. &ahb_clk_src.clkr.hw
  1165. },
  1166. .num_parents = 1,
  1167. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1168. .ops = &clk_branch2_ops,
  1169. },
  1170. },
  1171. };
  1172. static struct clk_branch mmss_mmagic_cfg_ahb_clk = {
  1173. .halt_reg = 0x5054,
  1174. .clkr = {
  1175. .enable_reg = 0x5054,
  1176. .enable_mask = BIT(0),
  1177. .hw.init = &(struct clk_init_data){
  1178. .name = "mmss_mmagic_cfg_ahb_clk",
  1179. .parent_hws = (const struct clk_hw*[]){
  1180. &ahb_clk_src.clkr.hw
  1181. },
  1182. .num_parents = 1,
  1183. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1184. .ops = &clk_branch2_ops,
  1185. },
  1186. },
  1187. };
  1188. static struct clk_branch mmss_misc_ahb_clk = {
  1189. .halt_reg = 0x5018,
  1190. .clkr = {
  1191. .enable_reg = 0x5018,
  1192. .enable_mask = BIT(0),
  1193. .hw.init = &(struct clk_init_data){
  1194. .name = "mmss_misc_ahb_clk",
  1195. .parent_hws = (const struct clk_hw*[]){
  1196. &ahb_clk_src.clkr.hw
  1197. },
  1198. .num_parents = 1,
  1199. .flags = CLK_SET_RATE_PARENT,
  1200. .ops = &clk_branch2_ops,
  1201. },
  1202. },
  1203. };
  1204. static struct clk_branch mmss_misc_cxo_clk = {
  1205. .halt_reg = 0x5014,
  1206. .clkr = {
  1207. .enable_reg = 0x5014,
  1208. .enable_mask = BIT(0),
  1209. .hw.init = &(struct clk_init_data){
  1210. .name = "mmss_misc_cxo_clk",
  1211. .parent_data = (const struct clk_parent_data[]){
  1212. { .fw_name = "xo", .name = "xo_board" },
  1213. },
  1214. .num_parents = 1,
  1215. .ops = &clk_branch2_ops,
  1216. },
  1217. },
  1218. };
  1219. static struct clk_branch mmss_mmagic_maxi_clk = {
  1220. .halt_reg = 0x5074,
  1221. .clkr = {
  1222. .enable_reg = 0x5074,
  1223. .enable_mask = BIT(0),
  1224. .hw.init = &(struct clk_init_data){
  1225. .name = "mmss_mmagic_maxi_clk",
  1226. .parent_hws = (const struct clk_hw*[]){
  1227. &maxi_clk_src.clkr.hw
  1228. },
  1229. .num_parents = 1,
  1230. .flags = CLK_SET_RATE_PARENT,
  1231. .ops = &clk_branch2_ops,
  1232. },
  1233. },
  1234. };
  1235. static struct clk_branch mmagic_camss_axi_clk = {
  1236. .halt_reg = 0x3c44,
  1237. .clkr = {
  1238. .enable_reg = 0x3c44,
  1239. .enable_mask = BIT(0),
  1240. .hw.init = &(struct clk_init_data){
  1241. .name = "mmagic_camss_axi_clk",
  1242. .parent_hws = (const struct clk_hw*[]){
  1243. &axi_clk_src.clkr.hw
  1244. },
  1245. .num_parents = 1,
  1246. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1247. .ops = &clk_branch2_ops,
  1248. },
  1249. },
  1250. };
  1251. static struct clk_branch mmagic_camss_noc_cfg_ahb_clk = {
  1252. .halt_reg = 0x3c48,
  1253. .clkr = {
  1254. .enable_reg = 0x3c48,
  1255. .enable_mask = BIT(0),
  1256. .hw.init = &(struct clk_init_data){
  1257. .name = "mmagic_camss_noc_cfg_ahb_clk",
  1258. .parent_data = (const struct clk_parent_data[]){
  1259. { .fw_name = "gcc_mmss_noc_cfg_ahb_clk", .name = "gcc_mmss_noc_cfg_ahb_clk" },
  1260. },
  1261. .num_parents = 1,
  1262. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1263. .ops = &clk_branch2_ops,
  1264. },
  1265. },
  1266. };
  1267. static struct clk_branch smmu_vfe_ahb_clk = {
  1268. .halt_reg = 0x3c04,
  1269. .clkr = {
  1270. .enable_reg = 0x3c04,
  1271. .enable_mask = BIT(0),
  1272. .hw.init = &(struct clk_init_data){
  1273. .name = "smmu_vfe_ahb_clk",
  1274. .parent_hws = (const struct clk_hw*[]){
  1275. &ahb_clk_src.clkr.hw
  1276. },
  1277. .num_parents = 1,
  1278. .flags = CLK_SET_RATE_PARENT,
  1279. .ops = &clk_branch2_ops,
  1280. },
  1281. },
  1282. };
  1283. static struct clk_branch smmu_vfe_axi_clk = {
  1284. .halt_reg = 0x3c08,
  1285. .clkr = {
  1286. .enable_reg = 0x3c08,
  1287. .enable_mask = BIT(0),
  1288. .hw.init = &(struct clk_init_data){
  1289. .name = "smmu_vfe_axi_clk",
  1290. .parent_hws = (const struct clk_hw*[]){
  1291. &axi_clk_src.clkr.hw
  1292. },
  1293. .num_parents = 1,
  1294. .flags = CLK_SET_RATE_PARENT,
  1295. .ops = &clk_branch2_ops,
  1296. },
  1297. },
  1298. };
  1299. static struct clk_branch smmu_cpp_ahb_clk = {
  1300. .halt_reg = 0x3c14,
  1301. .clkr = {
  1302. .enable_reg = 0x3c14,
  1303. .enable_mask = BIT(0),
  1304. .hw.init = &(struct clk_init_data){
  1305. .name = "smmu_cpp_ahb_clk",
  1306. .parent_hws = (const struct clk_hw*[]){
  1307. &ahb_clk_src.clkr.hw
  1308. },
  1309. .num_parents = 1,
  1310. .flags = CLK_SET_RATE_PARENT,
  1311. .ops = &clk_branch2_ops,
  1312. },
  1313. },
  1314. };
  1315. static struct clk_branch smmu_cpp_axi_clk = {
  1316. .halt_reg = 0x3c18,
  1317. .clkr = {
  1318. .enable_reg = 0x3c18,
  1319. .enable_mask = BIT(0),
  1320. .hw.init = &(struct clk_init_data){
  1321. .name = "smmu_cpp_axi_clk",
  1322. .parent_hws = (const struct clk_hw*[]){
  1323. &axi_clk_src.clkr.hw
  1324. },
  1325. .num_parents = 1,
  1326. .flags = CLK_SET_RATE_PARENT,
  1327. .ops = &clk_branch2_ops,
  1328. },
  1329. },
  1330. };
  1331. static struct clk_branch smmu_jpeg_ahb_clk = {
  1332. .halt_reg = 0x3c24,
  1333. .clkr = {
  1334. .enable_reg = 0x3c24,
  1335. .enable_mask = BIT(0),
  1336. .hw.init = &(struct clk_init_data){
  1337. .name = "smmu_jpeg_ahb_clk",
  1338. .parent_hws = (const struct clk_hw*[]){
  1339. &ahb_clk_src.clkr.hw
  1340. },
  1341. .num_parents = 1,
  1342. .flags = CLK_SET_RATE_PARENT,
  1343. .ops = &clk_branch2_ops,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_branch smmu_jpeg_axi_clk = {
  1348. .halt_reg = 0x3c28,
  1349. .clkr = {
  1350. .enable_reg = 0x3c28,
  1351. .enable_mask = BIT(0),
  1352. .hw.init = &(struct clk_init_data){
  1353. .name = "smmu_jpeg_axi_clk",
  1354. .parent_hws = (const struct clk_hw*[]){
  1355. &axi_clk_src.clkr.hw
  1356. },
  1357. .num_parents = 1,
  1358. .flags = CLK_SET_RATE_PARENT,
  1359. .ops = &clk_branch2_ops,
  1360. },
  1361. },
  1362. };
  1363. static struct clk_branch mmagic_mdss_axi_clk = {
  1364. .halt_reg = 0x2474,
  1365. .clkr = {
  1366. .enable_reg = 0x2474,
  1367. .enable_mask = BIT(0),
  1368. .hw.init = &(struct clk_init_data){
  1369. .name = "mmagic_mdss_axi_clk",
  1370. .parent_hws = (const struct clk_hw*[]){
  1371. &axi_clk_src.clkr.hw
  1372. },
  1373. .num_parents = 1,
  1374. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1375. .ops = &clk_branch2_ops,
  1376. },
  1377. },
  1378. };
  1379. static struct clk_branch mmagic_mdss_noc_cfg_ahb_clk = {
  1380. .halt_reg = 0x2478,
  1381. .clkr = {
  1382. .enable_reg = 0x2478,
  1383. .enable_mask = BIT(0),
  1384. .hw.init = &(struct clk_init_data){
  1385. .name = "mmagic_mdss_noc_cfg_ahb_clk",
  1386. .parent_data = (const struct clk_parent_data[]){
  1387. { .fw_name = "gcc_mmss_noc_cfg_ahb_clk", .name = "gcc_mmss_noc_cfg_ahb_clk" },
  1388. },
  1389. .num_parents = 1,
  1390. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1391. .ops = &clk_branch2_ops,
  1392. },
  1393. },
  1394. };
  1395. static struct clk_branch smmu_rot_ahb_clk = {
  1396. .halt_reg = 0x2444,
  1397. .clkr = {
  1398. .enable_reg = 0x2444,
  1399. .enable_mask = BIT(0),
  1400. .hw.init = &(struct clk_init_data){
  1401. .name = "smmu_rot_ahb_clk",
  1402. .parent_hws = (const struct clk_hw*[]){
  1403. &ahb_clk_src.clkr.hw
  1404. },
  1405. .num_parents = 1,
  1406. .flags = CLK_SET_RATE_PARENT,
  1407. .ops = &clk_branch2_ops,
  1408. },
  1409. },
  1410. };
  1411. static struct clk_branch smmu_rot_axi_clk = {
  1412. .halt_reg = 0x2448,
  1413. .clkr = {
  1414. .enable_reg = 0x2448,
  1415. .enable_mask = BIT(0),
  1416. .hw.init = &(struct clk_init_data){
  1417. .name = "smmu_rot_axi_clk",
  1418. .parent_hws = (const struct clk_hw*[]){
  1419. &axi_clk_src.clkr.hw
  1420. },
  1421. .num_parents = 1,
  1422. .flags = CLK_SET_RATE_PARENT,
  1423. .ops = &clk_branch2_ops,
  1424. },
  1425. },
  1426. };
  1427. static struct clk_branch smmu_mdp_ahb_clk = {
  1428. .halt_reg = 0x2454,
  1429. .clkr = {
  1430. .enable_reg = 0x2454,
  1431. .enable_mask = BIT(0),
  1432. .hw.init = &(struct clk_init_data){
  1433. .name = "smmu_mdp_ahb_clk",
  1434. .parent_hws = (const struct clk_hw*[]){
  1435. &ahb_clk_src.clkr.hw
  1436. },
  1437. .num_parents = 1,
  1438. .flags = CLK_SET_RATE_PARENT,
  1439. .ops = &clk_branch2_ops,
  1440. },
  1441. },
  1442. };
  1443. static struct clk_branch smmu_mdp_axi_clk = {
  1444. .halt_reg = 0x2458,
  1445. .clkr = {
  1446. .enable_reg = 0x2458,
  1447. .enable_mask = BIT(0),
  1448. .hw.init = &(struct clk_init_data){
  1449. .name = "smmu_mdp_axi_clk",
  1450. .parent_hws = (const struct clk_hw*[]){
  1451. &axi_clk_src.clkr.hw
  1452. },
  1453. .num_parents = 1,
  1454. .flags = CLK_SET_RATE_PARENT,
  1455. .ops = &clk_branch2_ops,
  1456. },
  1457. },
  1458. };
  1459. static struct clk_branch mmagic_video_axi_clk = {
  1460. .halt_reg = 0x1194,
  1461. .clkr = {
  1462. .enable_reg = 0x1194,
  1463. .enable_mask = BIT(0),
  1464. .hw.init = &(struct clk_init_data){
  1465. .name = "mmagic_video_axi_clk",
  1466. .parent_hws = (const struct clk_hw*[]){
  1467. &axi_clk_src.clkr.hw
  1468. },
  1469. .num_parents = 1,
  1470. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1471. .ops = &clk_branch2_ops,
  1472. },
  1473. },
  1474. };
  1475. static struct clk_branch mmagic_video_noc_cfg_ahb_clk = {
  1476. .halt_reg = 0x1198,
  1477. .clkr = {
  1478. .enable_reg = 0x1198,
  1479. .enable_mask = BIT(0),
  1480. .hw.init = &(struct clk_init_data){
  1481. .name = "mmagic_video_noc_cfg_ahb_clk",
  1482. .parent_data = (const struct clk_parent_data[]){
  1483. { .fw_name = "gcc_mmss_noc_cfg_ahb_clk", .name = "gcc_mmss_noc_cfg_ahb_clk" },
  1484. },
  1485. .num_parents = 1,
  1486. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1487. .ops = &clk_branch2_ops,
  1488. },
  1489. },
  1490. };
  1491. static struct clk_branch smmu_video_ahb_clk = {
  1492. .halt_reg = 0x1174,
  1493. .clkr = {
  1494. .enable_reg = 0x1174,
  1495. .enable_mask = BIT(0),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "smmu_video_ahb_clk",
  1498. .parent_hws = (const struct clk_hw*[]){
  1499. &ahb_clk_src.clkr.hw
  1500. },
  1501. .num_parents = 1,
  1502. .flags = CLK_SET_RATE_PARENT,
  1503. .ops = &clk_branch2_ops,
  1504. },
  1505. },
  1506. };
  1507. static struct clk_branch smmu_video_axi_clk = {
  1508. .halt_reg = 0x1178,
  1509. .clkr = {
  1510. .enable_reg = 0x1178,
  1511. .enable_mask = BIT(0),
  1512. .hw.init = &(struct clk_init_data){
  1513. .name = "smmu_video_axi_clk",
  1514. .parent_hws = (const struct clk_hw*[]){
  1515. &axi_clk_src.clkr.hw
  1516. },
  1517. .num_parents = 1,
  1518. .flags = CLK_SET_RATE_PARENT,
  1519. .ops = &clk_branch2_ops,
  1520. },
  1521. },
  1522. };
  1523. static struct clk_branch mmagic_bimc_noc_cfg_ahb_clk = {
  1524. .halt_reg = 0x5298,
  1525. .clkr = {
  1526. .enable_reg = 0x5298,
  1527. .enable_mask = BIT(0),
  1528. .hw.init = &(struct clk_init_data){
  1529. .name = "mmagic_bimc_noc_cfg_ahb_clk",
  1530. .parent_data = (const struct clk_parent_data[]){
  1531. { .fw_name = "gcc_mmss_noc_cfg_ahb_clk", .name = "gcc_mmss_noc_cfg_ahb_clk" },
  1532. },
  1533. .num_parents = 1,
  1534. .flags = CLK_SET_RATE_PARENT,
  1535. .ops = &clk_branch2_ops,
  1536. },
  1537. },
  1538. };
  1539. static struct clk_branch gpu_gx_gfx3d_clk = {
  1540. .halt_reg = 0x4028,
  1541. .clkr = {
  1542. .enable_reg = 0x4028,
  1543. .enable_mask = BIT(0),
  1544. .hw.init = &(struct clk_init_data){
  1545. .name = "gpu_gx_gfx3d_clk",
  1546. .parent_hws = (const struct clk_hw*[]){
  1547. &gfx3d_clk_src.rcg.clkr.hw
  1548. },
  1549. .num_parents = 1,
  1550. .flags = CLK_SET_RATE_PARENT,
  1551. .ops = &clk_branch2_ops,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_branch gpu_gx_rbbmtimer_clk = {
  1556. .halt_reg = 0x40b0,
  1557. .clkr = {
  1558. .enable_reg = 0x40b0,
  1559. .enable_mask = BIT(0),
  1560. .hw.init = &(struct clk_init_data){
  1561. .name = "gpu_gx_rbbmtimer_clk",
  1562. .parent_hws = (const struct clk_hw*[]){
  1563. &rbbmtimer_clk_src.clkr.hw
  1564. },
  1565. .num_parents = 1,
  1566. .flags = CLK_SET_RATE_PARENT,
  1567. .ops = &clk_branch2_ops,
  1568. },
  1569. },
  1570. };
  1571. static struct clk_branch gpu_ahb_clk = {
  1572. .halt_reg = 0x403c,
  1573. .clkr = {
  1574. .enable_reg = 0x403c,
  1575. .enable_mask = BIT(0),
  1576. .hw.init = &(struct clk_init_data){
  1577. .name = "gpu_ahb_clk",
  1578. .parent_hws = (const struct clk_hw*[]){
  1579. &ahb_clk_src.clkr.hw
  1580. },
  1581. .num_parents = 1,
  1582. .flags = CLK_SET_RATE_PARENT,
  1583. .ops = &clk_branch2_ops,
  1584. },
  1585. },
  1586. };
  1587. static struct clk_branch gpu_aon_isense_clk = {
  1588. .halt_reg = 0x4044,
  1589. .clkr = {
  1590. .enable_reg = 0x4044,
  1591. .enable_mask = BIT(0),
  1592. .hw.init = &(struct clk_init_data){
  1593. .name = "gpu_aon_isense_clk",
  1594. .parent_hws = (const struct clk_hw*[]){
  1595. &isense_clk_src.clkr.hw
  1596. },
  1597. .num_parents = 1,
  1598. .flags = CLK_SET_RATE_PARENT,
  1599. .ops = &clk_branch2_ops,
  1600. },
  1601. },
  1602. };
  1603. static struct clk_branch vmem_maxi_clk = {
  1604. .halt_reg = 0x1204,
  1605. .clkr = {
  1606. .enable_reg = 0x1204,
  1607. .enable_mask = BIT(0),
  1608. .hw.init = &(struct clk_init_data){
  1609. .name = "vmem_maxi_clk",
  1610. .parent_hws = (const struct clk_hw*[]){
  1611. &maxi_clk_src.clkr.hw
  1612. },
  1613. .num_parents = 1,
  1614. .flags = CLK_SET_RATE_PARENT,
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch vmem_ahb_clk = {
  1620. .halt_reg = 0x1208,
  1621. .clkr = {
  1622. .enable_reg = 0x1208,
  1623. .enable_mask = BIT(0),
  1624. .hw.init = &(struct clk_init_data){
  1625. .name = "vmem_ahb_clk",
  1626. .parent_hws = (const struct clk_hw*[]){
  1627. &ahb_clk_src.clkr.hw
  1628. },
  1629. .num_parents = 1,
  1630. .flags = CLK_SET_RATE_PARENT,
  1631. .ops = &clk_branch2_ops,
  1632. },
  1633. },
  1634. };
  1635. static struct clk_branch mmss_rbcpr_clk = {
  1636. .halt_reg = 0x4084,
  1637. .clkr = {
  1638. .enable_reg = 0x4084,
  1639. .enable_mask = BIT(0),
  1640. .hw.init = &(struct clk_init_data){
  1641. .name = "mmss_rbcpr_clk",
  1642. .parent_hws = (const struct clk_hw*[]){
  1643. &rbcpr_clk_src.clkr.hw
  1644. },
  1645. .num_parents = 1,
  1646. .flags = CLK_SET_RATE_PARENT,
  1647. .ops = &clk_branch2_ops,
  1648. },
  1649. },
  1650. };
  1651. static struct clk_branch mmss_rbcpr_ahb_clk = {
  1652. .halt_reg = 0x4088,
  1653. .clkr = {
  1654. .enable_reg = 0x4088,
  1655. .enable_mask = BIT(0),
  1656. .hw.init = &(struct clk_init_data){
  1657. .name = "mmss_rbcpr_ahb_clk",
  1658. .parent_hws = (const struct clk_hw*[]){
  1659. &ahb_clk_src.clkr.hw
  1660. },
  1661. .num_parents = 1,
  1662. .flags = CLK_SET_RATE_PARENT,
  1663. .ops = &clk_branch2_ops,
  1664. },
  1665. },
  1666. };
  1667. static struct clk_branch video_core_clk = {
  1668. .halt_reg = 0x1028,
  1669. .clkr = {
  1670. .enable_reg = 0x1028,
  1671. .enable_mask = BIT(0),
  1672. .hw.init = &(struct clk_init_data){
  1673. .name = "video_core_clk",
  1674. .parent_hws = (const struct clk_hw*[]){
  1675. &video_core_clk_src.clkr.hw
  1676. },
  1677. .num_parents = 1,
  1678. .flags = CLK_SET_RATE_PARENT,
  1679. .ops = &clk_branch2_ops,
  1680. },
  1681. },
  1682. };
  1683. static struct clk_branch video_axi_clk = {
  1684. .halt_reg = 0x1034,
  1685. .clkr = {
  1686. .enable_reg = 0x1034,
  1687. .enable_mask = BIT(0),
  1688. .hw.init = &(struct clk_init_data){
  1689. .name = "video_axi_clk",
  1690. .parent_hws = (const struct clk_hw*[]){
  1691. &axi_clk_src.clkr.hw
  1692. },
  1693. .num_parents = 1,
  1694. .flags = CLK_SET_RATE_PARENT,
  1695. .ops = &clk_branch2_ops,
  1696. },
  1697. },
  1698. };
  1699. static struct clk_branch video_maxi_clk = {
  1700. .halt_reg = 0x1038,
  1701. .clkr = {
  1702. .enable_reg = 0x1038,
  1703. .enable_mask = BIT(0),
  1704. .hw.init = &(struct clk_init_data){
  1705. .name = "video_maxi_clk",
  1706. .parent_hws = (const struct clk_hw*[]){
  1707. &maxi_clk_src.clkr.hw
  1708. },
  1709. .num_parents = 1,
  1710. .flags = CLK_SET_RATE_PARENT,
  1711. .ops = &clk_branch2_ops,
  1712. },
  1713. },
  1714. };
  1715. static struct clk_branch video_ahb_clk = {
  1716. .halt_reg = 0x1030,
  1717. .clkr = {
  1718. .enable_reg = 0x1030,
  1719. .enable_mask = BIT(0),
  1720. .hw.init = &(struct clk_init_data){
  1721. .name = "video_ahb_clk",
  1722. .parent_hws = (const struct clk_hw*[]){
  1723. &ahb_clk_src.clkr.hw
  1724. },
  1725. .num_parents = 1,
  1726. .flags = CLK_SET_RATE_PARENT,
  1727. .ops = &clk_branch2_ops,
  1728. },
  1729. },
  1730. };
  1731. static struct clk_branch video_subcore0_clk = {
  1732. .halt_reg = 0x1048,
  1733. .clkr = {
  1734. .enable_reg = 0x1048,
  1735. .enable_mask = BIT(0),
  1736. .hw.init = &(struct clk_init_data){
  1737. .name = "video_subcore0_clk",
  1738. .parent_hws = (const struct clk_hw*[]){
  1739. &video_subcore0_clk_src.clkr.hw
  1740. },
  1741. .num_parents = 1,
  1742. .flags = CLK_SET_RATE_PARENT,
  1743. .ops = &clk_branch2_ops,
  1744. },
  1745. },
  1746. };
  1747. static struct clk_branch video_subcore1_clk = {
  1748. .halt_reg = 0x104c,
  1749. .clkr = {
  1750. .enable_reg = 0x104c,
  1751. .enable_mask = BIT(0),
  1752. .hw.init = &(struct clk_init_data){
  1753. .name = "video_subcore1_clk",
  1754. .parent_hws = (const struct clk_hw*[]){
  1755. &video_subcore1_clk_src.clkr.hw
  1756. },
  1757. .num_parents = 1,
  1758. .flags = CLK_SET_RATE_PARENT,
  1759. .ops = &clk_branch2_ops,
  1760. },
  1761. },
  1762. };
  1763. static struct clk_branch mdss_ahb_clk = {
  1764. .halt_reg = 0x2308,
  1765. .clkr = {
  1766. .enable_reg = 0x2308,
  1767. .enable_mask = BIT(0),
  1768. .hw.init = &(struct clk_init_data){
  1769. .name = "mdss_ahb_clk",
  1770. .parent_hws = (const struct clk_hw*[]){
  1771. &ahb_clk_src.clkr.hw
  1772. },
  1773. .num_parents = 1,
  1774. .flags = CLK_SET_RATE_PARENT,
  1775. .ops = &clk_branch2_ops,
  1776. },
  1777. },
  1778. };
  1779. static struct clk_branch mdss_hdmi_ahb_clk = {
  1780. .halt_reg = 0x230c,
  1781. .clkr = {
  1782. .enable_reg = 0x230c,
  1783. .enable_mask = BIT(0),
  1784. .hw.init = &(struct clk_init_data){
  1785. .name = "mdss_hdmi_ahb_clk",
  1786. .parent_hws = (const struct clk_hw*[]){
  1787. &ahb_clk_src.clkr.hw
  1788. },
  1789. .num_parents = 1,
  1790. .flags = CLK_SET_RATE_PARENT,
  1791. .ops = &clk_branch2_ops,
  1792. },
  1793. },
  1794. };
  1795. static struct clk_branch mdss_axi_clk = {
  1796. .halt_reg = 0x2310,
  1797. .clkr = {
  1798. .enable_reg = 0x2310,
  1799. .enable_mask = BIT(0),
  1800. .hw.init = &(struct clk_init_data){
  1801. .name = "mdss_axi_clk",
  1802. .parent_hws = (const struct clk_hw*[]){
  1803. &axi_clk_src.clkr.hw
  1804. },
  1805. .num_parents = 1,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. .ops = &clk_branch2_ops,
  1808. },
  1809. },
  1810. };
  1811. static struct clk_branch mdss_pclk0_clk = {
  1812. .halt_reg = 0x2314,
  1813. .clkr = {
  1814. .enable_reg = 0x2314,
  1815. .enable_mask = BIT(0),
  1816. .hw.init = &(struct clk_init_data){
  1817. .name = "mdss_pclk0_clk",
  1818. .parent_hws = (const struct clk_hw*[]){
  1819. &pclk0_clk_src.clkr.hw
  1820. },
  1821. .num_parents = 1,
  1822. .flags = CLK_SET_RATE_PARENT,
  1823. .ops = &clk_branch2_ops,
  1824. },
  1825. },
  1826. };
  1827. static struct clk_branch mdss_pclk1_clk = {
  1828. .halt_reg = 0x2318,
  1829. .clkr = {
  1830. .enable_reg = 0x2318,
  1831. .enable_mask = BIT(0),
  1832. .hw.init = &(struct clk_init_data){
  1833. .name = "mdss_pclk1_clk",
  1834. .parent_hws = (const struct clk_hw*[]){
  1835. &pclk1_clk_src.clkr.hw
  1836. },
  1837. .num_parents = 1,
  1838. .flags = CLK_SET_RATE_PARENT,
  1839. .ops = &clk_branch2_ops,
  1840. },
  1841. },
  1842. };
  1843. static struct clk_branch mdss_mdp_clk = {
  1844. .halt_reg = 0x231c,
  1845. .clkr = {
  1846. .enable_reg = 0x231c,
  1847. .enable_mask = BIT(0),
  1848. .hw.init = &(struct clk_init_data){
  1849. .name = "mdss_mdp_clk",
  1850. .parent_hws = (const struct clk_hw*[]){
  1851. &mdp_clk_src.clkr.hw
  1852. },
  1853. .num_parents = 1,
  1854. .flags = CLK_SET_RATE_PARENT,
  1855. .ops = &clk_branch2_ops,
  1856. },
  1857. },
  1858. };
  1859. static struct clk_branch mdss_extpclk_clk = {
  1860. .halt_reg = 0x2324,
  1861. .clkr = {
  1862. .enable_reg = 0x2324,
  1863. .enable_mask = BIT(0),
  1864. .hw.init = &(struct clk_init_data){
  1865. .name = "mdss_extpclk_clk",
  1866. .parent_hws = (const struct clk_hw*[]){
  1867. &extpclk_clk_src.clkr.hw
  1868. },
  1869. .num_parents = 1,
  1870. .flags = CLK_SET_RATE_PARENT,
  1871. .ops = &clk_branch2_ops,
  1872. },
  1873. },
  1874. };
  1875. static struct clk_branch mdss_vsync_clk = {
  1876. .halt_reg = 0x2328,
  1877. .clkr = {
  1878. .enable_reg = 0x2328,
  1879. .enable_mask = BIT(0),
  1880. .hw.init = &(struct clk_init_data){
  1881. .name = "mdss_vsync_clk",
  1882. .parent_hws = (const struct clk_hw*[]){
  1883. &vsync_clk_src.clkr.hw
  1884. },
  1885. .num_parents = 1,
  1886. .flags = CLK_SET_RATE_PARENT,
  1887. .ops = &clk_branch2_ops,
  1888. },
  1889. },
  1890. };
  1891. static struct clk_branch mdss_hdmi_clk = {
  1892. .halt_reg = 0x2338,
  1893. .clkr = {
  1894. .enable_reg = 0x2338,
  1895. .enable_mask = BIT(0),
  1896. .hw.init = &(struct clk_init_data){
  1897. .name = "mdss_hdmi_clk",
  1898. .parent_hws = (const struct clk_hw*[]){
  1899. &hdmi_clk_src.clkr.hw
  1900. },
  1901. .num_parents = 1,
  1902. .flags = CLK_SET_RATE_PARENT,
  1903. .ops = &clk_branch2_ops,
  1904. },
  1905. },
  1906. };
  1907. static struct clk_branch mdss_byte0_clk = {
  1908. .halt_reg = 0x233c,
  1909. .clkr = {
  1910. .enable_reg = 0x233c,
  1911. .enable_mask = BIT(0),
  1912. .hw.init = &(struct clk_init_data){
  1913. .name = "mdss_byte0_clk",
  1914. .parent_hws = (const struct clk_hw*[]){
  1915. &byte0_clk_src.clkr.hw
  1916. },
  1917. .num_parents = 1,
  1918. .flags = CLK_SET_RATE_PARENT,
  1919. .ops = &clk_branch2_ops,
  1920. },
  1921. },
  1922. };
  1923. static struct clk_branch mdss_byte1_clk = {
  1924. .halt_reg = 0x2340,
  1925. .clkr = {
  1926. .enable_reg = 0x2340,
  1927. .enable_mask = BIT(0),
  1928. .hw.init = &(struct clk_init_data){
  1929. .name = "mdss_byte1_clk",
  1930. .parent_hws = (const struct clk_hw*[]){
  1931. &byte1_clk_src.clkr.hw
  1932. },
  1933. .num_parents = 1,
  1934. .flags = CLK_SET_RATE_PARENT,
  1935. .ops = &clk_branch2_ops,
  1936. },
  1937. },
  1938. };
  1939. static struct clk_branch mdss_esc0_clk = {
  1940. .halt_reg = 0x2344,
  1941. .clkr = {
  1942. .enable_reg = 0x2344,
  1943. .enable_mask = BIT(0),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "mdss_esc0_clk",
  1946. .parent_hws = (const struct clk_hw*[]){
  1947. &esc0_clk_src.clkr.hw
  1948. },
  1949. .num_parents = 1,
  1950. .flags = CLK_SET_RATE_PARENT,
  1951. .ops = &clk_branch2_ops,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_branch mdss_esc1_clk = {
  1956. .halt_reg = 0x2348,
  1957. .clkr = {
  1958. .enable_reg = 0x2348,
  1959. .enable_mask = BIT(0),
  1960. .hw.init = &(struct clk_init_data){
  1961. .name = "mdss_esc1_clk",
  1962. .parent_hws = (const struct clk_hw*[]){
  1963. &esc1_clk_src.clkr.hw
  1964. },
  1965. .num_parents = 1,
  1966. .flags = CLK_SET_RATE_PARENT,
  1967. .ops = &clk_branch2_ops,
  1968. },
  1969. },
  1970. };
  1971. static struct clk_branch camss_top_ahb_clk = {
  1972. .halt_reg = 0x3484,
  1973. .clkr = {
  1974. .enable_reg = 0x3484,
  1975. .enable_mask = BIT(0),
  1976. .hw.init = &(struct clk_init_data){
  1977. .name = "camss_top_ahb_clk",
  1978. .parent_hws = (const struct clk_hw*[]){
  1979. &ahb_clk_src.clkr.hw
  1980. },
  1981. .num_parents = 1,
  1982. .flags = CLK_SET_RATE_PARENT,
  1983. .ops = &clk_branch2_ops,
  1984. },
  1985. },
  1986. };
  1987. static struct clk_branch camss_ahb_clk = {
  1988. .halt_reg = 0x348c,
  1989. .clkr = {
  1990. .enable_reg = 0x348c,
  1991. .enable_mask = BIT(0),
  1992. .hw.init = &(struct clk_init_data){
  1993. .name = "camss_ahb_clk",
  1994. .parent_hws = (const struct clk_hw*[]){
  1995. &ahb_clk_src.clkr.hw
  1996. },
  1997. .num_parents = 1,
  1998. .flags = CLK_SET_RATE_PARENT,
  1999. .ops = &clk_branch2_ops,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch camss_micro_ahb_clk = {
  2004. .halt_reg = 0x3494,
  2005. .clkr = {
  2006. .enable_reg = 0x3494,
  2007. .enable_mask = BIT(0),
  2008. .hw.init = &(struct clk_init_data){
  2009. .name = "camss_micro_ahb_clk",
  2010. .parent_hws = (const struct clk_hw*[]){
  2011. &ahb_clk_src.clkr.hw
  2012. },
  2013. .num_parents = 1,
  2014. .flags = CLK_SET_RATE_PARENT,
  2015. .ops = &clk_branch2_ops,
  2016. },
  2017. },
  2018. };
  2019. static struct clk_branch camss_gp0_clk = {
  2020. .halt_reg = 0x3444,
  2021. .clkr = {
  2022. .enable_reg = 0x3444,
  2023. .enable_mask = BIT(0),
  2024. .hw.init = &(struct clk_init_data){
  2025. .name = "camss_gp0_clk",
  2026. .parent_hws = (const struct clk_hw*[]){
  2027. &camss_gp0_clk_src.clkr.hw
  2028. },
  2029. .num_parents = 1,
  2030. .flags = CLK_SET_RATE_PARENT,
  2031. .ops = &clk_branch2_ops,
  2032. },
  2033. },
  2034. };
  2035. static struct clk_branch camss_gp1_clk = {
  2036. .halt_reg = 0x3474,
  2037. .clkr = {
  2038. .enable_reg = 0x3474,
  2039. .enable_mask = BIT(0),
  2040. .hw.init = &(struct clk_init_data){
  2041. .name = "camss_gp1_clk",
  2042. .parent_hws = (const struct clk_hw*[]){
  2043. &camss_gp1_clk_src.clkr.hw
  2044. },
  2045. .num_parents = 1,
  2046. .flags = CLK_SET_RATE_PARENT,
  2047. .ops = &clk_branch2_ops,
  2048. },
  2049. },
  2050. };
  2051. static struct clk_branch camss_mclk0_clk = {
  2052. .halt_reg = 0x3384,
  2053. .clkr = {
  2054. .enable_reg = 0x3384,
  2055. .enable_mask = BIT(0),
  2056. .hw.init = &(struct clk_init_data){
  2057. .name = "camss_mclk0_clk",
  2058. .parent_hws = (const struct clk_hw*[]){
  2059. &mclk0_clk_src.clkr.hw
  2060. },
  2061. .num_parents = 1,
  2062. .flags = CLK_SET_RATE_PARENT,
  2063. .ops = &clk_branch2_ops,
  2064. },
  2065. },
  2066. };
  2067. static struct clk_branch camss_mclk1_clk = {
  2068. .halt_reg = 0x33b4,
  2069. .clkr = {
  2070. .enable_reg = 0x33b4,
  2071. .enable_mask = BIT(0),
  2072. .hw.init = &(struct clk_init_data){
  2073. .name = "camss_mclk1_clk",
  2074. .parent_hws = (const struct clk_hw*[]){
  2075. &mclk1_clk_src.clkr.hw
  2076. },
  2077. .num_parents = 1,
  2078. .flags = CLK_SET_RATE_PARENT,
  2079. .ops = &clk_branch2_ops,
  2080. },
  2081. },
  2082. };
  2083. static struct clk_branch camss_mclk2_clk = {
  2084. .halt_reg = 0x33e4,
  2085. .clkr = {
  2086. .enable_reg = 0x33e4,
  2087. .enable_mask = BIT(0),
  2088. .hw.init = &(struct clk_init_data){
  2089. .name = "camss_mclk2_clk",
  2090. .parent_hws = (const struct clk_hw*[]){
  2091. &mclk2_clk_src.clkr.hw
  2092. },
  2093. .num_parents = 1,
  2094. .flags = CLK_SET_RATE_PARENT,
  2095. .ops = &clk_branch2_ops,
  2096. },
  2097. },
  2098. };
  2099. static struct clk_branch camss_mclk3_clk = {
  2100. .halt_reg = 0x3414,
  2101. .clkr = {
  2102. .enable_reg = 0x3414,
  2103. .enable_mask = BIT(0),
  2104. .hw.init = &(struct clk_init_data){
  2105. .name = "camss_mclk3_clk",
  2106. .parent_hws = (const struct clk_hw*[]){
  2107. &mclk3_clk_src.clkr.hw
  2108. },
  2109. .num_parents = 1,
  2110. .flags = CLK_SET_RATE_PARENT,
  2111. .ops = &clk_branch2_ops,
  2112. },
  2113. },
  2114. };
  2115. static struct clk_branch camss_cci_clk = {
  2116. .halt_reg = 0x3344,
  2117. .clkr = {
  2118. .enable_reg = 0x3344,
  2119. .enable_mask = BIT(0),
  2120. .hw.init = &(struct clk_init_data){
  2121. .name = "camss_cci_clk",
  2122. .parent_hws = (const struct clk_hw*[]){
  2123. &cci_clk_src.clkr.hw
  2124. },
  2125. .num_parents = 1,
  2126. .flags = CLK_SET_RATE_PARENT,
  2127. .ops = &clk_branch2_ops,
  2128. },
  2129. },
  2130. };
  2131. static struct clk_branch camss_cci_ahb_clk = {
  2132. .halt_reg = 0x3348,
  2133. .clkr = {
  2134. .enable_reg = 0x3348,
  2135. .enable_mask = BIT(0),
  2136. .hw.init = &(struct clk_init_data){
  2137. .name = "camss_cci_ahb_clk",
  2138. .parent_hws = (const struct clk_hw*[]){
  2139. &ahb_clk_src.clkr.hw
  2140. },
  2141. .num_parents = 1,
  2142. .flags = CLK_SET_RATE_PARENT,
  2143. .ops = &clk_branch2_ops,
  2144. },
  2145. },
  2146. };
  2147. static struct clk_branch camss_csi0phytimer_clk = {
  2148. .halt_reg = 0x3024,
  2149. .clkr = {
  2150. .enable_reg = 0x3024,
  2151. .enable_mask = BIT(0),
  2152. .hw.init = &(struct clk_init_data){
  2153. .name = "camss_csi0phytimer_clk",
  2154. .parent_hws = (const struct clk_hw*[]){
  2155. &csi0phytimer_clk_src.clkr.hw
  2156. },
  2157. .num_parents = 1,
  2158. .flags = CLK_SET_RATE_PARENT,
  2159. .ops = &clk_branch2_ops,
  2160. },
  2161. },
  2162. };
  2163. static struct clk_branch camss_csi1phytimer_clk = {
  2164. .halt_reg = 0x3054,
  2165. .clkr = {
  2166. .enable_reg = 0x3054,
  2167. .enable_mask = BIT(0),
  2168. .hw.init = &(struct clk_init_data){
  2169. .name = "camss_csi1phytimer_clk",
  2170. .parent_hws = (const struct clk_hw*[]){
  2171. &csi1phytimer_clk_src.clkr.hw
  2172. },
  2173. .num_parents = 1,
  2174. .flags = CLK_SET_RATE_PARENT,
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch camss_csi2phytimer_clk = {
  2180. .halt_reg = 0x3084,
  2181. .clkr = {
  2182. .enable_reg = 0x3084,
  2183. .enable_mask = BIT(0),
  2184. .hw.init = &(struct clk_init_data){
  2185. .name = "camss_csi2phytimer_clk",
  2186. .parent_hws = (const struct clk_hw*[]){
  2187. &csi2phytimer_clk_src.clkr.hw
  2188. },
  2189. .num_parents = 1,
  2190. .flags = CLK_SET_RATE_PARENT,
  2191. .ops = &clk_branch2_ops,
  2192. },
  2193. },
  2194. };
  2195. static struct clk_branch camss_csiphy0_3p_clk = {
  2196. .halt_reg = 0x3234,
  2197. .clkr = {
  2198. .enable_reg = 0x3234,
  2199. .enable_mask = BIT(0),
  2200. .hw.init = &(struct clk_init_data){
  2201. .name = "camss_csiphy0_3p_clk",
  2202. .parent_hws = (const struct clk_hw*[]){
  2203. &csiphy0_3p_clk_src.clkr.hw
  2204. },
  2205. .num_parents = 1,
  2206. .flags = CLK_SET_RATE_PARENT,
  2207. .ops = &clk_branch2_ops,
  2208. },
  2209. },
  2210. };
  2211. static struct clk_branch camss_csiphy1_3p_clk = {
  2212. .halt_reg = 0x3254,
  2213. .clkr = {
  2214. .enable_reg = 0x3254,
  2215. .enable_mask = BIT(0),
  2216. .hw.init = &(struct clk_init_data){
  2217. .name = "camss_csiphy1_3p_clk",
  2218. .parent_hws = (const struct clk_hw*[]){
  2219. &csiphy1_3p_clk_src.clkr.hw
  2220. },
  2221. .num_parents = 1,
  2222. .flags = CLK_SET_RATE_PARENT,
  2223. .ops = &clk_branch2_ops,
  2224. },
  2225. },
  2226. };
  2227. static struct clk_branch camss_csiphy2_3p_clk = {
  2228. .halt_reg = 0x3274,
  2229. .clkr = {
  2230. .enable_reg = 0x3274,
  2231. .enable_mask = BIT(0),
  2232. .hw.init = &(struct clk_init_data){
  2233. .name = "camss_csiphy2_3p_clk",
  2234. .parent_hws = (const struct clk_hw*[]){
  2235. &csiphy2_3p_clk_src.clkr.hw
  2236. },
  2237. .num_parents = 1,
  2238. .flags = CLK_SET_RATE_PARENT,
  2239. .ops = &clk_branch2_ops,
  2240. },
  2241. },
  2242. };
  2243. static struct clk_branch camss_jpeg0_clk = {
  2244. .halt_reg = 0x35a8,
  2245. .clkr = {
  2246. .enable_reg = 0x35a8,
  2247. .enable_mask = BIT(0),
  2248. .hw.init = &(struct clk_init_data){
  2249. .name = "camss_jpeg0_clk",
  2250. .parent_hws = (const struct clk_hw*[]){
  2251. &jpeg0_clk_src.clkr.hw
  2252. },
  2253. .num_parents = 1,
  2254. .flags = CLK_SET_RATE_PARENT,
  2255. .ops = &clk_branch2_ops,
  2256. },
  2257. },
  2258. };
  2259. static struct clk_branch camss_jpeg2_clk = {
  2260. .halt_reg = 0x35b0,
  2261. .clkr = {
  2262. .enable_reg = 0x35b0,
  2263. .enable_mask = BIT(0),
  2264. .hw.init = &(struct clk_init_data){
  2265. .name = "camss_jpeg2_clk",
  2266. .parent_hws = (const struct clk_hw*[]){
  2267. &jpeg2_clk_src.clkr.hw
  2268. },
  2269. .num_parents = 1,
  2270. .flags = CLK_SET_RATE_PARENT,
  2271. .ops = &clk_branch2_ops,
  2272. },
  2273. },
  2274. };
  2275. static struct clk_branch camss_jpeg_dma_clk = {
  2276. .halt_reg = 0x35c0,
  2277. .clkr = {
  2278. .enable_reg = 0x35c0,
  2279. .enable_mask = BIT(0),
  2280. .hw.init = &(struct clk_init_data){
  2281. .name = "camss_jpeg_dma_clk",
  2282. .parent_hws = (const struct clk_hw*[]){
  2283. &jpeg_dma_clk_src.clkr.hw
  2284. },
  2285. .num_parents = 1,
  2286. .flags = CLK_SET_RATE_PARENT,
  2287. .ops = &clk_branch2_ops,
  2288. },
  2289. },
  2290. };
  2291. static struct clk_branch camss_jpeg_ahb_clk = {
  2292. .halt_reg = 0x35b4,
  2293. .clkr = {
  2294. .enable_reg = 0x35b4,
  2295. .enable_mask = BIT(0),
  2296. .hw.init = &(struct clk_init_data){
  2297. .name = "camss_jpeg_ahb_clk",
  2298. .parent_hws = (const struct clk_hw*[]){
  2299. &ahb_clk_src.clkr.hw
  2300. },
  2301. .num_parents = 1,
  2302. .flags = CLK_SET_RATE_PARENT,
  2303. .ops = &clk_branch2_ops,
  2304. },
  2305. },
  2306. };
  2307. static struct clk_branch camss_jpeg_axi_clk = {
  2308. .halt_reg = 0x35b8,
  2309. .clkr = {
  2310. .enable_reg = 0x35b8,
  2311. .enable_mask = BIT(0),
  2312. .hw.init = &(struct clk_init_data){
  2313. .name = "camss_jpeg_axi_clk",
  2314. .parent_hws = (const struct clk_hw*[]){
  2315. &axi_clk_src.clkr.hw
  2316. },
  2317. .num_parents = 1,
  2318. .flags = CLK_SET_RATE_PARENT,
  2319. .ops = &clk_branch2_ops,
  2320. },
  2321. },
  2322. };
  2323. static struct clk_branch camss_vfe_ahb_clk = {
  2324. .halt_reg = 0x36b8,
  2325. .clkr = {
  2326. .enable_reg = 0x36b8,
  2327. .enable_mask = BIT(0),
  2328. .hw.init = &(struct clk_init_data){
  2329. .name = "camss_vfe_ahb_clk",
  2330. .parent_hws = (const struct clk_hw*[]){
  2331. &ahb_clk_src.clkr.hw
  2332. },
  2333. .num_parents = 1,
  2334. .flags = CLK_SET_RATE_PARENT,
  2335. .ops = &clk_branch2_ops,
  2336. },
  2337. },
  2338. };
  2339. static struct clk_branch camss_vfe_axi_clk = {
  2340. .halt_reg = 0x36bc,
  2341. .clkr = {
  2342. .enable_reg = 0x36bc,
  2343. .enable_mask = BIT(0),
  2344. .hw.init = &(struct clk_init_data){
  2345. .name = "camss_vfe_axi_clk",
  2346. .parent_hws = (const struct clk_hw*[]){
  2347. &axi_clk_src.clkr.hw
  2348. },
  2349. .num_parents = 1,
  2350. .flags = CLK_SET_RATE_PARENT,
  2351. .ops = &clk_branch2_ops,
  2352. },
  2353. },
  2354. };
  2355. static struct clk_branch camss_vfe0_clk = {
  2356. .halt_reg = 0x36a8,
  2357. .clkr = {
  2358. .enable_reg = 0x36a8,
  2359. .enable_mask = BIT(0),
  2360. .hw.init = &(struct clk_init_data){
  2361. .name = "camss_vfe0_clk",
  2362. .parent_hws = (const struct clk_hw*[]){
  2363. &vfe0_clk_src.clkr.hw
  2364. },
  2365. .num_parents = 1,
  2366. .flags = CLK_SET_RATE_PARENT,
  2367. .ops = &clk_branch2_ops,
  2368. },
  2369. },
  2370. };
  2371. static struct clk_branch camss_vfe0_stream_clk = {
  2372. .halt_reg = 0x3720,
  2373. .clkr = {
  2374. .enable_reg = 0x3720,
  2375. .enable_mask = BIT(0),
  2376. .hw.init = &(struct clk_init_data){
  2377. .name = "camss_vfe0_stream_clk",
  2378. .parent_hws = (const struct clk_hw*[]){
  2379. &vfe0_clk_src.clkr.hw
  2380. },
  2381. .num_parents = 1,
  2382. .flags = CLK_SET_RATE_PARENT,
  2383. .ops = &clk_branch2_ops,
  2384. },
  2385. },
  2386. };
  2387. static struct clk_branch camss_vfe0_ahb_clk = {
  2388. .halt_reg = 0x3668,
  2389. .clkr = {
  2390. .enable_reg = 0x3668,
  2391. .enable_mask = BIT(0),
  2392. .hw.init = &(struct clk_init_data){
  2393. .name = "camss_vfe0_ahb_clk",
  2394. .parent_hws = (const struct clk_hw*[]){
  2395. &ahb_clk_src.clkr.hw
  2396. },
  2397. .num_parents = 1,
  2398. .flags = CLK_SET_RATE_PARENT,
  2399. .ops = &clk_branch2_ops,
  2400. },
  2401. },
  2402. };
  2403. static struct clk_branch camss_vfe1_clk = {
  2404. .halt_reg = 0x36ac,
  2405. .clkr = {
  2406. .enable_reg = 0x36ac,
  2407. .enable_mask = BIT(0),
  2408. .hw.init = &(struct clk_init_data){
  2409. .name = "camss_vfe1_clk",
  2410. .parent_hws = (const struct clk_hw*[]){
  2411. &vfe1_clk_src.clkr.hw
  2412. },
  2413. .num_parents = 1,
  2414. .flags = CLK_SET_RATE_PARENT,
  2415. .ops = &clk_branch2_ops,
  2416. },
  2417. },
  2418. };
  2419. static struct clk_branch camss_vfe1_stream_clk = {
  2420. .halt_reg = 0x3724,
  2421. .clkr = {
  2422. .enable_reg = 0x3724,
  2423. .enable_mask = BIT(0),
  2424. .hw.init = &(struct clk_init_data){
  2425. .name = "camss_vfe1_stream_clk",
  2426. .parent_hws = (const struct clk_hw*[]){
  2427. &vfe1_clk_src.clkr.hw
  2428. },
  2429. .num_parents = 1,
  2430. .flags = CLK_SET_RATE_PARENT,
  2431. .ops = &clk_branch2_ops,
  2432. },
  2433. },
  2434. };
  2435. static struct clk_branch camss_vfe1_ahb_clk = {
  2436. .halt_reg = 0x3678,
  2437. .clkr = {
  2438. .enable_reg = 0x3678,
  2439. .enable_mask = BIT(0),
  2440. .hw.init = &(struct clk_init_data){
  2441. .name = "camss_vfe1_ahb_clk",
  2442. .parent_hws = (const struct clk_hw*[]){
  2443. &ahb_clk_src.clkr.hw
  2444. },
  2445. .num_parents = 1,
  2446. .flags = CLK_SET_RATE_PARENT,
  2447. .ops = &clk_branch2_ops,
  2448. },
  2449. },
  2450. };
  2451. static struct clk_branch camss_csi_vfe0_clk = {
  2452. .halt_reg = 0x3704,
  2453. .clkr = {
  2454. .enable_reg = 0x3704,
  2455. .enable_mask = BIT(0),
  2456. .hw.init = &(struct clk_init_data){
  2457. .name = "camss_csi_vfe0_clk",
  2458. .parent_hws = (const struct clk_hw*[]){
  2459. &vfe0_clk_src.clkr.hw
  2460. },
  2461. .num_parents = 1,
  2462. .flags = CLK_SET_RATE_PARENT,
  2463. .ops = &clk_branch2_ops,
  2464. },
  2465. },
  2466. };
  2467. static struct clk_branch camss_csi_vfe1_clk = {
  2468. .halt_reg = 0x3714,
  2469. .clkr = {
  2470. .enable_reg = 0x3714,
  2471. .enable_mask = BIT(0),
  2472. .hw.init = &(struct clk_init_data){
  2473. .name = "camss_csi_vfe1_clk",
  2474. .parent_hws = (const struct clk_hw*[]){
  2475. &vfe1_clk_src.clkr.hw
  2476. },
  2477. .num_parents = 1,
  2478. .flags = CLK_SET_RATE_PARENT,
  2479. .ops = &clk_branch2_ops,
  2480. },
  2481. },
  2482. };
  2483. static struct clk_branch camss_cpp_vbif_ahb_clk = {
  2484. .halt_reg = 0x36c8,
  2485. .clkr = {
  2486. .enable_reg = 0x36c8,
  2487. .enable_mask = BIT(0),
  2488. .hw.init = &(struct clk_init_data){
  2489. .name = "camss_cpp_vbif_ahb_clk",
  2490. .parent_hws = (const struct clk_hw*[]){
  2491. &ahb_clk_src.clkr.hw
  2492. },
  2493. .num_parents = 1,
  2494. .flags = CLK_SET_RATE_PARENT,
  2495. .ops = &clk_branch2_ops,
  2496. },
  2497. },
  2498. };
  2499. static struct clk_branch camss_cpp_axi_clk = {
  2500. .halt_reg = 0x36c4,
  2501. .clkr = {
  2502. .enable_reg = 0x36c4,
  2503. .enable_mask = BIT(0),
  2504. .hw.init = &(struct clk_init_data){
  2505. .name = "camss_cpp_axi_clk",
  2506. .parent_hws = (const struct clk_hw*[]){
  2507. &axi_clk_src.clkr.hw
  2508. },
  2509. .num_parents = 1,
  2510. .flags = CLK_SET_RATE_PARENT,
  2511. .ops = &clk_branch2_ops,
  2512. },
  2513. },
  2514. };
  2515. static struct clk_branch camss_cpp_clk = {
  2516. .halt_reg = 0x36b0,
  2517. .clkr = {
  2518. .enable_reg = 0x36b0,
  2519. .enable_mask = BIT(0),
  2520. .hw.init = &(struct clk_init_data){
  2521. .name = "camss_cpp_clk",
  2522. .parent_hws = (const struct clk_hw*[]){
  2523. &cpp_clk_src.clkr.hw
  2524. },
  2525. .num_parents = 1,
  2526. .flags = CLK_SET_RATE_PARENT,
  2527. .ops = &clk_branch2_ops,
  2528. },
  2529. },
  2530. };
  2531. static struct clk_branch camss_cpp_ahb_clk = {
  2532. .halt_reg = 0x36b4,
  2533. .clkr = {
  2534. .enable_reg = 0x36b4,
  2535. .enable_mask = BIT(0),
  2536. .hw.init = &(struct clk_init_data){
  2537. .name = "camss_cpp_ahb_clk",
  2538. .parent_hws = (const struct clk_hw*[]){
  2539. &ahb_clk_src.clkr.hw
  2540. },
  2541. .num_parents = 1,
  2542. .flags = CLK_SET_RATE_PARENT,
  2543. .ops = &clk_branch2_ops,
  2544. },
  2545. },
  2546. };
  2547. static struct clk_branch camss_csi0_clk = {
  2548. .halt_reg = 0x30b4,
  2549. .clkr = {
  2550. .enable_reg = 0x30b4,
  2551. .enable_mask = BIT(0),
  2552. .hw.init = &(struct clk_init_data){
  2553. .name = "camss_csi0_clk",
  2554. .parent_hws = (const struct clk_hw*[]){
  2555. &csi0_clk_src.clkr.hw
  2556. },
  2557. .num_parents = 1,
  2558. .flags = CLK_SET_RATE_PARENT,
  2559. .ops = &clk_branch2_ops,
  2560. },
  2561. },
  2562. };
  2563. static struct clk_branch camss_csi0_ahb_clk = {
  2564. .halt_reg = 0x30bc,
  2565. .clkr = {
  2566. .enable_reg = 0x30bc,
  2567. .enable_mask = BIT(0),
  2568. .hw.init = &(struct clk_init_data){
  2569. .name = "camss_csi0_ahb_clk",
  2570. .parent_hws = (const struct clk_hw*[]){
  2571. &ahb_clk_src.clkr.hw
  2572. },
  2573. .num_parents = 1,
  2574. .flags = CLK_SET_RATE_PARENT,
  2575. .ops = &clk_branch2_ops,
  2576. },
  2577. },
  2578. };
  2579. static struct clk_branch camss_csi0phy_clk = {
  2580. .halt_reg = 0x30c4,
  2581. .clkr = {
  2582. .enable_reg = 0x30c4,
  2583. .enable_mask = BIT(0),
  2584. .hw.init = &(struct clk_init_data){
  2585. .name = "camss_csi0phy_clk",
  2586. .parent_hws = (const struct clk_hw*[]){
  2587. &csi0_clk_src.clkr.hw
  2588. },
  2589. .num_parents = 1,
  2590. .flags = CLK_SET_RATE_PARENT,
  2591. .ops = &clk_branch2_ops,
  2592. },
  2593. },
  2594. };
  2595. static struct clk_branch camss_csi0rdi_clk = {
  2596. .halt_reg = 0x30d4,
  2597. .clkr = {
  2598. .enable_reg = 0x30d4,
  2599. .enable_mask = BIT(0),
  2600. .hw.init = &(struct clk_init_data){
  2601. .name = "camss_csi0rdi_clk",
  2602. .parent_hws = (const struct clk_hw*[]){
  2603. &csi0_clk_src.clkr.hw
  2604. },
  2605. .num_parents = 1,
  2606. .flags = CLK_SET_RATE_PARENT,
  2607. .ops = &clk_branch2_ops,
  2608. },
  2609. },
  2610. };
  2611. static struct clk_branch camss_csi0pix_clk = {
  2612. .halt_reg = 0x30e4,
  2613. .clkr = {
  2614. .enable_reg = 0x30e4,
  2615. .enable_mask = BIT(0),
  2616. .hw.init = &(struct clk_init_data){
  2617. .name = "camss_csi0pix_clk",
  2618. .parent_hws = (const struct clk_hw*[]){
  2619. &csi0_clk_src.clkr.hw
  2620. },
  2621. .num_parents = 1,
  2622. .flags = CLK_SET_RATE_PARENT,
  2623. .ops = &clk_branch2_ops,
  2624. },
  2625. },
  2626. };
  2627. static struct clk_branch camss_csi1_clk = {
  2628. .halt_reg = 0x3124,
  2629. .clkr = {
  2630. .enable_reg = 0x3124,
  2631. .enable_mask = BIT(0),
  2632. .hw.init = &(struct clk_init_data){
  2633. .name = "camss_csi1_clk",
  2634. .parent_hws = (const struct clk_hw*[]){
  2635. &csi1_clk_src.clkr.hw
  2636. },
  2637. .num_parents = 1,
  2638. .flags = CLK_SET_RATE_PARENT,
  2639. .ops = &clk_branch2_ops,
  2640. },
  2641. },
  2642. };
  2643. static struct clk_branch camss_csi1_ahb_clk = {
  2644. .halt_reg = 0x3128,
  2645. .clkr = {
  2646. .enable_reg = 0x3128,
  2647. .enable_mask = BIT(0),
  2648. .hw.init = &(struct clk_init_data){
  2649. .name = "camss_csi1_ahb_clk",
  2650. .parent_hws = (const struct clk_hw*[]){
  2651. &ahb_clk_src.clkr.hw
  2652. },
  2653. .num_parents = 1,
  2654. .flags = CLK_SET_RATE_PARENT,
  2655. .ops = &clk_branch2_ops,
  2656. },
  2657. },
  2658. };
  2659. static struct clk_branch camss_csi1phy_clk = {
  2660. .halt_reg = 0x3134,
  2661. .clkr = {
  2662. .enable_reg = 0x3134,
  2663. .enable_mask = BIT(0),
  2664. .hw.init = &(struct clk_init_data){
  2665. .name = "camss_csi1phy_clk",
  2666. .parent_hws = (const struct clk_hw*[]){
  2667. &csi1_clk_src.clkr.hw
  2668. },
  2669. .num_parents = 1,
  2670. .flags = CLK_SET_RATE_PARENT,
  2671. .ops = &clk_branch2_ops,
  2672. },
  2673. },
  2674. };
  2675. static struct clk_branch camss_csi1rdi_clk = {
  2676. .halt_reg = 0x3144,
  2677. .clkr = {
  2678. .enable_reg = 0x3144,
  2679. .enable_mask = BIT(0),
  2680. .hw.init = &(struct clk_init_data){
  2681. .name = "camss_csi1rdi_clk",
  2682. .parent_hws = (const struct clk_hw*[]){
  2683. &csi1_clk_src.clkr.hw
  2684. },
  2685. .num_parents = 1,
  2686. .flags = CLK_SET_RATE_PARENT,
  2687. .ops = &clk_branch2_ops,
  2688. },
  2689. },
  2690. };
  2691. static struct clk_branch camss_csi1pix_clk = {
  2692. .halt_reg = 0x3154,
  2693. .clkr = {
  2694. .enable_reg = 0x3154,
  2695. .enable_mask = BIT(0),
  2696. .hw.init = &(struct clk_init_data){
  2697. .name = "camss_csi1pix_clk",
  2698. .parent_hws = (const struct clk_hw*[]){
  2699. &csi1_clk_src.clkr.hw
  2700. },
  2701. .num_parents = 1,
  2702. .flags = CLK_SET_RATE_PARENT,
  2703. .ops = &clk_branch2_ops,
  2704. },
  2705. },
  2706. };
  2707. static struct clk_branch camss_csi2_clk = {
  2708. .halt_reg = 0x3184,
  2709. .clkr = {
  2710. .enable_reg = 0x3184,
  2711. .enable_mask = BIT(0),
  2712. .hw.init = &(struct clk_init_data){
  2713. .name = "camss_csi2_clk",
  2714. .parent_hws = (const struct clk_hw*[]){
  2715. &csi2_clk_src.clkr.hw
  2716. },
  2717. .num_parents = 1,
  2718. .flags = CLK_SET_RATE_PARENT,
  2719. .ops = &clk_branch2_ops,
  2720. },
  2721. },
  2722. };
  2723. static struct clk_branch camss_csi2_ahb_clk = {
  2724. .halt_reg = 0x3188,
  2725. .clkr = {
  2726. .enable_reg = 0x3188,
  2727. .enable_mask = BIT(0),
  2728. .hw.init = &(struct clk_init_data){
  2729. .name = "camss_csi2_ahb_clk",
  2730. .parent_hws = (const struct clk_hw*[]){
  2731. &ahb_clk_src.clkr.hw
  2732. },
  2733. .num_parents = 1,
  2734. .flags = CLK_SET_RATE_PARENT,
  2735. .ops = &clk_branch2_ops,
  2736. },
  2737. },
  2738. };
  2739. static struct clk_branch camss_csi2phy_clk = {
  2740. .halt_reg = 0x3194,
  2741. .clkr = {
  2742. .enable_reg = 0x3194,
  2743. .enable_mask = BIT(0),
  2744. .hw.init = &(struct clk_init_data){
  2745. .name = "camss_csi2phy_clk",
  2746. .parent_hws = (const struct clk_hw*[]){
  2747. &csi2_clk_src.clkr.hw
  2748. },
  2749. .num_parents = 1,
  2750. .flags = CLK_SET_RATE_PARENT,
  2751. .ops = &clk_branch2_ops,
  2752. },
  2753. },
  2754. };
  2755. static struct clk_branch camss_csi2rdi_clk = {
  2756. .halt_reg = 0x31a4,
  2757. .clkr = {
  2758. .enable_reg = 0x31a4,
  2759. .enable_mask = BIT(0),
  2760. .hw.init = &(struct clk_init_data){
  2761. .name = "camss_csi2rdi_clk",
  2762. .parent_hws = (const struct clk_hw*[]){
  2763. &csi2_clk_src.clkr.hw
  2764. },
  2765. .num_parents = 1,
  2766. .flags = CLK_SET_RATE_PARENT,
  2767. .ops = &clk_branch2_ops,
  2768. },
  2769. },
  2770. };
  2771. static struct clk_branch camss_csi2pix_clk = {
  2772. .halt_reg = 0x31b4,
  2773. .clkr = {
  2774. .enable_reg = 0x31b4,
  2775. .enable_mask = BIT(0),
  2776. .hw.init = &(struct clk_init_data){
  2777. .name = "camss_csi2pix_clk",
  2778. .parent_hws = (const struct clk_hw*[]){
  2779. &csi2_clk_src.clkr.hw
  2780. },
  2781. .num_parents = 1,
  2782. .flags = CLK_SET_RATE_PARENT,
  2783. .ops = &clk_branch2_ops,
  2784. },
  2785. },
  2786. };
  2787. static struct clk_branch camss_csi3_clk = {
  2788. .halt_reg = 0x31e4,
  2789. .clkr = {
  2790. .enable_reg = 0x31e4,
  2791. .enable_mask = BIT(0),
  2792. .hw.init = &(struct clk_init_data){
  2793. .name = "camss_csi3_clk",
  2794. .parent_hws = (const struct clk_hw*[]){
  2795. &csi3_clk_src.clkr.hw
  2796. },
  2797. .num_parents = 1,
  2798. .flags = CLK_SET_RATE_PARENT,
  2799. .ops = &clk_branch2_ops,
  2800. },
  2801. },
  2802. };
  2803. static struct clk_branch camss_csi3_ahb_clk = {
  2804. .halt_reg = 0x31e8,
  2805. .clkr = {
  2806. .enable_reg = 0x31e8,
  2807. .enable_mask = BIT(0),
  2808. .hw.init = &(struct clk_init_data){
  2809. .name = "camss_csi3_ahb_clk",
  2810. .parent_hws = (const struct clk_hw*[]){
  2811. &ahb_clk_src.clkr.hw
  2812. },
  2813. .num_parents = 1,
  2814. .flags = CLK_SET_RATE_PARENT,
  2815. .ops = &clk_branch2_ops,
  2816. },
  2817. },
  2818. };
  2819. static struct clk_branch camss_csi3phy_clk = {
  2820. .halt_reg = 0x31f4,
  2821. .clkr = {
  2822. .enable_reg = 0x31f4,
  2823. .enable_mask = BIT(0),
  2824. .hw.init = &(struct clk_init_data){
  2825. .name = "camss_csi3phy_clk",
  2826. .parent_hws = (const struct clk_hw*[]){
  2827. &csi3_clk_src.clkr.hw
  2828. },
  2829. .num_parents = 1,
  2830. .flags = CLK_SET_RATE_PARENT,
  2831. .ops = &clk_branch2_ops,
  2832. },
  2833. },
  2834. };
  2835. static struct clk_branch camss_csi3rdi_clk = {
  2836. .halt_reg = 0x3204,
  2837. .clkr = {
  2838. .enable_reg = 0x3204,
  2839. .enable_mask = BIT(0),
  2840. .hw.init = &(struct clk_init_data){
  2841. .name = "camss_csi3rdi_clk",
  2842. .parent_hws = (const struct clk_hw*[]){
  2843. &csi3_clk_src.clkr.hw
  2844. },
  2845. .num_parents = 1,
  2846. .flags = CLK_SET_RATE_PARENT,
  2847. .ops = &clk_branch2_ops,
  2848. },
  2849. },
  2850. };
  2851. static struct clk_branch camss_csi3pix_clk = {
  2852. .halt_reg = 0x3214,
  2853. .clkr = {
  2854. .enable_reg = 0x3214,
  2855. .enable_mask = BIT(0),
  2856. .hw.init = &(struct clk_init_data){
  2857. .name = "camss_csi3pix_clk",
  2858. .parent_hws = (const struct clk_hw*[]){
  2859. &csi3_clk_src.clkr.hw
  2860. },
  2861. .num_parents = 1,
  2862. .flags = CLK_SET_RATE_PARENT,
  2863. .ops = &clk_branch2_ops,
  2864. },
  2865. },
  2866. };
  2867. static struct clk_branch camss_ispif_ahb_clk = {
  2868. .halt_reg = 0x3224,
  2869. .clkr = {
  2870. .enable_reg = 0x3224,
  2871. .enable_mask = BIT(0),
  2872. .hw.init = &(struct clk_init_data){
  2873. .name = "camss_ispif_ahb_clk",
  2874. .parent_hws = (const struct clk_hw*[]){
  2875. &ahb_clk_src.clkr.hw
  2876. },
  2877. .num_parents = 1,
  2878. .flags = CLK_SET_RATE_PARENT,
  2879. .ops = &clk_branch2_ops,
  2880. },
  2881. },
  2882. };
  2883. static struct clk_branch fd_core_clk = {
  2884. .halt_reg = 0x3b68,
  2885. .clkr = {
  2886. .enable_reg = 0x3b68,
  2887. .enable_mask = BIT(0),
  2888. .hw.init = &(struct clk_init_data){
  2889. .name = "fd_core_clk",
  2890. .parent_hws = (const struct clk_hw*[]){
  2891. &fd_core_clk_src.clkr.hw
  2892. },
  2893. .num_parents = 1,
  2894. .flags = CLK_SET_RATE_PARENT,
  2895. .ops = &clk_branch2_ops,
  2896. },
  2897. },
  2898. };
  2899. static struct clk_branch fd_core_uar_clk = {
  2900. .halt_reg = 0x3b6c,
  2901. .clkr = {
  2902. .enable_reg = 0x3b6c,
  2903. .enable_mask = BIT(0),
  2904. .hw.init = &(struct clk_init_data){
  2905. .name = "fd_core_uar_clk",
  2906. .parent_hws = (const struct clk_hw*[]){
  2907. &fd_core_clk_src.clkr.hw
  2908. },
  2909. .num_parents = 1,
  2910. .flags = CLK_SET_RATE_PARENT,
  2911. .ops = &clk_branch2_ops,
  2912. },
  2913. },
  2914. };
  2915. static struct clk_branch fd_ahb_clk = {
  2916. .halt_reg = 0x3ba74,
  2917. .clkr = {
  2918. .enable_reg = 0x3ba74,
  2919. .enable_mask = BIT(0),
  2920. .hw.init = &(struct clk_init_data){
  2921. .name = "fd_ahb_clk",
  2922. .parent_hws = (const struct clk_hw*[]){
  2923. &ahb_clk_src.clkr.hw
  2924. },
  2925. .num_parents = 1,
  2926. .flags = CLK_SET_RATE_PARENT,
  2927. .ops = &clk_branch2_ops,
  2928. },
  2929. },
  2930. };
  2931. static struct clk_hw *mmcc_msm8996_hws[] = {
  2932. &gpll0_div.hw,
  2933. };
  2934. static struct gdsc mmagic_bimc_gdsc = {
  2935. .gdscr = 0x529c,
  2936. .pd = {
  2937. .name = "mmagic_bimc",
  2938. },
  2939. .pwrsts = PWRSTS_OFF_ON,
  2940. .flags = ALWAYS_ON,
  2941. };
  2942. static struct gdsc mmagic_video_gdsc = {
  2943. .gdscr = 0x119c,
  2944. .gds_hw_ctrl = 0x120c,
  2945. .pd = {
  2946. .name = "mmagic_video",
  2947. },
  2948. .pwrsts = PWRSTS_OFF_ON,
  2949. .flags = VOTABLE | ALWAYS_ON,
  2950. };
  2951. static struct gdsc mmagic_mdss_gdsc = {
  2952. .gdscr = 0x247c,
  2953. .gds_hw_ctrl = 0x2480,
  2954. .pd = {
  2955. .name = "mmagic_mdss",
  2956. },
  2957. .pwrsts = PWRSTS_OFF_ON,
  2958. .flags = VOTABLE | ALWAYS_ON,
  2959. };
  2960. static struct gdsc mmagic_camss_gdsc = {
  2961. .gdscr = 0x3c4c,
  2962. .gds_hw_ctrl = 0x3c50,
  2963. .pd = {
  2964. .name = "mmagic_camss",
  2965. },
  2966. .pwrsts = PWRSTS_OFF_ON,
  2967. .flags = VOTABLE | ALWAYS_ON,
  2968. };
  2969. static struct gdsc venus_gdsc = {
  2970. .gdscr = 0x1024,
  2971. .cxcs = (unsigned int []){ 0x1028, 0x1034, 0x1038 },
  2972. .cxc_count = 3,
  2973. .pd = {
  2974. .name = "venus",
  2975. },
  2976. .parent = &mmagic_video_gdsc.pd,
  2977. .pwrsts = PWRSTS_OFF_ON,
  2978. };
  2979. static struct gdsc venus_core0_gdsc = {
  2980. .gdscr = 0x1040,
  2981. .cxcs = (unsigned int []){ 0x1048 },
  2982. .cxc_count = 1,
  2983. .pd = {
  2984. .name = "venus_core0",
  2985. },
  2986. .parent = &venus_gdsc.pd,
  2987. .pwrsts = PWRSTS_OFF_ON,
  2988. .flags = HW_CTRL,
  2989. };
  2990. static struct gdsc venus_core1_gdsc = {
  2991. .gdscr = 0x1044,
  2992. .cxcs = (unsigned int []){ 0x104c },
  2993. .cxc_count = 1,
  2994. .pd = {
  2995. .name = "venus_core1",
  2996. },
  2997. .parent = &venus_gdsc.pd,
  2998. .pwrsts = PWRSTS_OFF_ON,
  2999. .flags = HW_CTRL,
  3000. };
  3001. static struct gdsc camss_gdsc = {
  3002. .gdscr = 0x34a0,
  3003. .cxcs = (unsigned int []){ 0x36bc, 0x36c4 },
  3004. .cxc_count = 2,
  3005. .pd = {
  3006. .name = "camss",
  3007. },
  3008. .parent = &mmagic_camss_gdsc.pd,
  3009. .pwrsts = PWRSTS_OFF_ON,
  3010. };
  3011. static struct gdsc vfe0_gdsc = {
  3012. .gdscr = 0x3664,
  3013. .cxcs = (unsigned int []){ 0x36a8 },
  3014. .cxc_count = 1,
  3015. .pd = {
  3016. .name = "vfe0",
  3017. },
  3018. .parent = &camss_gdsc.pd,
  3019. .pwrsts = PWRSTS_OFF_ON,
  3020. };
  3021. static struct gdsc vfe1_gdsc = {
  3022. .gdscr = 0x3674,
  3023. .cxcs = (unsigned int []){ 0x36ac },
  3024. .cxc_count = 1,
  3025. .pd = {
  3026. .name = "vfe1",
  3027. },
  3028. .parent = &camss_gdsc.pd,
  3029. .pwrsts = PWRSTS_OFF_ON,
  3030. };
  3031. static struct gdsc jpeg_gdsc = {
  3032. .gdscr = 0x35a4,
  3033. .cxcs = (unsigned int []){ 0x35a8, 0x35b0, 0x35c0, 0x35b8 },
  3034. .cxc_count = 4,
  3035. .pd = {
  3036. .name = "jpeg",
  3037. },
  3038. .parent = &camss_gdsc.pd,
  3039. .pwrsts = PWRSTS_OFF_ON,
  3040. };
  3041. static struct gdsc cpp_gdsc = {
  3042. .gdscr = 0x36d4,
  3043. .cxcs = (unsigned int []){ 0x36b0 },
  3044. .cxc_count = 1,
  3045. .pd = {
  3046. .name = "cpp",
  3047. },
  3048. .parent = &camss_gdsc.pd,
  3049. .pwrsts = PWRSTS_OFF_ON,
  3050. };
  3051. static struct gdsc fd_gdsc = {
  3052. .gdscr = 0x3b64,
  3053. .cxcs = (unsigned int []){ 0x3b68, 0x3b6c },
  3054. .cxc_count = 2,
  3055. .pd = {
  3056. .name = "fd",
  3057. },
  3058. .parent = &camss_gdsc.pd,
  3059. .pwrsts = PWRSTS_OFF_ON,
  3060. };
  3061. static struct gdsc mdss_gdsc = {
  3062. .gdscr = 0x2304,
  3063. .cxcs = (unsigned int []){ 0x2310, 0x231c },
  3064. .cxc_count = 2,
  3065. .pd = {
  3066. .name = "mdss",
  3067. },
  3068. .parent = &mmagic_mdss_gdsc.pd,
  3069. .pwrsts = PWRSTS_OFF_ON,
  3070. };
  3071. static struct gdsc gpu_gdsc = {
  3072. .gdscr = 0x4034,
  3073. .gds_hw_ctrl = 0x4038,
  3074. .pd = {
  3075. .name = "gpu",
  3076. },
  3077. .pwrsts = PWRSTS_OFF_ON,
  3078. .flags = VOTABLE,
  3079. };
  3080. static struct gdsc gpu_gx_gdsc = {
  3081. .gdscr = 0x4024,
  3082. .clamp_io_ctrl = 0x4300,
  3083. .cxcs = (unsigned int []){ 0x4028 },
  3084. .cxc_count = 1,
  3085. .pd = {
  3086. .name = "gpu_gx",
  3087. },
  3088. .pwrsts = PWRSTS_OFF_ON,
  3089. .parent = &gpu_gdsc.pd,
  3090. .flags = CLAMP_IO,
  3091. .supply = "vdd-gfx",
  3092. };
  3093. static struct clk_regmap *mmcc_msm8996_clocks[] = {
  3094. [MMPLL0_EARLY] = &mmpll0_early.clkr,
  3095. [MMPLL0_PLL] = &mmpll0.clkr,
  3096. [MMPLL1_EARLY] = &mmpll1_early.clkr,
  3097. [MMPLL1_PLL] = &mmpll1.clkr,
  3098. [MMPLL2_EARLY] = &mmpll2_early.clkr,
  3099. [MMPLL2_PLL] = &mmpll2.clkr,
  3100. [MMPLL3_EARLY] = &mmpll3_early.clkr,
  3101. [MMPLL3_PLL] = &mmpll3.clkr,
  3102. [MMPLL4_EARLY] = &mmpll4_early.clkr,
  3103. [MMPLL4_PLL] = &mmpll4.clkr,
  3104. [MMPLL5_EARLY] = &mmpll5_early.clkr,
  3105. [MMPLL5_PLL] = &mmpll5.clkr,
  3106. [MMPLL8_EARLY] = &mmpll8_early.clkr,
  3107. [MMPLL8_PLL] = &mmpll8.clkr,
  3108. [MMPLL9_EARLY] = &mmpll9_early.clkr,
  3109. [MMPLL9_PLL] = &mmpll9.clkr,
  3110. [AHB_CLK_SRC] = &ahb_clk_src.clkr,
  3111. [AXI_CLK_SRC] = &axi_clk_src.clkr,
  3112. [MAXI_CLK_SRC] = &maxi_clk_src.clkr,
  3113. [GFX3D_CLK_SRC] = &gfx3d_clk_src.rcg.clkr,
  3114. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  3115. [ISENSE_CLK_SRC] = &isense_clk_src.clkr,
  3116. [RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  3117. [VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
  3118. [VIDEO_SUBCORE0_CLK_SRC] = &video_subcore0_clk_src.clkr,
  3119. [VIDEO_SUBCORE1_CLK_SRC] = &video_subcore1_clk_src.clkr,
  3120. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  3121. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  3122. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  3123. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  3124. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  3125. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  3126. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  3127. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  3128. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  3129. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  3130. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  3131. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  3132. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  3133. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  3134. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  3135. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  3136. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  3137. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  3138. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  3139. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  3140. [CSIPHY0_3P_CLK_SRC] = &csiphy0_3p_clk_src.clkr,
  3141. [CSIPHY1_3P_CLK_SRC] = &csiphy1_3p_clk_src.clkr,
  3142. [CSIPHY2_3P_CLK_SRC] = &csiphy2_3p_clk_src.clkr,
  3143. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  3144. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  3145. [JPEG_DMA_CLK_SRC] = &jpeg_dma_clk_src.clkr,
  3146. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  3147. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  3148. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  3149. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  3150. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  3151. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  3152. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  3153. [FD_CORE_CLK_SRC] = &fd_core_clk_src.clkr,
  3154. [MMSS_MMAGIC_AHB_CLK] = &mmss_mmagic_ahb_clk.clkr,
  3155. [MMSS_MMAGIC_CFG_AHB_CLK] = &mmss_mmagic_cfg_ahb_clk.clkr,
  3156. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  3157. [MMSS_MISC_CXO_CLK] = &mmss_misc_cxo_clk.clkr,
  3158. [MMSS_MMAGIC_MAXI_CLK] = &mmss_mmagic_maxi_clk.clkr,
  3159. [MMAGIC_CAMSS_AXI_CLK] = &mmagic_camss_axi_clk.clkr,
  3160. [MMAGIC_CAMSS_NOC_CFG_AHB_CLK] = &mmagic_camss_noc_cfg_ahb_clk.clkr,
  3161. [SMMU_VFE_AHB_CLK] = &smmu_vfe_ahb_clk.clkr,
  3162. [SMMU_VFE_AXI_CLK] = &smmu_vfe_axi_clk.clkr,
  3163. [SMMU_CPP_AHB_CLK] = &smmu_cpp_ahb_clk.clkr,
  3164. [SMMU_CPP_AXI_CLK] = &smmu_cpp_axi_clk.clkr,
  3165. [SMMU_JPEG_AHB_CLK] = &smmu_jpeg_ahb_clk.clkr,
  3166. [SMMU_JPEG_AXI_CLK] = &smmu_jpeg_axi_clk.clkr,
  3167. [MMAGIC_MDSS_AXI_CLK] = &mmagic_mdss_axi_clk.clkr,
  3168. [MMAGIC_MDSS_NOC_CFG_AHB_CLK] = &mmagic_mdss_noc_cfg_ahb_clk.clkr,
  3169. [SMMU_ROT_AHB_CLK] = &smmu_rot_ahb_clk.clkr,
  3170. [SMMU_ROT_AXI_CLK] = &smmu_rot_axi_clk.clkr,
  3171. [SMMU_MDP_AHB_CLK] = &smmu_mdp_ahb_clk.clkr,
  3172. [SMMU_MDP_AXI_CLK] = &smmu_mdp_axi_clk.clkr,
  3173. [MMAGIC_VIDEO_AXI_CLK] = &mmagic_video_axi_clk.clkr,
  3174. [MMAGIC_VIDEO_NOC_CFG_AHB_CLK] = &mmagic_video_noc_cfg_ahb_clk.clkr,
  3175. [SMMU_VIDEO_AHB_CLK] = &smmu_video_ahb_clk.clkr,
  3176. [SMMU_VIDEO_AXI_CLK] = &smmu_video_axi_clk.clkr,
  3177. [MMAGIC_BIMC_NOC_CFG_AHB_CLK] = &mmagic_bimc_noc_cfg_ahb_clk.clkr,
  3178. [GPU_GX_GFX3D_CLK] = &gpu_gx_gfx3d_clk.clkr,
  3179. [GPU_GX_RBBMTIMER_CLK] = &gpu_gx_rbbmtimer_clk.clkr,
  3180. [GPU_AHB_CLK] = &gpu_ahb_clk.clkr,
  3181. [GPU_AON_ISENSE_CLK] = &gpu_aon_isense_clk.clkr,
  3182. [VMEM_MAXI_CLK] = &vmem_maxi_clk.clkr,
  3183. [VMEM_AHB_CLK] = &vmem_ahb_clk.clkr,
  3184. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  3185. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  3186. [VIDEO_CORE_CLK] = &video_core_clk.clkr,
  3187. [VIDEO_AXI_CLK] = &video_axi_clk.clkr,
  3188. [VIDEO_MAXI_CLK] = &video_maxi_clk.clkr,
  3189. [VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
  3190. [VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
  3191. [VIDEO_SUBCORE1_CLK] = &video_subcore1_clk.clkr,
  3192. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  3193. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  3194. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  3195. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  3196. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  3197. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  3198. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  3199. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  3200. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  3201. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  3202. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  3203. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  3204. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  3205. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  3206. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  3207. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  3208. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  3209. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  3210. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  3211. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  3212. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  3213. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  3214. [CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
  3215. [CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
  3216. [CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
  3217. [CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
  3218. [CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
  3219. [CAMSS_CSIPHY0_3P_CLK] = &camss_csiphy0_3p_clk.clkr,
  3220. [CAMSS_CSIPHY1_3P_CLK] = &camss_csiphy1_3p_clk.clkr,
  3221. [CAMSS_CSIPHY2_3P_CLK] = &camss_csiphy2_3p_clk.clkr,
  3222. [CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
  3223. [CAMSS_JPEG2_CLK] = &camss_jpeg2_clk.clkr,
  3224. [CAMSS_JPEG_DMA_CLK] = &camss_jpeg_dma_clk.clkr,
  3225. [CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
  3226. [CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
  3227. [CAMSS_VFE_AHB_CLK] = &camss_vfe_ahb_clk.clkr,
  3228. [CAMSS_VFE_AXI_CLK] = &camss_vfe_axi_clk.clkr,
  3229. [CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
  3230. [CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
  3231. [CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
  3232. [CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
  3233. [CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
  3234. [CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
  3235. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  3236. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  3237. [CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
  3238. [CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
  3239. [CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
  3240. [CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
  3241. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  3242. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  3243. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  3244. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  3245. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  3246. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  3247. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  3248. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  3249. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  3250. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  3251. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  3252. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  3253. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  3254. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  3255. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  3256. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  3257. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  3258. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  3259. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  3260. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  3261. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  3262. [FD_CORE_CLK] = &fd_core_clk.clkr,
  3263. [FD_CORE_UAR_CLK] = &fd_core_uar_clk.clkr,
  3264. [FD_AHB_CLK] = &fd_ahb_clk.clkr,
  3265. };
  3266. static struct gdsc *mmcc_msm8996_gdscs[] = {
  3267. [MMAGIC_BIMC_GDSC] = &mmagic_bimc_gdsc,
  3268. [MMAGIC_VIDEO_GDSC] = &mmagic_video_gdsc,
  3269. [MMAGIC_MDSS_GDSC] = &mmagic_mdss_gdsc,
  3270. [MMAGIC_CAMSS_GDSC] = &mmagic_camss_gdsc,
  3271. [VENUS_GDSC] = &venus_gdsc,
  3272. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  3273. [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
  3274. [CAMSS_GDSC] = &camss_gdsc,
  3275. [VFE0_GDSC] = &vfe0_gdsc,
  3276. [VFE1_GDSC] = &vfe1_gdsc,
  3277. [JPEG_GDSC] = &jpeg_gdsc,
  3278. [CPP_GDSC] = &cpp_gdsc,
  3279. [FD_GDSC] = &fd_gdsc,
  3280. [MDSS_GDSC] = &mdss_gdsc,
  3281. [GPU_GDSC] = &gpu_gdsc,
  3282. [GPU_GX_GDSC] = &gpu_gx_gdsc,
  3283. };
  3284. static const struct qcom_reset_map mmcc_msm8996_resets[] = {
  3285. [MMAGICAHB_BCR] = { 0x5020 },
  3286. [MMAGIC_CFG_BCR] = { 0x5050 },
  3287. [MISC_BCR] = { 0x5010 },
  3288. [BTO_BCR] = { 0x5030 },
  3289. [MMAGICAXI_BCR] = { 0x5060 },
  3290. [MMAGICMAXI_BCR] = { 0x5070 },
  3291. [DSA_BCR] = { 0x50a0 },
  3292. [MMAGIC_CAMSS_BCR] = { 0x3c40 },
  3293. [THROTTLE_CAMSS_BCR] = { 0x3c30 },
  3294. [SMMU_VFE_BCR] = { 0x3c00 },
  3295. [SMMU_CPP_BCR] = { 0x3c10 },
  3296. [SMMU_JPEG_BCR] = { 0x3c20 },
  3297. [MMAGIC_MDSS_BCR] = { 0x2470 },
  3298. [THROTTLE_MDSS_BCR] = { 0x2460 },
  3299. [SMMU_ROT_BCR] = { 0x2440 },
  3300. [SMMU_MDP_BCR] = { 0x2450 },
  3301. [MMAGIC_VIDEO_BCR] = { 0x1190 },
  3302. [THROTTLE_VIDEO_BCR] = { 0x1180 },
  3303. [SMMU_VIDEO_BCR] = { 0x1170 },
  3304. [MMAGIC_BIMC_BCR] = { 0x5290 },
  3305. [GPU_GX_BCR] = { 0x4020 },
  3306. [GPU_BCR] = { 0x4030 },
  3307. [GPU_AON_BCR] = { 0x4040 },
  3308. [VMEM_BCR] = { 0x1200 },
  3309. [MMSS_RBCPR_BCR] = { 0x4080 },
  3310. [VIDEO_BCR] = { 0x1020 },
  3311. [MDSS_BCR] = { 0x2300 },
  3312. [CAMSS_TOP_BCR] = { 0x3480 },
  3313. [CAMSS_AHB_BCR] = { 0x3488 },
  3314. [CAMSS_MICRO_BCR] = { 0x3490 },
  3315. [CAMSS_CCI_BCR] = { 0x3340 },
  3316. [CAMSS_PHY0_BCR] = { 0x3020 },
  3317. [CAMSS_PHY1_BCR] = { 0x3050 },
  3318. [CAMSS_PHY2_BCR] = { 0x3080 },
  3319. [CAMSS_CSIPHY0_3P_BCR] = { 0x3230 },
  3320. [CAMSS_CSIPHY1_3P_BCR] = { 0x3250 },
  3321. [CAMSS_CSIPHY2_3P_BCR] = { 0x3270 },
  3322. [CAMSS_JPEG_BCR] = { 0x35a0 },
  3323. [CAMSS_VFE_BCR] = { 0x36a0 },
  3324. [CAMSS_VFE0_BCR] = { 0x3660 },
  3325. [CAMSS_VFE1_BCR] = { 0x3670 },
  3326. [CAMSS_CSI_VFE0_BCR] = { 0x3700 },
  3327. [CAMSS_CSI_VFE1_BCR] = { 0x3710 },
  3328. [CAMSS_CPP_TOP_BCR] = { 0x36c0 },
  3329. [CAMSS_CPP_BCR] = { 0x36d0 },
  3330. [CAMSS_CSI0_BCR] = { 0x30b0 },
  3331. [CAMSS_CSI0RDI_BCR] = { 0x30d0 },
  3332. [CAMSS_CSI0PIX_BCR] = { 0x30e0 },
  3333. [CAMSS_CSI1_BCR] = { 0x3120 },
  3334. [CAMSS_CSI1RDI_BCR] = { 0x3140 },
  3335. [CAMSS_CSI1PIX_BCR] = { 0x3150 },
  3336. [CAMSS_CSI2_BCR] = { 0x3180 },
  3337. [CAMSS_CSI2RDI_BCR] = { 0x31a0 },
  3338. [CAMSS_CSI2PIX_BCR] = { 0x31b0 },
  3339. [CAMSS_CSI3_BCR] = { 0x31e0 },
  3340. [CAMSS_CSI3RDI_BCR] = { 0x3200 },
  3341. [CAMSS_CSI3PIX_BCR] = { 0x3210 },
  3342. [CAMSS_ISPIF_BCR] = { 0x3220 },
  3343. [FD_BCR] = { 0x3b60 },
  3344. [MMSS_SPDM_RM_BCR] = { 0x300 },
  3345. };
  3346. static const struct regmap_config mmcc_msm8996_regmap_config = {
  3347. .reg_bits = 32,
  3348. .reg_stride = 4,
  3349. .val_bits = 32,
  3350. .max_register = 0xb008,
  3351. .fast_io = true,
  3352. };
  3353. static const struct qcom_cc_desc mmcc_msm8996_desc = {
  3354. .config = &mmcc_msm8996_regmap_config,
  3355. .clks = mmcc_msm8996_clocks,
  3356. .num_clks = ARRAY_SIZE(mmcc_msm8996_clocks),
  3357. .resets = mmcc_msm8996_resets,
  3358. .num_resets = ARRAY_SIZE(mmcc_msm8996_resets),
  3359. .gdscs = mmcc_msm8996_gdscs,
  3360. .num_gdscs = ARRAY_SIZE(mmcc_msm8996_gdscs),
  3361. .clk_hws = mmcc_msm8996_hws,
  3362. .num_clk_hws = ARRAY_SIZE(mmcc_msm8996_hws),
  3363. };
  3364. static const struct of_device_id mmcc_msm8996_match_table[] = {
  3365. { .compatible = "qcom,mmcc-msm8996" },
  3366. { }
  3367. };
  3368. MODULE_DEVICE_TABLE(of, mmcc_msm8996_match_table);
  3369. static int mmcc_msm8996_probe(struct platform_device *pdev)
  3370. {
  3371. struct regmap *regmap;
  3372. regmap = qcom_cc_map(pdev, &mmcc_msm8996_desc);
  3373. if (IS_ERR(regmap))
  3374. return PTR_ERR(regmap);
  3375. /* Disable the AHB DCD */
  3376. regmap_update_bits(regmap, 0x50d8, BIT(31), 0);
  3377. /* Disable the NoC FSM for mmss_mmagic_cfg_ahb_clk */
  3378. regmap_update_bits(regmap, 0x5054, BIT(15), 0);
  3379. return qcom_cc_really_probe(pdev, &mmcc_msm8996_desc, regmap);
  3380. }
  3381. static struct platform_driver mmcc_msm8996_driver = {
  3382. .probe = mmcc_msm8996_probe,
  3383. .driver = {
  3384. .name = "mmcc-msm8996",
  3385. .of_match_table = mmcc_msm8996_match_table,
  3386. },
  3387. };
  3388. module_platform_driver(mmcc_msm8996_driver);
  3389. MODULE_DESCRIPTION("QCOM MMCC MSM8996 Driver");
  3390. MODULE_LICENSE("GPL v2");
  3391. MODULE_ALIAS("platform:mmcc-msm8996");