mmcc-msm8974.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,mmcc-msm8974.h>
  16. #include <dt-bindings/reset/qcom,mmcc-msm8974.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. enum {
  25. P_XO,
  26. P_MMPLL0,
  27. P_EDPLINK,
  28. P_MMPLL1,
  29. P_HDMIPLL,
  30. P_GPLL0,
  31. P_EDPVCO,
  32. P_GPLL1,
  33. P_DSI0PLL,
  34. P_DSI0PLL_BYTE,
  35. P_MMPLL2,
  36. P_MMPLL3,
  37. P_DSI1PLL,
  38. P_DSI1PLL_BYTE,
  39. };
  40. static const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  41. { P_XO, 0 },
  42. { P_MMPLL0, 1 },
  43. { P_MMPLL1, 2 },
  44. { P_GPLL0, 5 }
  45. };
  46. static const char * const mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  47. "xo",
  48. "mmpll0_vote",
  49. "mmpll1_vote",
  50. "mmss_gpll0_vote",
  51. };
  52. static const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  53. { P_XO, 0 },
  54. { P_MMPLL0, 1 },
  55. { P_HDMIPLL, 4 },
  56. { P_GPLL0, 5 },
  57. { P_DSI0PLL, 2 },
  58. { P_DSI1PLL, 3 }
  59. };
  60. static const char * const mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  61. "xo",
  62. "mmpll0_vote",
  63. "hdmipll",
  64. "mmss_gpll0_vote",
  65. "dsi0pll",
  66. "dsi1pll",
  67. };
  68. static const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  69. { P_XO, 0 },
  70. { P_MMPLL0, 1 },
  71. { P_MMPLL1, 2 },
  72. { P_GPLL0, 5 },
  73. { P_MMPLL3, 3 }
  74. };
  75. static const char * const mmcc_xo_mmpll0_1_3_gpll0[] = {
  76. "xo",
  77. "mmpll0_vote",
  78. "mmpll1_vote",
  79. "mmss_gpll0_vote",
  80. "mmpll3",
  81. };
  82. static const struct parent_map mmcc_xo_mmpll0_1_gpll1_0_map[] = {
  83. { P_XO, 0 },
  84. { P_MMPLL0, 1 },
  85. { P_MMPLL1, 2 },
  86. { P_GPLL0, 5 },
  87. { P_GPLL1, 4 }
  88. };
  89. static const char * const mmcc_xo_mmpll0_1_gpll1_0[] = {
  90. "xo",
  91. "mmpll0_vote",
  92. "mmpll1_vote",
  93. "mmss_gpll0_vote",
  94. "gpll1_vote",
  95. };
  96. static const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
  97. { P_XO, 0 },
  98. { P_EDPLINK, 4 },
  99. { P_HDMIPLL, 3 },
  100. { P_EDPVCO, 5 },
  101. { P_DSI0PLL, 1 },
  102. { P_DSI1PLL, 2 }
  103. };
  104. static const char * const mmcc_xo_dsi_hdmi_edp[] = {
  105. "xo",
  106. "edp_link_clk",
  107. "hdmipll",
  108. "edp_vco_div",
  109. "dsi0pll",
  110. "dsi1pll",
  111. };
  112. static const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  113. { P_XO, 0 },
  114. { P_EDPLINK, 4 },
  115. { P_HDMIPLL, 3 },
  116. { P_GPLL0, 5 },
  117. { P_DSI0PLL, 1 },
  118. { P_DSI1PLL, 2 }
  119. };
  120. static const char * const mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  121. "xo",
  122. "edp_link_clk",
  123. "hdmipll",
  124. "gpll0_vote",
  125. "dsi0pll",
  126. "dsi1pll",
  127. };
  128. static const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  129. { P_XO, 0 },
  130. { P_EDPLINK, 4 },
  131. { P_HDMIPLL, 3 },
  132. { P_GPLL0, 5 },
  133. { P_DSI0PLL_BYTE, 1 },
  134. { P_DSI1PLL_BYTE, 2 }
  135. };
  136. static const char * const mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  137. "xo",
  138. "edp_link_clk",
  139. "hdmipll",
  140. "gpll0_vote",
  141. "dsi0pllbyte",
  142. "dsi1pllbyte",
  143. };
  144. static struct clk_pll mmpll0 = {
  145. .l_reg = 0x0004,
  146. .m_reg = 0x0008,
  147. .n_reg = 0x000c,
  148. .config_reg = 0x0014,
  149. .mode_reg = 0x0000,
  150. .status_reg = 0x001c,
  151. .status_bit = 17,
  152. .clkr.hw.init = &(struct clk_init_data){
  153. .name = "mmpll0",
  154. .parent_names = (const char *[]){ "xo" },
  155. .num_parents = 1,
  156. .ops = &clk_pll_ops,
  157. },
  158. };
  159. static struct clk_regmap mmpll0_vote = {
  160. .enable_reg = 0x0100,
  161. .enable_mask = BIT(0),
  162. .hw.init = &(struct clk_init_data){
  163. .name = "mmpll0_vote",
  164. .parent_names = (const char *[]){ "mmpll0" },
  165. .num_parents = 1,
  166. .ops = &clk_pll_vote_ops,
  167. },
  168. };
  169. static struct clk_pll mmpll1 = {
  170. .l_reg = 0x0044,
  171. .m_reg = 0x0048,
  172. .n_reg = 0x004c,
  173. .config_reg = 0x0050,
  174. .mode_reg = 0x0040,
  175. .status_reg = 0x005c,
  176. .status_bit = 17,
  177. .clkr.hw.init = &(struct clk_init_data){
  178. .name = "mmpll1",
  179. .parent_names = (const char *[]){ "xo" },
  180. .num_parents = 1,
  181. .ops = &clk_pll_ops,
  182. },
  183. };
  184. static struct clk_regmap mmpll1_vote = {
  185. .enable_reg = 0x0100,
  186. .enable_mask = BIT(1),
  187. .hw.init = &(struct clk_init_data){
  188. .name = "mmpll1_vote",
  189. .parent_names = (const char *[]){ "mmpll1" },
  190. .num_parents = 1,
  191. .ops = &clk_pll_vote_ops,
  192. },
  193. };
  194. static struct clk_pll mmpll2 = {
  195. .l_reg = 0x4104,
  196. .m_reg = 0x4108,
  197. .n_reg = 0x410c,
  198. .config_reg = 0x4110,
  199. .mode_reg = 0x4100,
  200. .status_reg = 0x411c,
  201. .clkr.hw.init = &(struct clk_init_data){
  202. .name = "mmpll2",
  203. .parent_names = (const char *[]){ "xo" },
  204. .num_parents = 1,
  205. .ops = &clk_pll_ops,
  206. },
  207. };
  208. static struct clk_pll mmpll3 = {
  209. .l_reg = 0x0084,
  210. .m_reg = 0x0088,
  211. .n_reg = 0x008c,
  212. .config_reg = 0x0090,
  213. .mode_reg = 0x0080,
  214. .status_reg = 0x009c,
  215. .status_bit = 17,
  216. .clkr.hw.init = &(struct clk_init_data){
  217. .name = "mmpll3",
  218. .parent_names = (const char *[]){ "xo" },
  219. .num_parents = 1,
  220. .ops = &clk_pll_ops,
  221. },
  222. };
  223. static struct clk_rcg2 mmss_ahb_clk_src = {
  224. .cmd_rcgr = 0x5000,
  225. .hid_width = 5,
  226. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  227. .clkr.hw.init = &(struct clk_init_data){
  228. .name = "mmss_ahb_clk_src",
  229. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  230. .num_parents = 4,
  231. .ops = &clk_rcg2_ops,
  232. },
  233. };
  234. static struct freq_tbl ftbl_mmss_axi_clk_msm8226[] = {
  235. F(19200000, P_XO, 1, 0, 0),
  236. F(37500000, P_GPLL0, 16, 0, 0),
  237. F(50000000, P_GPLL0, 12, 0, 0),
  238. F(75000000, P_GPLL0, 8, 0, 0),
  239. F(100000000, P_GPLL0, 6, 0, 0),
  240. F(150000000, P_GPLL0, 4, 0, 0),
  241. F(200000000, P_MMPLL0, 4, 0, 0),
  242. F(266666666, P_MMPLL0, 3, 0, 0),
  243. { }
  244. };
  245. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  246. F( 19200000, P_XO, 1, 0, 0),
  247. F( 37500000, P_GPLL0, 16, 0, 0),
  248. F( 50000000, P_GPLL0, 12, 0, 0),
  249. F( 75000000, P_GPLL0, 8, 0, 0),
  250. F(100000000, P_GPLL0, 6, 0, 0),
  251. F(150000000, P_GPLL0, 4, 0, 0),
  252. F(291750000, P_MMPLL1, 4, 0, 0),
  253. F(400000000, P_MMPLL0, 2, 0, 0),
  254. F(466800000, P_MMPLL1, 2.5, 0, 0),
  255. };
  256. static struct clk_rcg2 mmss_axi_clk_src = {
  257. .cmd_rcgr = 0x5040,
  258. .hid_width = 5,
  259. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  260. .freq_tbl = ftbl_mmss_axi_clk,
  261. .clkr.hw.init = &(struct clk_init_data){
  262. .name = "mmss_axi_clk_src",
  263. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  264. .num_parents = 4,
  265. .ops = &clk_rcg2_ops,
  266. },
  267. };
  268. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  269. F( 19200000, P_XO, 1, 0, 0),
  270. F( 37500000, P_GPLL0, 16, 0, 0),
  271. F( 50000000, P_GPLL0, 12, 0, 0),
  272. F( 75000000, P_GPLL0, 8, 0, 0),
  273. F(100000000, P_GPLL0, 6, 0, 0),
  274. F(150000000, P_GPLL0, 4, 0, 0),
  275. F(291750000, P_MMPLL1, 4, 0, 0),
  276. F(400000000, P_MMPLL0, 2, 0, 0),
  277. };
  278. static struct clk_rcg2 ocmemnoc_clk_src = {
  279. .cmd_rcgr = 0x5090,
  280. .hid_width = 5,
  281. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  282. .freq_tbl = ftbl_ocmemnoc_clk,
  283. .clkr.hw.init = &(struct clk_init_data){
  284. .name = "ocmemnoc_clk_src",
  285. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  286. .num_parents = 4,
  287. .ops = &clk_rcg2_ops,
  288. },
  289. };
  290. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  291. F(100000000, P_GPLL0, 6, 0, 0),
  292. F(200000000, P_MMPLL0, 4, 0, 0),
  293. { }
  294. };
  295. static struct clk_rcg2 csi0_clk_src = {
  296. .cmd_rcgr = 0x3090,
  297. .hid_width = 5,
  298. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  299. .freq_tbl = ftbl_camss_csi0_3_clk,
  300. .clkr.hw.init = &(struct clk_init_data){
  301. .name = "csi0_clk_src",
  302. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  303. .num_parents = 4,
  304. .ops = &clk_rcg2_ops,
  305. },
  306. };
  307. static struct clk_rcg2 csi1_clk_src = {
  308. .cmd_rcgr = 0x3100,
  309. .hid_width = 5,
  310. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  311. .freq_tbl = ftbl_camss_csi0_3_clk,
  312. .clkr.hw.init = &(struct clk_init_data){
  313. .name = "csi1_clk_src",
  314. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  315. .num_parents = 4,
  316. .ops = &clk_rcg2_ops,
  317. },
  318. };
  319. static struct clk_rcg2 csi2_clk_src = {
  320. .cmd_rcgr = 0x3160,
  321. .hid_width = 5,
  322. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  323. .freq_tbl = ftbl_camss_csi0_3_clk,
  324. .clkr.hw.init = &(struct clk_init_data){
  325. .name = "csi2_clk_src",
  326. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  327. .num_parents = 4,
  328. .ops = &clk_rcg2_ops,
  329. },
  330. };
  331. static struct clk_rcg2 csi3_clk_src = {
  332. .cmd_rcgr = 0x31c0,
  333. .hid_width = 5,
  334. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  335. .freq_tbl = ftbl_camss_csi0_3_clk,
  336. .clkr.hw.init = &(struct clk_init_data){
  337. .name = "csi3_clk_src",
  338. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  339. .num_parents = 4,
  340. .ops = &clk_rcg2_ops,
  341. },
  342. };
  343. static struct freq_tbl ftbl_camss_vfe_vfe0_clk_msm8226[] = {
  344. F(37500000, P_GPLL0, 16, 0, 0),
  345. F(50000000, P_GPLL0, 12, 0, 0),
  346. F(60000000, P_GPLL0, 10, 0, 0),
  347. F(80000000, P_GPLL0, 7.5, 0, 0),
  348. F(100000000, P_GPLL0, 6, 0, 0),
  349. F(109090000, P_GPLL0, 5.5, 0, 0),
  350. F(133330000, P_GPLL0, 4.5, 0, 0),
  351. F(150000000, P_GPLL0, 4, 0, 0),
  352. F(200000000, P_GPLL0, 3, 0, 0),
  353. F(228570000, P_MMPLL0, 3.5, 0, 0),
  354. F(266670000, P_MMPLL0, 3, 0, 0),
  355. F(320000000, P_MMPLL0, 2.5, 0, 0),
  356. F(400000000, P_MMPLL0, 2, 0, 0),
  357. { }
  358. };
  359. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  360. F(37500000, P_GPLL0, 16, 0, 0),
  361. F(50000000, P_GPLL0, 12, 0, 0),
  362. F(60000000, P_GPLL0, 10, 0, 0),
  363. F(80000000, P_GPLL0, 7.5, 0, 0),
  364. F(100000000, P_GPLL0, 6, 0, 0),
  365. F(109090000, P_GPLL0, 5.5, 0, 0),
  366. F(133330000, P_GPLL0, 4.5, 0, 0),
  367. F(200000000, P_GPLL0, 3, 0, 0),
  368. F(228570000, P_MMPLL0, 3.5, 0, 0),
  369. F(266670000, P_MMPLL0, 3, 0, 0),
  370. F(320000000, P_MMPLL0, 2.5, 0, 0),
  371. F(400000000, P_MMPLL0, 2, 0, 0),
  372. F(465000000, P_MMPLL3, 2, 0, 0),
  373. { }
  374. };
  375. static struct clk_rcg2 vfe0_clk_src = {
  376. .cmd_rcgr = 0x3600,
  377. .hid_width = 5,
  378. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  379. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "vfe0_clk_src",
  382. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  383. .num_parents = 4,
  384. .ops = &clk_rcg2_ops,
  385. },
  386. };
  387. static struct clk_rcg2 vfe1_clk_src = {
  388. .cmd_rcgr = 0x3620,
  389. .hid_width = 5,
  390. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  391. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  392. .clkr.hw.init = &(struct clk_init_data){
  393. .name = "vfe1_clk_src",
  394. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  395. .num_parents = 4,
  396. .ops = &clk_rcg2_ops,
  397. },
  398. };
  399. static struct freq_tbl ftbl_mdss_mdp_clk_msm8226[] = {
  400. F(37500000, P_GPLL0, 16, 0, 0),
  401. F(60000000, P_GPLL0, 10, 0, 0),
  402. F(75000000, P_GPLL0, 8, 0, 0),
  403. F(92310000, P_GPLL0, 6.5, 0, 0),
  404. F(100000000, P_GPLL0, 6, 0, 0),
  405. F(133330000, P_MMPLL0, 6, 0, 0),
  406. F(177780000, P_MMPLL0, 4.5, 0, 0),
  407. F(200000000, P_MMPLL0, 4, 0, 0),
  408. { }
  409. };
  410. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  411. F(37500000, P_GPLL0, 16, 0, 0),
  412. F(60000000, P_GPLL0, 10, 0, 0),
  413. F(75000000, P_GPLL0, 8, 0, 0),
  414. F(85710000, P_GPLL0, 7, 0, 0),
  415. F(100000000, P_GPLL0, 6, 0, 0),
  416. F(133330000, P_MMPLL0, 6, 0, 0),
  417. F(160000000, P_MMPLL0, 5, 0, 0),
  418. F(200000000, P_MMPLL0, 4, 0, 0),
  419. F(228570000, P_MMPLL0, 3.5, 0, 0),
  420. F(240000000, P_GPLL0, 2.5, 0, 0),
  421. F(266670000, P_MMPLL0, 3, 0, 0),
  422. F(320000000, P_MMPLL0, 2.5, 0, 0),
  423. { }
  424. };
  425. static struct clk_rcg2 mdp_clk_src = {
  426. .cmd_rcgr = 0x2040,
  427. .hid_width = 5,
  428. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  429. .freq_tbl = ftbl_mdss_mdp_clk,
  430. .clkr.hw.init = &(struct clk_init_data){
  431. .name = "mdp_clk_src",
  432. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  433. .num_parents = 6,
  434. .ops = &clk_rcg2_shared_ops,
  435. },
  436. };
  437. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  438. F(75000000, P_GPLL0, 8, 0, 0),
  439. F(133330000, P_GPLL0, 4.5, 0, 0),
  440. F(200000000, P_GPLL0, 3, 0, 0),
  441. F(228570000, P_MMPLL0, 3.5, 0, 0),
  442. F(266670000, P_MMPLL0, 3, 0, 0),
  443. F(320000000, P_MMPLL0, 2.5, 0, 0),
  444. { }
  445. };
  446. static struct clk_rcg2 jpeg0_clk_src = {
  447. .cmd_rcgr = 0x3500,
  448. .hid_width = 5,
  449. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  450. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  451. .clkr.hw.init = &(struct clk_init_data){
  452. .name = "jpeg0_clk_src",
  453. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  454. .num_parents = 4,
  455. .ops = &clk_rcg2_ops,
  456. },
  457. };
  458. static struct clk_rcg2 jpeg1_clk_src = {
  459. .cmd_rcgr = 0x3520,
  460. .hid_width = 5,
  461. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  462. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  463. .clkr.hw.init = &(struct clk_init_data){
  464. .name = "jpeg1_clk_src",
  465. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  466. .num_parents = 4,
  467. .ops = &clk_rcg2_ops,
  468. },
  469. };
  470. static struct clk_rcg2 jpeg2_clk_src = {
  471. .cmd_rcgr = 0x3540,
  472. .hid_width = 5,
  473. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  474. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  475. .clkr.hw.init = &(struct clk_init_data){
  476. .name = "jpeg2_clk_src",
  477. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  478. .num_parents = 4,
  479. .ops = &clk_rcg2_ops,
  480. },
  481. };
  482. static struct clk_rcg2 pclk0_clk_src = {
  483. .cmd_rcgr = 0x2000,
  484. .mnd_width = 8,
  485. .hid_width = 5,
  486. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  487. .clkr.hw.init = &(struct clk_init_data){
  488. .name = "pclk0_clk_src",
  489. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  490. .num_parents = 6,
  491. .ops = &clk_pixel_ops,
  492. .flags = CLK_SET_RATE_PARENT,
  493. },
  494. };
  495. static struct clk_rcg2 pclk1_clk_src = {
  496. .cmd_rcgr = 0x2020,
  497. .mnd_width = 8,
  498. .hid_width = 5,
  499. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  500. .clkr.hw.init = &(struct clk_init_data){
  501. .name = "pclk1_clk_src",
  502. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  503. .num_parents = 6,
  504. .ops = &clk_pixel_ops,
  505. .flags = CLK_SET_RATE_PARENT,
  506. },
  507. };
  508. static struct freq_tbl ftbl_venus0_vcodec0_clk_msm8226[] = {
  509. F(66700000, P_GPLL0, 9, 0, 0),
  510. F(100000000, P_GPLL0, 6, 0, 0),
  511. F(133330000, P_MMPLL0, 6, 0, 0),
  512. F(160000000, P_MMPLL0, 5, 0, 0),
  513. { }
  514. };
  515. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  516. F(50000000, P_GPLL0, 12, 0, 0),
  517. F(100000000, P_GPLL0, 6, 0, 0),
  518. F(133330000, P_MMPLL0, 6, 0, 0),
  519. F(200000000, P_MMPLL0, 4, 0, 0),
  520. F(266670000, P_MMPLL0, 3, 0, 0),
  521. F(465000000, P_MMPLL3, 2, 0, 0),
  522. { }
  523. };
  524. static struct clk_rcg2 vcodec0_clk_src = {
  525. .cmd_rcgr = 0x1000,
  526. .mnd_width = 8,
  527. .hid_width = 5,
  528. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  529. .freq_tbl = ftbl_venus0_vcodec0_clk,
  530. .clkr.hw.init = &(struct clk_init_data){
  531. .name = "vcodec0_clk_src",
  532. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  533. .num_parents = 5,
  534. .ops = &clk_rcg2_ops,
  535. },
  536. };
  537. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  538. F(19200000, P_XO, 1, 0, 0),
  539. { }
  540. };
  541. static struct clk_rcg2 cci_clk_src = {
  542. .cmd_rcgr = 0x3300,
  543. .hid_width = 5,
  544. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  545. .freq_tbl = ftbl_camss_cci_cci_clk,
  546. .clkr.hw.init = &(struct clk_init_data){
  547. .name = "cci_clk_src",
  548. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  549. .num_parents = 4,
  550. .ops = &clk_rcg2_ops,
  551. },
  552. };
  553. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  554. F(10000, P_XO, 16, 1, 120),
  555. F(24000, P_XO, 16, 1, 50),
  556. F(6000000, P_GPLL0, 10, 1, 10),
  557. F(12000000, P_GPLL0, 10, 1, 5),
  558. F(13000000, P_GPLL0, 4, 13, 150),
  559. F(24000000, P_GPLL0, 5, 1, 5),
  560. { }
  561. };
  562. static struct clk_rcg2 camss_gp0_clk_src = {
  563. .cmd_rcgr = 0x3420,
  564. .mnd_width = 8,
  565. .hid_width = 5,
  566. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  567. .freq_tbl = ftbl_camss_gp0_1_clk,
  568. .clkr.hw.init = &(struct clk_init_data){
  569. .name = "camss_gp0_clk_src",
  570. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  571. .num_parents = 5,
  572. .ops = &clk_rcg2_ops,
  573. },
  574. };
  575. static struct clk_rcg2 camss_gp1_clk_src = {
  576. .cmd_rcgr = 0x3450,
  577. .mnd_width = 8,
  578. .hid_width = 5,
  579. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  580. .freq_tbl = ftbl_camss_gp0_1_clk,
  581. .clkr.hw.init = &(struct clk_init_data){
  582. .name = "camss_gp1_clk_src",
  583. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  584. .num_parents = 5,
  585. .ops = &clk_rcg2_ops,
  586. },
  587. };
  588. static struct freq_tbl ftbl_camss_mclk0_3_clk_msm8226[] = {
  589. F(19200000, P_XO, 1, 0, 0),
  590. F(24000000, P_GPLL0, 5, 1, 5),
  591. F(66670000, P_GPLL0, 9, 0, 0),
  592. { }
  593. };
  594. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  595. F(4800000, P_XO, 4, 0, 0),
  596. F(6000000, P_GPLL0, 10, 1, 10),
  597. F(8000000, P_GPLL0, 15, 1, 5),
  598. F(9600000, P_XO, 2, 0, 0),
  599. F(16000000, P_GPLL0, 12.5, 1, 3),
  600. F(19200000, P_XO, 1, 0, 0),
  601. F(24000000, P_GPLL0, 5, 1, 5),
  602. F(32000000, P_MMPLL0, 5, 1, 5),
  603. F(48000000, P_GPLL0, 12.5, 0, 0),
  604. F(64000000, P_MMPLL0, 12.5, 0, 0),
  605. F(66670000, P_GPLL0, 9, 0, 0),
  606. { }
  607. };
  608. static struct clk_rcg2 mclk0_clk_src = {
  609. .cmd_rcgr = 0x3360,
  610. .hid_width = 5,
  611. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  612. .freq_tbl = ftbl_camss_mclk0_3_clk,
  613. .clkr.hw.init = &(struct clk_init_data){
  614. .name = "mclk0_clk_src",
  615. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  616. .num_parents = 4,
  617. .ops = &clk_rcg2_ops,
  618. },
  619. };
  620. static struct clk_rcg2 mclk1_clk_src = {
  621. .cmd_rcgr = 0x3390,
  622. .hid_width = 5,
  623. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  624. .freq_tbl = ftbl_camss_mclk0_3_clk,
  625. .clkr.hw.init = &(struct clk_init_data){
  626. .name = "mclk1_clk_src",
  627. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  628. .num_parents = 4,
  629. .ops = &clk_rcg2_ops,
  630. },
  631. };
  632. static struct clk_rcg2 mclk2_clk_src = {
  633. .cmd_rcgr = 0x33c0,
  634. .hid_width = 5,
  635. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  636. .freq_tbl = ftbl_camss_mclk0_3_clk,
  637. .clkr.hw.init = &(struct clk_init_data){
  638. .name = "mclk2_clk_src",
  639. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  640. .num_parents = 4,
  641. .ops = &clk_rcg2_ops,
  642. },
  643. };
  644. static struct clk_rcg2 mclk3_clk_src = {
  645. .cmd_rcgr = 0x33f0,
  646. .hid_width = 5,
  647. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  648. .freq_tbl = ftbl_camss_mclk0_3_clk,
  649. .clkr.hw.init = &(struct clk_init_data){
  650. .name = "mclk3_clk_src",
  651. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  652. .num_parents = 4,
  653. .ops = &clk_rcg2_ops,
  654. },
  655. };
  656. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  657. F(100000000, P_GPLL0, 6, 0, 0),
  658. F(200000000, P_MMPLL0, 4, 0, 0),
  659. { }
  660. };
  661. static struct clk_rcg2 csi0phytimer_clk_src = {
  662. .cmd_rcgr = 0x3000,
  663. .hid_width = 5,
  664. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  665. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  666. .clkr.hw.init = &(struct clk_init_data){
  667. .name = "csi0phytimer_clk_src",
  668. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  669. .num_parents = 4,
  670. .ops = &clk_rcg2_ops,
  671. },
  672. };
  673. static struct clk_rcg2 csi1phytimer_clk_src = {
  674. .cmd_rcgr = 0x3030,
  675. .hid_width = 5,
  676. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  677. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  678. .clkr.hw.init = &(struct clk_init_data){
  679. .name = "csi1phytimer_clk_src",
  680. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  681. .num_parents = 4,
  682. .ops = &clk_rcg2_ops,
  683. },
  684. };
  685. static struct clk_rcg2 csi2phytimer_clk_src = {
  686. .cmd_rcgr = 0x3060,
  687. .hid_width = 5,
  688. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  689. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  690. .clkr.hw.init = &(struct clk_init_data){
  691. .name = "csi2phytimer_clk_src",
  692. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  693. .num_parents = 4,
  694. .ops = &clk_rcg2_ops,
  695. },
  696. };
  697. static struct freq_tbl ftbl_camss_vfe_cpp_clk_msm8226[] = {
  698. F(133330000, P_GPLL0, 4.5, 0, 0),
  699. F(150000000, P_GPLL0, 4, 0, 0),
  700. F(266670000, P_MMPLL0, 3, 0, 0),
  701. F(320000000, P_MMPLL0, 2.5, 0, 0),
  702. F(400000000, P_MMPLL0, 2, 0, 0),
  703. { }
  704. };
  705. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  706. F(133330000, P_GPLL0, 4.5, 0, 0),
  707. F(266670000, P_MMPLL0, 3, 0, 0),
  708. F(320000000, P_MMPLL0, 2.5, 0, 0),
  709. F(400000000, P_MMPLL0, 2, 0, 0),
  710. F(465000000, P_MMPLL3, 2, 0, 0),
  711. { }
  712. };
  713. static struct clk_rcg2 cpp_clk_src = {
  714. .cmd_rcgr = 0x3640,
  715. .hid_width = 5,
  716. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  717. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  718. .clkr.hw.init = &(struct clk_init_data){
  719. .name = "cpp_clk_src",
  720. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  721. .num_parents = 4,
  722. .ops = &clk_rcg2_ops,
  723. },
  724. };
  725. static struct freq_tbl byte_freq_tbl[] = {
  726. { .src = P_DSI0PLL_BYTE },
  727. { }
  728. };
  729. static struct clk_rcg2 byte0_clk_src = {
  730. .cmd_rcgr = 0x2120,
  731. .hid_width = 5,
  732. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  733. .freq_tbl = byte_freq_tbl,
  734. .clkr.hw.init = &(struct clk_init_data){
  735. .name = "byte0_clk_src",
  736. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  737. .num_parents = 6,
  738. .ops = &clk_byte2_ops,
  739. .flags = CLK_SET_RATE_PARENT,
  740. },
  741. };
  742. static struct clk_rcg2 byte1_clk_src = {
  743. .cmd_rcgr = 0x2140,
  744. .hid_width = 5,
  745. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  746. .freq_tbl = byte_freq_tbl,
  747. .clkr.hw.init = &(struct clk_init_data){
  748. .name = "byte1_clk_src",
  749. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  750. .num_parents = 6,
  751. .ops = &clk_byte2_ops,
  752. .flags = CLK_SET_RATE_PARENT,
  753. },
  754. };
  755. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  756. F(19200000, P_XO, 1, 0, 0),
  757. { }
  758. };
  759. static struct clk_rcg2 edpaux_clk_src = {
  760. .cmd_rcgr = 0x20e0,
  761. .hid_width = 5,
  762. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  763. .freq_tbl = ftbl_mdss_edpaux_clk,
  764. .clkr.hw.init = &(struct clk_init_data){
  765. .name = "edpaux_clk_src",
  766. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  767. .num_parents = 4,
  768. .ops = &clk_rcg2_ops,
  769. },
  770. };
  771. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  772. F(135000000, P_EDPLINK, 2, 0, 0),
  773. F(270000000, P_EDPLINK, 11, 0, 0),
  774. { }
  775. };
  776. static struct clk_rcg2 edplink_clk_src = {
  777. .cmd_rcgr = 0x20c0,
  778. .hid_width = 5,
  779. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  780. .freq_tbl = ftbl_mdss_edplink_clk,
  781. .clkr.hw.init = &(struct clk_init_data){
  782. .name = "edplink_clk_src",
  783. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  784. .num_parents = 6,
  785. .ops = &clk_rcg2_ops,
  786. .flags = CLK_SET_RATE_PARENT,
  787. },
  788. };
  789. static struct freq_tbl edp_pixel_freq_tbl[] = {
  790. { .src = P_EDPVCO },
  791. { }
  792. };
  793. static struct clk_rcg2 edppixel_clk_src = {
  794. .cmd_rcgr = 0x20a0,
  795. .mnd_width = 8,
  796. .hid_width = 5,
  797. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  798. .freq_tbl = edp_pixel_freq_tbl,
  799. .clkr.hw.init = &(struct clk_init_data){
  800. .name = "edppixel_clk_src",
  801. .parent_names = mmcc_xo_dsi_hdmi_edp,
  802. .num_parents = 6,
  803. .ops = &clk_edp_pixel_ops,
  804. },
  805. };
  806. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  807. F(19200000, P_XO, 1, 0, 0),
  808. { }
  809. };
  810. static struct clk_rcg2 esc0_clk_src = {
  811. .cmd_rcgr = 0x2160,
  812. .hid_width = 5,
  813. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  814. .freq_tbl = ftbl_mdss_esc0_1_clk,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "esc0_clk_src",
  817. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  818. .num_parents = 6,
  819. .ops = &clk_rcg2_ops,
  820. },
  821. };
  822. static struct clk_rcg2 esc1_clk_src = {
  823. .cmd_rcgr = 0x2180,
  824. .hid_width = 5,
  825. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  826. .freq_tbl = ftbl_mdss_esc0_1_clk,
  827. .clkr.hw.init = &(struct clk_init_data){
  828. .name = "esc1_clk_src",
  829. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  830. .num_parents = 6,
  831. .ops = &clk_rcg2_ops,
  832. },
  833. };
  834. static struct freq_tbl extpclk_freq_tbl[] = {
  835. { .src = P_HDMIPLL },
  836. { }
  837. };
  838. static struct clk_rcg2 extpclk_clk_src = {
  839. .cmd_rcgr = 0x2060,
  840. .hid_width = 5,
  841. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  842. .freq_tbl = extpclk_freq_tbl,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "extpclk_clk_src",
  845. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  846. .num_parents = 6,
  847. .ops = &clk_byte_ops,
  848. .flags = CLK_SET_RATE_PARENT,
  849. },
  850. };
  851. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  852. F(19200000, P_XO, 1, 0, 0),
  853. { }
  854. };
  855. static struct clk_rcg2 hdmi_clk_src = {
  856. .cmd_rcgr = 0x2100,
  857. .hid_width = 5,
  858. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  859. .freq_tbl = ftbl_mdss_hdmi_clk,
  860. .clkr.hw.init = &(struct clk_init_data){
  861. .name = "hdmi_clk_src",
  862. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  863. .num_parents = 4,
  864. .ops = &clk_rcg2_ops,
  865. },
  866. };
  867. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  868. F(19200000, P_XO, 1, 0, 0),
  869. { }
  870. };
  871. static struct clk_rcg2 vsync_clk_src = {
  872. .cmd_rcgr = 0x2080,
  873. .hid_width = 5,
  874. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  875. .freq_tbl = ftbl_mdss_vsync_clk,
  876. .clkr.hw.init = &(struct clk_init_data){
  877. .name = "vsync_clk_src",
  878. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  879. .num_parents = 4,
  880. .ops = &clk_rcg2_ops,
  881. },
  882. };
  883. static struct clk_branch camss_cci_cci_ahb_clk = {
  884. .halt_reg = 0x3348,
  885. .clkr = {
  886. .enable_reg = 0x3348,
  887. .enable_mask = BIT(0),
  888. .hw.init = &(struct clk_init_data){
  889. .name = "camss_cci_cci_ahb_clk",
  890. .parent_names = (const char *[]){
  891. "mmss_ahb_clk_src",
  892. },
  893. .num_parents = 1,
  894. .ops = &clk_branch2_ops,
  895. },
  896. },
  897. };
  898. static struct clk_branch camss_cci_cci_clk = {
  899. .halt_reg = 0x3344,
  900. .clkr = {
  901. .enable_reg = 0x3344,
  902. .enable_mask = BIT(0),
  903. .hw.init = &(struct clk_init_data){
  904. .name = "camss_cci_cci_clk",
  905. .parent_names = (const char *[]){
  906. "cci_clk_src",
  907. },
  908. .num_parents = 1,
  909. .flags = CLK_SET_RATE_PARENT,
  910. .ops = &clk_branch2_ops,
  911. },
  912. },
  913. };
  914. static struct clk_branch camss_csi0_ahb_clk = {
  915. .halt_reg = 0x30bc,
  916. .clkr = {
  917. .enable_reg = 0x30bc,
  918. .enable_mask = BIT(0),
  919. .hw.init = &(struct clk_init_data){
  920. .name = "camss_csi0_ahb_clk",
  921. .parent_names = (const char *[]){
  922. "mmss_ahb_clk_src",
  923. },
  924. .num_parents = 1,
  925. .ops = &clk_branch2_ops,
  926. },
  927. },
  928. };
  929. static struct clk_branch camss_csi0_clk = {
  930. .halt_reg = 0x30b4,
  931. .clkr = {
  932. .enable_reg = 0x30b4,
  933. .enable_mask = BIT(0),
  934. .hw.init = &(struct clk_init_data){
  935. .name = "camss_csi0_clk",
  936. .parent_names = (const char *[]){
  937. "csi0_clk_src",
  938. },
  939. .num_parents = 1,
  940. .flags = CLK_SET_RATE_PARENT,
  941. .ops = &clk_branch2_ops,
  942. },
  943. },
  944. };
  945. static struct clk_branch camss_csi0phy_clk = {
  946. .halt_reg = 0x30c4,
  947. .clkr = {
  948. .enable_reg = 0x30c4,
  949. .enable_mask = BIT(0),
  950. .hw.init = &(struct clk_init_data){
  951. .name = "camss_csi0phy_clk",
  952. .parent_names = (const char *[]){
  953. "csi0_clk_src",
  954. },
  955. .num_parents = 1,
  956. .flags = CLK_SET_RATE_PARENT,
  957. .ops = &clk_branch2_ops,
  958. },
  959. },
  960. };
  961. static struct clk_branch camss_csi0pix_clk = {
  962. .halt_reg = 0x30e4,
  963. .clkr = {
  964. .enable_reg = 0x30e4,
  965. .enable_mask = BIT(0),
  966. .hw.init = &(struct clk_init_data){
  967. .name = "camss_csi0pix_clk",
  968. .parent_names = (const char *[]){
  969. "csi0_clk_src",
  970. },
  971. .num_parents = 1,
  972. .flags = CLK_SET_RATE_PARENT,
  973. .ops = &clk_branch2_ops,
  974. },
  975. },
  976. };
  977. static struct clk_branch camss_csi0rdi_clk = {
  978. .halt_reg = 0x30d4,
  979. .clkr = {
  980. .enable_reg = 0x30d4,
  981. .enable_mask = BIT(0),
  982. .hw.init = &(struct clk_init_data){
  983. .name = "camss_csi0rdi_clk",
  984. .parent_names = (const char *[]){
  985. "csi0_clk_src",
  986. },
  987. .num_parents = 1,
  988. .flags = CLK_SET_RATE_PARENT,
  989. .ops = &clk_branch2_ops,
  990. },
  991. },
  992. };
  993. static struct clk_branch camss_csi1_ahb_clk = {
  994. .halt_reg = 0x3128,
  995. .clkr = {
  996. .enable_reg = 0x3128,
  997. .enable_mask = BIT(0),
  998. .hw.init = &(struct clk_init_data){
  999. .name = "camss_csi1_ahb_clk",
  1000. .parent_names = (const char *[]){
  1001. "mmss_ahb_clk_src",
  1002. },
  1003. .num_parents = 1,
  1004. .ops = &clk_branch2_ops,
  1005. },
  1006. },
  1007. };
  1008. static struct clk_branch camss_csi1_clk = {
  1009. .halt_reg = 0x3124,
  1010. .clkr = {
  1011. .enable_reg = 0x3124,
  1012. .enable_mask = BIT(0),
  1013. .hw.init = &(struct clk_init_data){
  1014. .name = "camss_csi1_clk",
  1015. .parent_names = (const char *[]){
  1016. "csi1_clk_src",
  1017. },
  1018. .num_parents = 1,
  1019. .flags = CLK_SET_RATE_PARENT,
  1020. .ops = &clk_branch2_ops,
  1021. },
  1022. },
  1023. };
  1024. static struct clk_branch camss_csi1phy_clk = {
  1025. .halt_reg = 0x3134,
  1026. .clkr = {
  1027. .enable_reg = 0x3134,
  1028. .enable_mask = BIT(0),
  1029. .hw.init = &(struct clk_init_data){
  1030. .name = "camss_csi1phy_clk",
  1031. .parent_names = (const char *[]){
  1032. "csi1_clk_src",
  1033. },
  1034. .num_parents = 1,
  1035. .flags = CLK_SET_RATE_PARENT,
  1036. .ops = &clk_branch2_ops,
  1037. },
  1038. },
  1039. };
  1040. static struct clk_branch camss_csi1pix_clk = {
  1041. .halt_reg = 0x3154,
  1042. .clkr = {
  1043. .enable_reg = 0x3154,
  1044. .enable_mask = BIT(0),
  1045. .hw.init = &(struct clk_init_data){
  1046. .name = "camss_csi1pix_clk",
  1047. .parent_names = (const char *[]){
  1048. "csi1_clk_src",
  1049. },
  1050. .num_parents = 1,
  1051. .flags = CLK_SET_RATE_PARENT,
  1052. .ops = &clk_branch2_ops,
  1053. },
  1054. },
  1055. };
  1056. static struct clk_branch camss_csi1rdi_clk = {
  1057. .halt_reg = 0x3144,
  1058. .clkr = {
  1059. .enable_reg = 0x3144,
  1060. .enable_mask = BIT(0),
  1061. .hw.init = &(struct clk_init_data){
  1062. .name = "camss_csi1rdi_clk",
  1063. .parent_names = (const char *[]){
  1064. "csi1_clk_src",
  1065. },
  1066. .num_parents = 1,
  1067. .flags = CLK_SET_RATE_PARENT,
  1068. .ops = &clk_branch2_ops,
  1069. },
  1070. },
  1071. };
  1072. static struct clk_branch camss_csi2_ahb_clk = {
  1073. .halt_reg = 0x3188,
  1074. .clkr = {
  1075. .enable_reg = 0x3188,
  1076. .enable_mask = BIT(0),
  1077. .hw.init = &(struct clk_init_data){
  1078. .name = "camss_csi2_ahb_clk",
  1079. .parent_names = (const char *[]){
  1080. "mmss_ahb_clk_src",
  1081. },
  1082. .num_parents = 1,
  1083. .ops = &clk_branch2_ops,
  1084. },
  1085. },
  1086. };
  1087. static struct clk_branch camss_csi2_clk = {
  1088. .halt_reg = 0x3184,
  1089. .clkr = {
  1090. .enable_reg = 0x3184,
  1091. .enable_mask = BIT(0),
  1092. .hw.init = &(struct clk_init_data){
  1093. .name = "camss_csi2_clk",
  1094. .parent_names = (const char *[]){
  1095. "csi2_clk_src",
  1096. },
  1097. .num_parents = 1,
  1098. .flags = CLK_SET_RATE_PARENT,
  1099. .ops = &clk_branch2_ops,
  1100. },
  1101. },
  1102. };
  1103. static struct clk_branch camss_csi2phy_clk = {
  1104. .halt_reg = 0x3194,
  1105. .clkr = {
  1106. .enable_reg = 0x3194,
  1107. .enable_mask = BIT(0),
  1108. .hw.init = &(struct clk_init_data){
  1109. .name = "camss_csi2phy_clk",
  1110. .parent_names = (const char *[]){
  1111. "csi2_clk_src",
  1112. },
  1113. .num_parents = 1,
  1114. .flags = CLK_SET_RATE_PARENT,
  1115. .ops = &clk_branch2_ops,
  1116. },
  1117. },
  1118. };
  1119. static struct clk_branch camss_csi2pix_clk = {
  1120. .halt_reg = 0x31b4,
  1121. .clkr = {
  1122. .enable_reg = 0x31b4,
  1123. .enable_mask = BIT(0),
  1124. .hw.init = &(struct clk_init_data){
  1125. .name = "camss_csi2pix_clk",
  1126. .parent_names = (const char *[]){
  1127. "csi2_clk_src",
  1128. },
  1129. .num_parents = 1,
  1130. .flags = CLK_SET_RATE_PARENT,
  1131. .ops = &clk_branch2_ops,
  1132. },
  1133. },
  1134. };
  1135. static struct clk_branch camss_csi2rdi_clk = {
  1136. .halt_reg = 0x31a4,
  1137. .clkr = {
  1138. .enable_reg = 0x31a4,
  1139. .enable_mask = BIT(0),
  1140. .hw.init = &(struct clk_init_data){
  1141. .name = "camss_csi2rdi_clk",
  1142. .parent_names = (const char *[]){
  1143. "csi2_clk_src",
  1144. },
  1145. .num_parents = 1,
  1146. .flags = CLK_SET_RATE_PARENT,
  1147. .ops = &clk_branch2_ops,
  1148. },
  1149. },
  1150. };
  1151. static struct clk_branch camss_csi3_ahb_clk = {
  1152. .halt_reg = 0x31e8,
  1153. .clkr = {
  1154. .enable_reg = 0x31e8,
  1155. .enable_mask = BIT(0),
  1156. .hw.init = &(struct clk_init_data){
  1157. .name = "camss_csi3_ahb_clk",
  1158. .parent_names = (const char *[]){
  1159. "mmss_ahb_clk_src",
  1160. },
  1161. .num_parents = 1,
  1162. .ops = &clk_branch2_ops,
  1163. },
  1164. },
  1165. };
  1166. static struct clk_branch camss_csi3_clk = {
  1167. .halt_reg = 0x31e4,
  1168. .clkr = {
  1169. .enable_reg = 0x31e4,
  1170. .enable_mask = BIT(0),
  1171. .hw.init = &(struct clk_init_data){
  1172. .name = "camss_csi3_clk",
  1173. .parent_names = (const char *[]){
  1174. "csi3_clk_src",
  1175. },
  1176. .num_parents = 1,
  1177. .flags = CLK_SET_RATE_PARENT,
  1178. .ops = &clk_branch2_ops,
  1179. },
  1180. },
  1181. };
  1182. static struct clk_branch camss_csi3phy_clk = {
  1183. .halt_reg = 0x31f4,
  1184. .clkr = {
  1185. .enable_reg = 0x31f4,
  1186. .enable_mask = BIT(0),
  1187. .hw.init = &(struct clk_init_data){
  1188. .name = "camss_csi3phy_clk",
  1189. .parent_names = (const char *[]){
  1190. "csi3_clk_src",
  1191. },
  1192. .num_parents = 1,
  1193. .flags = CLK_SET_RATE_PARENT,
  1194. .ops = &clk_branch2_ops,
  1195. },
  1196. },
  1197. };
  1198. static struct clk_branch camss_csi3pix_clk = {
  1199. .halt_reg = 0x3214,
  1200. .clkr = {
  1201. .enable_reg = 0x3214,
  1202. .enable_mask = BIT(0),
  1203. .hw.init = &(struct clk_init_data){
  1204. .name = "camss_csi3pix_clk",
  1205. .parent_names = (const char *[]){
  1206. "csi3_clk_src",
  1207. },
  1208. .num_parents = 1,
  1209. .flags = CLK_SET_RATE_PARENT,
  1210. .ops = &clk_branch2_ops,
  1211. },
  1212. },
  1213. };
  1214. static struct clk_branch camss_csi3rdi_clk = {
  1215. .halt_reg = 0x3204,
  1216. .clkr = {
  1217. .enable_reg = 0x3204,
  1218. .enable_mask = BIT(0),
  1219. .hw.init = &(struct clk_init_data){
  1220. .name = "camss_csi3rdi_clk",
  1221. .parent_names = (const char *[]){
  1222. "csi3_clk_src",
  1223. },
  1224. .num_parents = 1,
  1225. .flags = CLK_SET_RATE_PARENT,
  1226. .ops = &clk_branch2_ops,
  1227. },
  1228. },
  1229. };
  1230. static struct clk_branch camss_csi_vfe0_clk = {
  1231. .halt_reg = 0x3704,
  1232. .clkr = {
  1233. .enable_reg = 0x3704,
  1234. .enable_mask = BIT(0),
  1235. .hw.init = &(struct clk_init_data){
  1236. .name = "camss_csi_vfe0_clk",
  1237. .parent_names = (const char *[]){
  1238. "vfe0_clk_src",
  1239. },
  1240. .num_parents = 1,
  1241. .flags = CLK_SET_RATE_PARENT,
  1242. .ops = &clk_branch2_ops,
  1243. },
  1244. },
  1245. };
  1246. static struct clk_branch camss_csi_vfe1_clk = {
  1247. .halt_reg = 0x3714,
  1248. .clkr = {
  1249. .enable_reg = 0x3714,
  1250. .enable_mask = BIT(0),
  1251. .hw.init = &(struct clk_init_data){
  1252. .name = "camss_csi_vfe1_clk",
  1253. .parent_names = (const char *[]){
  1254. "vfe1_clk_src",
  1255. },
  1256. .num_parents = 1,
  1257. .flags = CLK_SET_RATE_PARENT,
  1258. .ops = &clk_branch2_ops,
  1259. },
  1260. },
  1261. };
  1262. static struct clk_branch camss_gp0_clk = {
  1263. .halt_reg = 0x3444,
  1264. .clkr = {
  1265. .enable_reg = 0x3444,
  1266. .enable_mask = BIT(0),
  1267. .hw.init = &(struct clk_init_data){
  1268. .name = "camss_gp0_clk",
  1269. .parent_names = (const char *[]){
  1270. "camss_gp0_clk_src",
  1271. },
  1272. .num_parents = 1,
  1273. .flags = CLK_SET_RATE_PARENT,
  1274. .ops = &clk_branch2_ops,
  1275. },
  1276. },
  1277. };
  1278. static struct clk_branch camss_gp1_clk = {
  1279. .halt_reg = 0x3474,
  1280. .clkr = {
  1281. .enable_reg = 0x3474,
  1282. .enable_mask = BIT(0),
  1283. .hw.init = &(struct clk_init_data){
  1284. .name = "camss_gp1_clk",
  1285. .parent_names = (const char *[]){
  1286. "camss_gp1_clk_src",
  1287. },
  1288. .num_parents = 1,
  1289. .flags = CLK_SET_RATE_PARENT,
  1290. .ops = &clk_branch2_ops,
  1291. },
  1292. },
  1293. };
  1294. static struct clk_branch camss_ispif_ahb_clk = {
  1295. .halt_reg = 0x3224,
  1296. .clkr = {
  1297. .enable_reg = 0x3224,
  1298. .enable_mask = BIT(0),
  1299. .hw.init = &(struct clk_init_data){
  1300. .name = "camss_ispif_ahb_clk",
  1301. .parent_names = (const char *[]){
  1302. "mmss_ahb_clk_src",
  1303. },
  1304. .num_parents = 1,
  1305. .ops = &clk_branch2_ops,
  1306. },
  1307. },
  1308. };
  1309. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1310. .halt_reg = 0x35a8,
  1311. .clkr = {
  1312. .enable_reg = 0x35a8,
  1313. .enable_mask = BIT(0),
  1314. .hw.init = &(struct clk_init_data){
  1315. .name = "camss_jpeg_jpeg0_clk",
  1316. .parent_names = (const char *[]){
  1317. "jpeg0_clk_src",
  1318. },
  1319. .num_parents = 1,
  1320. .flags = CLK_SET_RATE_PARENT,
  1321. .ops = &clk_branch2_ops,
  1322. },
  1323. },
  1324. };
  1325. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1326. .halt_reg = 0x35ac,
  1327. .clkr = {
  1328. .enable_reg = 0x35ac,
  1329. .enable_mask = BIT(0),
  1330. .hw.init = &(struct clk_init_data){
  1331. .name = "camss_jpeg_jpeg1_clk",
  1332. .parent_names = (const char *[]){
  1333. "jpeg1_clk_src",
  1334. },
  1335. .num_parents = 1,
  1336. .flags = CLK_SET_RATE_PARENT,
  1337. .ops = &clk_branch2_ops,
  1338. },
  1339. },
  1340. };
  1341. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1342. .halt_reg = 0x35b0,
  1343. .clkr = {
  1344. .enable_reg = 0x35b0,
  1345. .enable_mask = BIT(0),
  1346. .hw.init = &(struct clk_init_data){
  1347. .name = "camss_jpeg_jpeg2_clk",
  1348. .parent_names = (const char *[]){
  1349. "jpeg2_clk_src",
  1350. },
  1351. .num_parents = 1,
  1352. .flags = CLK_SET_RATE_PARENT,
  1353. .ops = &clk_branch2_ops,
  1354. },
  1355. },
  1356. };
  1357. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1358. .halt_reg = 0x35b4,
  1359. .clkr = {
  1360. .enable_reg = 0x35b4,
  1361. .enable_mask = BIT(0),
  1362. .hw.init = &(struct clk_init_data){
  1363. .name = "camss_jpeg_jpeg_ahb_clk",
  1364. .parent_names = (const char *[]){
  1365. "mmss_ahb_clk_src",
  1366. },
  1367. .num_parents = 1,
  1368. .ops = &clk_branch2_ops,
  1369. },
  1370. },
  1371. };
  1372. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1373. .halt_reg = 0x35b8,
  1374. .clkr = {
  1375. .enable_reg = 0x35b8,
  1376. .enable_mask = BIT(0),
  1377. .hw.init = &(struct clk_init_data){
  1378. .name = "camss_jpeg_jpeg_axi_clk",
  1379. .parent_names = (const char *[]){
  1380. "mmss_axi_clk_src",
  1381. },
  1382. .num_parents = 1,
  1383. .ops = &clk_branch2_ops,
  1384. },
  1385. },
  1386. };
  1387. static struct clk_branch camss_jpeg_jpeg_ocmemnoc_clk = {
  1388. .halt_reg = 0x35bc,
  1389. .clkr = {
  1390. .enable_reg = 0x35bc,
  1391. .enable_mask = BIT(0),
  1392. .hw.init = &(struct clk_init_data){
  1393. .name = "camss_jpeg_jpeg_ocmemnoc_clk",
  1394. .parent_names = (const char *[]){
  1395. "ocmemnoc_clk_src",
  1396. },
  1397. .num_parents = 1,
  1398. .flags = CLK_SET_RATE_PARENT,
  1399. .ops = &clk_branch2_ops,
  1400. },
  1401. },
  1402. };
  1403. static struct clk_branch camss_mclk0_clk = {
  1404. .halt_reg = 0x3384,
  1405. .clkr = {
  1406. .enable_reg = 0x3384,
  1407. .enable_mask = BIT(0),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "camss_mclk0_clk",
  1410. .parent_names = (const char *[]){
  1411. "mclk0_clk_src",
  1412. },
  1413. .num_parents = 1,
  1414. .flags = CLK_SET_RATE_PARENT,
  1415. .ops = &clk_branch2_ops,
  1416. },
  1417. },
  1418. };
  1419. static struct clk_branch camss_mclk1_clk = {
  1420. .halt_reg = 0x33b4,
  1421. .clkr = {
  1422. .enable_reg = 0x33b4,
  1423. .enable_mask = BIT(0),
  1424. .hw.init = &(struct clk_init_data){
  1425. .name = "camss_mclk1_clk",
  1426. .parent_names = (const char *[]){
  1427. "mclk1_clk_src",
  1428. },
  1429. .num_parents = 1,
  1430. .flags = CLK_SET_RATE_PARENT,
  1431. .ops = &clk_branch2_ops,
  1432. },
  1433. },
  1434. };
  1435. static struct clk_branch camss_mclk2_clk = {
  1436. .halt_reg = 0x33e4,
  1437. .clkr = {
  1438. .enable_reg = 0x33e4,
  1439. .enable_mask = BIT(0),
  1440. .hw.init = &(struct clk_init_data){
  1441. .name = "camss_mclk2_clk",
  1442. .parent_names = (const char *[]){
  1443. "mclk2_clk_src",
  1444. },
  1445. .num_parents = 1,
  1446. .flags = CLK_SET_RATE_PARENT,
  1447. .ops = &clk_branch2_ops,
  1448. },
  1449. },
  1450. };
  1451. static struct clk_branch camss_mclk3_clk = {
  1452. .halt_reg = 0x3414,
  1453. .clkr = {
  1454. .enable_reg = 0x3414,
  1455. .enable_mask = BIT(0),
  1456. .hw.init = &(struct clk_init_data){
  1457. .name = "camss_mclk3_clk",
  1458. .parent_names = (const char *[]){
  1459. "mclk3_clk_src",
  1460. },
  1461. .num_parents = 1,
  1462. .flags = CLK_SET_RATE_PARENT,
  1463. .ops = &clk_branch2_ops,
  1464. },
  1465. },
  1466. };
  1467. static struct clk_branch camss_micro_ahb_clk = {
  1468. .halt_reg = 0x3494,
  1469. .clkr = {
  1470. .enable_reg = 0x3494,
  1471. .enable_mask = BIT(0),
  1472. .hw.init = &(struct clk_init_data){
  1473. .name = "camss_micro_ahb_clk",
  1474. .parent_names = (const char *[]){
  1475. "mmss_ahb_clk_src",
  1476. },
  1477. .num_parents = 1,
  1478. .ops = &clk_branch2_ops,
  1479. },
  1480. },
  1481. };
  1482. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1483. .halt_reg = 0x3024,
  1484. .clkr = {
  1485. .enable_reg = 0x3024,
  1486. .enable_mask = BIT(0),
  1487. .hw.init = &(struct clk_init_data){
  1488. .name = "camss_phy0_csi0phytimer_clk",
  1489. .parent_names = (const char *[]){
  1490. "csi0phytimer_clk_src",
  1491. },
  1492. .num_parents = 1,
  1493. .flags = CLK_SET_RATE_PARENT,
  1494. .ops = &clk_branch2_ops,
  1495. },
  1496. },
  1497. };
  1498. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1499. .halt_reg = 0x3054,
  1500. .clkr = {
  1501. .enable_reg = 0x3054,
  1502. .enable_mask = BIT(0),
  1503. .hw.init = &(struct clk_init_data){
  1504. .name = "camss_phy1_csi1phytimer_clk",
  1505. .parent_names = (const char *[]){
  1506. "csi1phytimer_clk_src",
  1507. },
  1508. .num_parents = 1,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1515. .halt_reg = 0x3084,
  1516. .clkr = {
  1517. .enable_reg = 0x3084,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "camss_phy2_csi2phytimer_clk",
  1521. .parent_names = (const char *[]){
  1522. "csi2phytimer_clk_src",
  1523. },
  1524. .num_parents = 1,
  1525. .flags = CLK_SET_RATE_PARENT,
  1526. .ops = &clk_branch2_ops,
  1527. },
  1528. },
  1529. };
  1530. static struct clk_branch camss_top_ahb_clk = {
  1531. .halt_reg = 0x3484,
  1532. .clkr = {
  1533. .enable_reg = 0x3484,
  1534. .enable_mask = BIT(0),
  1535. .hw.init = &(struct clk_init_data){
  1536. .name = "camss_top_ahb_clk",
  1537. .parent_names = (const char *[]){
  1538. "mmss_ahb_clk_src",
  1539. },
  1540. .num_parents = 1,
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1546. .halt_reg = 0x36b4,
  1547. .clkr = {
  1548. .enable_reg = 0x36b4,
  1549. .enable_mask = BIT(0),
  1550. .hw.init = &(struct clk_init_data){
  1551. .name = "camss_vfe_cpp_ahb_clk",
  1552. .parent_names = (const char *[]){
  1553. "mmss_ahb_clk_src",
  1554. },
  1555. .num_parents = 1,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch camss_vfe_cpp_clk = {
  1561. .halt_reg = 0x36b0,
  1562. .clkr = {
  1563. .enable_reg = 0x36b0,
  1564. .enable_mask = BIT(0),
  1565. .hw.init = &(struct clk_init_data){
  1566. .name = "camss_vfe_cpp_clk",
  1567. .parent_names = (const char *[]){
  1568. "cpp_clk_src",
  1569. },
  1570. .num_parents = 1,
  1571. .flags = CLK_SET_RATE_PARENT,
  1572. .ops = &clk_branch2_ops,
  1573. },
  1574. },
  1575. };
  1576. static struct clk_branch camss_vfe_vfe0_clk = {
  1577. .halt_reg = 0x36a8,
  1578. .clkr = {
  1579. .enable_reg = 0x36a8,
  1580. .enable_mask = BIT(0),
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "camss_vfe_vfe0_clk",
  1583. .parent_names = (const char *[]){
  1584. "vfe0_clk_src",
  1585. },
  1586. .num_parents = 1,
  1587. .flags = CLK_SET_RATE_PARENT,
  1588. .ops = &clk_branch2_ops,
  1589. },
  1590. },
  1591. };
  1592. static struct clk_branch camss_vfe_vfe1_clk = {
  1593. .halt_reg = 0x36ac,
  1594. .clkr = {
  1595. .enable_reg = 0x36ac,
  1596. .enable_mask = BIT(0),
  1597. .hw.init = &(struct clk_init_data){
  1598. .name = "camss_vfe_vfe1_clk",
  1599. .parent_names = (const char *[]){
  1600. "vfe1_clk_src",
  1601. },
  1602. .num_parents = 1,
  1603. .flags = CLK_SET_RATE_PARENT,
  1604. .ops = &clk_branch2_ops,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1609. .halt_reg = 0x36b8,
  1610. .clkr = {
  1611. .enable_reg = 0x36b8,
  1612. .enable_mask = BIT(0),
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "camss_vfe_vfe_ahb_clk",
  1615. .parent_names = (const char *[]){
  1616. "mmss_ahb_clk_src",
  1617. },
  1618. .num_parents = 1,
  1619. .ops = &clk_branch2_ops,
  1620. },
  1621. },
  1622. };
  1623. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1624. .halt_reg = 0x36bc,
  1625. .clkr = {
  1626. .enable_reg = 0x36bc,
  1627. .enable_mask = BIT(0),
  1628. .hw.init = &(struct clk_init_data){
  1629. .name = "camss_vfe_vfe_axi_clk",
  1630. .parent_names = (const char *[]){
  1631. "mmss_axi_clk_src",
  1632. },
  1633. .num_parents = 1,
  1634. .ops = &clk_branch2_ops,
  1635. },
  1636. },
  1637. };
  1638. static struct clk_branch camss_vfe_vfe_ocmemnoc_clk = {
  1639. .halt_reg = 0x36c0,
  1640. .clkr = {
  1641. .enable_reg = 0x36c0,
  1642. .enable_mask = BIT(0),
  1643. .hw.init = &(struct clk_init_data){
  1644. .name = "camss_vfe_vfe_ocmemnoc_clk",
  1645. .parent_names = (const char *[]){
  1646. "ocmemnoc_clk_src",
  1647. },
  1648. .num_parents = 1,
  1649. .flags = CLK_SET_RATE_PARENT,
  1650. .ops = &clk_branch2_ops,
  1651. },
  1652. },
  1653. };
  1654. static struct clk_branch mdss_ahb_clk = {
  1655. .halt_reg = 0x2308,
  1656. .clkr = {
  1657. .enable_reg = 0x2308,
  1658. .enable_mask = BIT(0),
  1659. .hw.init = &(struct clk_init_data){
  1660. .name = "mdss_ahb_clk",
  1661. .parent_names = (const char *[]){
  1662. "mmss_ahb_clk_src",
  1663. },
  1664. .num_parents = 1,
  1665. .ops = &clk_branch2_ops,
  1666. },
  1667. },
  1668. };
  1669. static struct clk_branch mdss_axi_clk = {
  1670. .halt_reg = 0x2310,
  1671. .clkr = {
  1672. .enable_reg = 0x2310,
  1673. .enable_mask = BIT(0),
  1674. .hw.init = &(struct clk_init_data){
  1675. .name = "mdss_axi_clk",
  1676. .parent_names = (const char *[]){
  1677. "mmss_axi_clk_src",
  1678. },
  1679. .num_parents = 1,
  1680. .flags = CLK_SET_RATE_PARENT,
  1681. .ops = &clk_branch2_ops,
  1682. },
  1683. },
  1684. };
  1685. static struct clk_branch mdss_byte0_clk = {
  1686. .halt_reg = 0x233c,
  1687. .clkr = {
  1688. .enable_reg = 0x233c,
  1689. .enable_mask = BIT(0),
  1690. .hw.init = &(struct clk_init_data){
  1691. .name = "mdss_byte0_clk",
  1692. .parent_names = (const char *[]){
  1693. "byte0_clk_src",
  1694. },
  1695. .num_parents = 1,
  1696. .flags = CLK_SET_RATE_PARENT,
  1697. .ops = &clk_branch2_ops,
  1698. },
  1699. },
  1700. };
  1701. static struct clk_branch mdss_byte1_clk = {
  1702. .halt_reg = 0x2340,
  1703. .clkr = {
  1704. .enable_reg = 0x2340,
  1705. .enable_mask = BIT(0),
  1706. .hw.init = &(struct clk_init_data){
  1707. .name = "mdss_byte1_clk",
  1708. .parent_names = (const char *[]){
  1709. "byte1_clk_src",
  1710. },
  1711. .num_parents = 1,
  1712. .flags = CLK_SET_RATE_PARENT,
  1713. .ops = &clk_branch2_ops,
  1714. },
  1715. },
  1716. };
  1717. static struct clk_branch mdss_edpaux_clk = {
  1718. .halt_reg = 0x2334,
  1719. .clkr = {
  1720. .enable_reg = 0x2334,
  1721. .enable_mask = BIT(0),
  1722. .hw.init = &(struct clk_init_data){
  1723. .name = "mdss_edpaux_clk",
  1724. .parent_names = (const char *[]){
  1725. "edpaux_clk_src",
  1726. },
  1727. .num_parents = 1,
  1728. .flags = CLK_SET_RATE_PARENT,
  1729. .ops = &clk_branch2_ops,
  1730. },
  1731. },
  1732. };
  1733. static struct clk_branch mdss_edplink_clk = {
  1734. .halt_reg = 0x2330,
  1735. .clkr = {
  1736. .enable_reg = 0x2330,
  1737. .enable_mask = BIT(0),
  1738. .hw.init = &(struct clk_init_data){
  1739. .name = "mdss_edplink_clk",
  1740. .parent_names = (const char *[]){
  1741. "edplink_clk_src",
  1742. },
  1743. .num_parents = 1,
  1744. .flags = CLK_SET_RATE_PARENT,
  1745. .ops = &clk_branch2_ops,
  1746. },
  1747. },
  1748. };
  1749. static struct clk_branch mdss_edppixel_clk = {
  1750. .halt_reg = 0x232c,
  1751. .clkr = {
  1752. .enable_reg = 0x232c,
  1753. .enable_mask = BIT(0),
  1754. .hw.init = &(struct clk_init_data){
  1755. .name = "mdss_edppixel_clk",
  1756. .parent_names = (const char *[]){
  1757. "edppixel_clk_src",
  1758. },
  1759. .num_parents = 1,
  1760. .flags = CLK_SET_RATE_PARENT,
  1761. .ops = &clk_branch2_ops,
  1762. },
  1763. },
  1764. };
  1765. static struct clk_branch mdss_esc0_clk = {
  1766. .halt_reg = 0x2344,
  1767. .clkr = {
  1768. .enable_reg = 0x2344,
  1769. .enable_mask = BIT(0),
  1770. .hw.init = &(struct clk_init_data){
  1771. .name = "mdss_esc0_clk",
  1772. .parent_names = (const char *[]){
  1773. "esc0_clk_src",
  1774. },
  1775. .num_parents = 1,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. .ops = &clk_branch2_ops,
  1778. },
  1779. },
  1780. };
  1781. static struct clk_branch mdss_esc1_clk = {
  1782. .halt_reg = 0x2348,
  1783. .clkr = {
  1784. .enable_reg = 0x2348,
  1785. .enable_mask = BIT(0),
  1786. .hw.init = &(struct clk_init_data){
  1787. .name = "mdss_esc1_clk",
  1788. .parent_names = (const char *[]){
  1789. "esc1_clk_src",
  1790. },
  1791. .num_parents = 1,
  1792. .flags = CLK_SET_RATE_PARENT,
  1793. .ops = &clk_branch2_ops,
  1794. },
  1795. },
  1796. };
  1797. static struct clk_branch mdss_extpclk_clk = {
  1798. .halt_reg = 0x2324,
  1799. .clkr = {
  1800. .enable_reg = 0x2324,
  1801. .enable_mask = BIT(0),
  1802. .hw.init = &(struct clk_init_data){
  1803. .name = "mdss_extpclk_clk",
  1804. .parent_names = (const char *[]){
  1805. "extpclk_clk_src",
  1806. },
  1807. .num_parents = 1,
  1808. .flags = CLK_SET_RATE_PARENT,
  1809. .ops = &clk_branch2_ops,
  1810. },
  1811. },
  1812. };
  1813. static struct clk_branch mdss_hdmi_ahb_clk = {
  1814. .halt_reg = 0x230c,
  1815. .clkr = {
  1816. .enable_reg = 0x230c,
  1817. .enable_mask = BIT(0),
  1818. .hw.init = &(struct clk_init_data){
  1819. .name = "mdss_hdmi_ahb_clk",
  1820. .parent_names = (const char *[]){
  1821. "mmss_ahb_clk_src",
  1822. },
  1823. .num_parents = 1,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch mdss_hdmi_clk = {
  1829. .halt_reg = 0x2338,
  1830. .clkr = {
  1831. .enable_reg = 0x2338,
  1832. .enable_mask = BIT(0),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "mdss_hdmi_clk",
  1835. .parent_names = (const char *[]){
  1836. "hdmi_clk_src",
  1837. },
  1838. .num_parents = 1,
  1839. .flags = CLK_SET_RATE_PARENT,
  1840. .ops = &clk_branch2_ops,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_branch mdss_mdp_clk = {
  1845. .halt_reg = 0x231c,
  1846. .clkr = {
  1847. .enable_reg = 0x231c,
  1848. .enable_mask = BIT(0),
  1849. .hw.init = &(struct clk_init_data){
  1850. .name = "mdss_mdp_clk",
  1851. .parent_names = (const char *[]){
  1852. "mdp_clk_src",
  1853. },
  1854. .num_parents = 1,
  1855. .flags = CLK_SET_RATE_PARENT,
  1856. .ops = &clk_branch2_ops,
  1857. },
  1858. },
  1859. };
  1860. static struct clk_branch mdss_mdp_lut_clk = {
  1861. .halt_reg = 0x2320,
  1862. .clkr = {
  1863. .enable_reg = 0x2320,
  1864. .enable_mask = BIT(0),
  1865. .hw.init = &(struct clk_init_data){
  1866. .name = "mdss_mdp_lut_clk",
  1867. .parent_names = (const char *[]){
  1868. "mdp_clk_src",
  1869. },
  1870. .num_parents = 1,
  1871. .flags = CLK_SET_RATE_PARENT,
  1872. .ops = &clk_branch2_ops,
  1873. },
  1874. },
  1875. };
  1876. static struct clk_branch mdss_pclk0_clk = {
  1877. .halt_reg = 0x2314,
  1878. .clkr = {
  1879. .enable_reg = 0x2314,
  1880. .enable_mask = BIT(0),
  1881. .hw.init = &(struct clk_init_data){
  1882. .name = "mdss_pclk0_clk",
  1883. .parent_names = (const char *[]){
  1884. "pclk0_clk_src",
  1885. },
  1886. .num_parents = 1,
  1887. .flags = CLK_SET_RATE_PARENT,
  1888. .ops = &clk_branch2_ops,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch mdss_pclk1_clk = {
  1893. .halt_reg = 0x2318,
  1894. .clkr = {
  1895. .enable_reg = 0x2318,
  1896. .enable_mask = BIT(0),
  1897. .hw.init = &(struct clk_init_data){
  1898. .name = "mdss_pclk1_clk",
  1899. .parent_names = (const char *[]){
  1900. "pclk1_clk_src",
  1901. },
  1902. .num_parents = 1,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch mdss_vsync_clk = {
  1909. .halt_reg = 0x2328,
  1910. .clkr = {
  1911. .enable_reg = 0x2328,
  1912. .enable_mask = BIT(0),
  1913. .hw.init = &(struct clk_init_data){
  1914. .name = "mdss_vsync_clk",
  1915. .parent_names = (const char *[]){
  1916. "vsync_clk_src",
  1917. },
  1918. .num_parents = 1,
  1919. .flags = CLK_SET_RATE_PARENT,
  1920. .ops = &clk_branch2_ops,
  1921. },
  1922. },
  1923. };
  1924. static struct clk_branch mmss_misc_ahb_clk = {
  1925. .halt_reg = 0x502c,
  1926. .clkr = {
  1927. .enable_reg = 0x502c,
  1928. .enable_mask = BIT(0),
  1929. .hw.init = &(struct clk_init_data){
  1930. .name = "mmss_misc_ahb_clk",
  1931. .parent_names = (const char *[]){
  1932. "mmss_ahb_clk_src",
  1933. },
  1934. .num_parents = 1,
  1935. .ops = &clk_branch2_ops,
  1936. },
  1937. },
  1938. };
  1939. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  1940. .halt_reg = 0x5024,
  1941. .clkr = {
  1942. .enable_reg = 0x5024,
  1943. .enable_mask = BIT(0),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "mmss_mmssnoc_ahb_clk",
  1946. .parent_names = (const char *[]){
  1947. "mmss_ahb_clk_src",
  1948. },
  1949. .num_parents = 1,
  1950. .ops = &clk_branch2_ops,
  1951. .flags = CLK_IGNORE_UNUSED,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  1956. .halt_reg = 0x5028,
  1957. .clkr = {
  1958. .enable_reg = 0x5028,
  1959. .enable_mask = BIT(0),
  1960. .hw.init = &(struct clk_init_data){
  1961. .name = "mmss_mmssnoc_bto_ahb_clk",
  1962. .parent_names = (const char *[]){
  1963. "mmss_ahb_clk_src",
  1964. },
  1965. .num_parents = 1,
  1966. .ops = &clk_branch2_ops,
  1967. .flags = CLK_IGNORE_UNUSED,
  1968. },
  1969. },
  1970. };
  1971. static struct clk_branch mmss_mmssnoc_axi_clk = {
  1972. .halt_reg = 0x506c,
  1973. .clkr = {
  1974. .enable_reg = 0x506c,
  1975. .enable_mask = BIT(0),
  1976. .hw.init = &(struct clk_init_data){
  1977. .name = "mmss_mmssnoc_axi_clk",
  1978. .parent_names = (const char *[]){
  1979. "mmss_axi_clk_src",
  1980. },
  1981. .num_parents = 1,
  1982. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1983. .ops = &clk_branch2_ops,
  1984. },
  1985. },
  1986. };
  1987. static struct clk_branch mmss_s0_axi_clk = {
  1988. .halt_reg = 0x5064,
  1989. .clkr = {
  1990. .enable_reg = 0x5064,
  1991. .enable_mask = BIT(0),
  1992. .hw.init = &(struct clk_init_data){
  1993. .name = "mmss_s0_axi_clk",
  1994. .parent_names = (const char *[]){
  1995. "mmss_axi_clk_src",
  1996. },
  1997. .num_parents = 1,
  1998. .ops = &clk_branch2_ops,
  1999. .flags = CLK_IGNORE_UNUSED,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch ocmemcx_ahb_clk = {
  2004. .halt_reg = 0x405c,
  2005. .clkr = {
  2006. .enable_reg = 0x405c,
  2007. .enable_mask = BIT(0),
  2008. .hw.init = &(struct clk_init_data){
  2009. .name = "ocmemcx_ahb_clk",
  2010. .parent_names = (const char *[]){
  2011. "mmss_ahb_clk_src",
  2012. },
  2013. .num_parents = 1,
  2014. .ops = &clk_branch2_ops,
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  2019. .halt_reg = 0x4058,
  2020. .clkr = {
  2021. .enable_reg = 0x4058,
  2022. .enable_mask = BIT(0),
  2023. .hw.init = &(struct clk_init_data){
  2024. .name = "ocmemcx_ocmemnoc_clk",
  2025. .parent_names = (const char *[]){
  2026. "ocmemnoc_clk_src",
  2027. },
  2028. .num_parents = 1,
  2029. .flags = CLK_SET_RATE_PARENT,
  2030. .ops = &clk_branch2_ops,
  2031. },
  2032. },
  2033. };
  2034. static struct clk_branch ocmemnoc_clk = {
  2035. .halt_reg = 0x50b4,
  2036. .clkr = {
  2037. .enable_reg = 0x50b4,
  2038. .enable_mask = BIT(0),
  2039. .hw.init = &(struct clk_init_data){
  2040. .name = "ocmemnoc_clk",
  2041. .parent_names = (const char *[]){
  2042. "ocmemnoc_clk_src",
  2043. },
  2044. .num_parents = 1,
  2045. .flags = CLK_SET_RATE_PARENT,
  2046. .ops = &clk_branch2_ops,
  2047. },
  2048. },
  2049. };
  2050. static struct clk_branch oxili_gfx3d_clk = {
  2051. .halt_reg = 0x4028,
  2052. .clkr = {
  2053. .enable_reg = 0x4028,
  2054. .enable_mask = BIT(0),
  2055. .hw.init = &(struct clk_init_data){
  2056. .name = "oxili_gfx3d_clk",
  2057. .parent_names = (const char *[]){
  2058. "gfx3d_clk_src",
  2059. },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch oxilicx_ahb_clk = {
  2067. .halt_reg = 0x403c,
  2068. .clkr = {
  2069. .enable_reg = 0x403c,
  2070. .enable_mask = BIT(0),
  2071. .hw.init = &(struct clk_init_data){
  2072. .name = "oxilicx_ahb_clk",
  2073. .parent_names = (const char *[]){
  2074. "mmss_ahb_clk_src",
  2075. },
  2076. .num_parents = 1,
  2077. .ops = &clk_branch2_ops,
  2078. },
  2079. },
  2080. };
  2081. static struct clk_branch oxilicx_axi_clk = {
  2082. .halt_reg = 0x4038,
  2083. .clkr = {
  2084. .enable_reg = 0x4038,
  2085. .enable_mask = BIT(0),
  2086. .hw.init = &(struct clk_init_data){
  2087. .name = "oxilicx_axi_clk",
  2088. .parent_names = (const char *[]){
  2089. "mmss_axi_clk_src",
  2090. },
  2091. .num_parents = 1,
  2092. .ops = &clk_branch2_ops,
  2093. },
  2094. },
  2095. };
  2096. static struct clk_branch venus0_ahb_clk = {
  2097. .halt_reg = 0x1030,
  2098. .clkr = {
  2099. .enable_reg = 0x1030,
  2100. .enable_mask = BIT(0),
  2101. .hw.init = &(struct clk_init_data){
  2102. .name = "venus0_ahb_clk",
  2103. .parent_names = (const char *[]){
  2104. "mmss_ahb_clk_src",
  2105. },
  2106. .num_parents = 1,
  2107. .ops = &clk_branch2_ops,
  2108. },
  2109. },
  2110. };
  2111. static struct clk_branch venus0_axi_clk = {
  2112. .halt_reg = 0x1034,
  2113. .clkr = {
  2114. .enable_reg = 0x1034,
  2115. .enable_mask = BIT(0),
  2116. .hw.init = &(struct clk_init_data){
  2117. .name = "venus0_axi_clk",
  2118. .parent_names = (const char *[]){
  2119. "mmss_axi_clk_src",
  2120. },
  2121. .num_parents = 1,
  2122. .ops = &clk_branch2_ops,
  2123. },
  2124. },
  2125. };
  2126. static struct clk_branch venus0_ocmemnoc_clk = {
  2127. .halt_reg = 0x1038,
  2128. .clkr = {
  2129. .enable_reg = 0x1038,
  2130. .enable_mask = BIT(0),
  2131. .hw.init = &(struct clk_init_data){
  2132. .name = "venus0_ocmemnoc_clk",
  2133. .parent_names = (const char *[]){
  2134. "ocmemnoc_clk_src",
  2135. },
  2136. .num_parents = 1,
  2137. .flags = CLK_SET_RATE_PARENT,
  2138. .ops = &clk_branch2_ops,
  2139. },
  2140. },
  2141. };
  2142. static struct clk_branch venus0_vcodec0_clk = {
  2143. .halt_reg = 0x1028,
  2144. .clkr = {
  2145. .enable_reg = 0x1028,
  2146. .enable_mask = BIT(0),
  2147. .hw.init = &(struct clk_init_data){
  2148. .name = "venus0_vcodec0_clk",
  2149. .parent_names = (const char *[]){
  2150. "vcodec0_clk_src",
  2151. },
  2152. .num_parents = 1,
  2153. .flags = CLK_SET_RATE_PARENT,
  2154. .ops = &clk_branch2_ops,
  2155. },
  2156. },
  2157. };
  2158. static const struct pll_config mmpll1_config = {
  2159. .l = 60,
  2160. .m = 25,
  2161. .n = 32,
  2162. .vco_val = 0x0,
  2163. .vco_mask = 0x3 << 20,
  2164. .pre_div_val = 0x0,
  2165. .pre_div_mask = 0x7 << 12,
  2166. .post_div_val = 0x0,
  2167. .post_div_mask = 0x3 << 8,
  2168. .mn_ena_mask = BIT(24),
  2169. .main_output_mask = BIT(0),
  2170. };
  2171. static struct pll_config mmpll3_config = {
  2172. .l = 48,
  2173. .m = 7,
  2174. .n = 16,
  2175. .vco_val = 0x0,
  2176. .vco_mask = 0x3 << 20,
  2177. .pre_div_val = 0x0,
  2178. .pre_div_mask = 0x7 << 12,
  2179. .post_div_val = 0x0,
  2180. .post_div_mask = 0x3 << 8,
  2181. .mn_ena_mask = BIT(24),
  2182. .main_output_mask = BIT(0),
  2183. .aux_output_mask = BIT(1),
  2184. };
  2185. static struct gdsc venus0_gdsc = {
  2186. .gdscr = 0x1024,
  2187. .cxcs = (unsigned int []){ 0x1028 },
  2188. .cxc_count = 1,
  2189. .resets = (unsigned int []){ VENUS0_RESET },
  2190. .reset_count = 1,
  2191. .pd = {
  2192. .name = "venus0",
  2193. },
  2194. .pwrsts = PWRSTS_ON,
  2195. };
  2196. static struct gdsc mdss_gdsc = {
  2197. .gdscr = 0x2304,
  2198. .cxcs = (unsigned int []){ 0x231c, 0x2320 },
  2199. .cxc_count = 2,
  2200. .pd = {
  2201. .name = "mdss",
  2202. },
  2203. .pwrsts = PWRSTS_OFF_ON,
  2204. };
  2205. static struct gdsc camss_jpeg_gdsc = {
  2206. .gdscr = 0x35a4,
  2207. .cxcs = (unsigned int []){ 0x35a8, 0x35ac, 0x35b0 },
  2208. .cxc_count = 3,
  2209. .pd = {
  2210. .name = "camss_jpeg",
  2211. },
  2212. .pwrsts = PWRSTS_OFF_ON,
  2213. };
  2214. static struct gdsc camss_vfe_gdsc = {
  2215. .gdscr = 0x36a4,
  2216. .cxcs = (unsigned int []){ 0x36a8, 0x36ac, 0x3704, 0x3714, 0x36b0 },
  2217. .cxc_count = 5,
  2218. .pd = {
  2219. .name = "camss_vfe",
  2220. },
  2221. .pwrsts = PWRSTS_OFF_ON,
  2222. };
  2223. static struct gdsc oxili_gdsc = {
  2224. .gdscr = 0x4024,
  2225. .cxcs = (unsigned int []){ 0x4028 },
  2226. .cxc_count = 1,
  2227. .pd = {
  2228. .name = "oxili",
  2229. },
  2230. .pwrsts = PWRSTS_OFF_ON,
  2231. };
  2232. static struct gdsc oxilicx_gdsc = {
  2233. .gdscr = 0x4034,
  2234. .pd = {
  2235. .name = "oxilicx",
  2236. },
  2237. .parent = &oxili_gdsc.pd,
  2238. .pwrsts = PWRSTS_OFF_ON,
  2239. };
  2240. static struct clk_regmap *mmcc_msm8226_clocks[] = {
  2241. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2242. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2243. [MMPLL0] = &mmpll0.clkr,
  2244. [MMPLL0_VOTE] = &mmpll0_vote,
  2245. [MMPLL1] = &mmpll1.clkr,
  2246. [MMPLL1_VOTE] = &mmpll1_vote,
  2247. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2248. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2249. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2250. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2251. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2252. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2253. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2254. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2255. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2256. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2257. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2258. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2259. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2260. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2261. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2262. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2263. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2264. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2265. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2266. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2267. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2268. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2269. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2270. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2271. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2272. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2273. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2274. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2275. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2276. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2277. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2278. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2279. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2280. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2281. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2282. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2283. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2284. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2285. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2286. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2287. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  2288. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  2289. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2290. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  2291. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  2292. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  2293. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  2294. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  2295. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2296. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2297. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2298. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2299. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2300. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2301. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2302. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2303. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2304. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  2305. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  2306. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  2307. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  2308. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  2309. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  2310. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  2311. [OXILICX_AXI_CLK] = &oxilicx_axi_clk.clkr,
  2312. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  2313. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  2314. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  2315. };
  2316. static const struct qcom_reset_map mmcc_msm8226_resets[] = {
  2317. [SPDM_RESET] = { 0x0200 },
  2318. [SPDM_RM_RESET] = { 0x0300 },
  2319. [VENUS0_RESET] = { 0x1020 },
  2320. [MDSS_RESET] = { 0x2300 },
  2321. };
  2322. static struct gdsc *mmcc_msm8226_gdscs[] = {
  2323. [VENUS0_GDSC] = &venus0_gdsc,
  2324. [MDSS_GDSC] = &mdss_gdsc,
  2325. [CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
  2326. [CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
  2327. };
  2328. static const struct regmap_config mmcc_msm8226_regmap_config = {
  2329. .reg_bits = 32,
  2330. .reg_stride = 4,
  2331. .val_bits = 32,
  2332. .max_register = 0x5104,
  2333. .fast_io = true,
  2334. };
  2335. static const struct qcom_cc_desc mmcc_msm8226_desc = {
  2336. .config = &mmcc_msm8226_regmap_config,
  2337. .clks = mmcc_msm8226_clocks,
  2338. .num_clks = ARRAY_SIZE(mmcc_msm8226_clocks),
  2339. .resets = mmcc_msm8226_resets,
  2340. .num_resets = ARRAY_SIZE(mmcc_msm8226_resets),
  2341. .gdscs = mmcc_msm8226_gdscs,
  2342. .num_gdscs = ARRAY_SIZE(mmcc_msm8226_gdscs),
  2343. };
  2344. static struct clk_regmap *mmcc_msm8974_clocks[] = {
  2345. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2346. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2347. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2348. [MMPLL0] = &mmpll0.clkr,
  2349. [MMPLL0_VOTE] = &mmpll0_vote,
  2350. [MMPLL1] = &mmpll1.clkr,
  2351. [MMPLL1_VOTE] = &mmpll1_vote,
  2352. [MMPLL2] = &mmpll2.clkr,
  2353. [MMPLL3] = &mmpll3.clkr,
  2354. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2355. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2356. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2357. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2358. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2359. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2360. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2361. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2362. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2363. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2364. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2365. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2366. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2367. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2368. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2369. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2370. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2371. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2372. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2373. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2374. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2375. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2376. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2377. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2378. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2379. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2380. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2381. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2382. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2383. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2384. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2385. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2386. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2387. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2388. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2389. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2390. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2391. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2392. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2393. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2394. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2395. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2396. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2397. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2398. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2399. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2400. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2401. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2402. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2403. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2404. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2405. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2406. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2407. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2408. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2409. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2410. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2411. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2412. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2413. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2414. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2415. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2416. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2417. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  2418. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2419. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2420. [CAMSS_JPEG_JPEG_OCMEMNOC_CLK] = &camss_jpeg_jpeg_ocmemnoc_clk.clkr,
  2421. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2422. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2423. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2424. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2425. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2426. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  2427. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  2428. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  2429. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2430. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  2431. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  2432. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  2433. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  2434. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  2435. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  2436. [CAMSS_VFE_VFE_OCMEMNOC_CLK] = &camss_vfe_vfe_ocmemnoc_clk.clkr,
  2437. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2438. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2439. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2440. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2441. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  2442. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  2443. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  2444. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2445. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2446. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2447. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2448. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2449. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2450. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2451. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2452. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2453. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2454. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2455. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  2456. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  2457. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  2458. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  2459. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  2460. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  2461. [OCMEMNOC_CLK] = &ocmemnoc_clk.clkr,
  2462. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  2463. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  2464. [OXILICX_AXI_CLK] = &oxilicx_axi_clk.clkr,
  2465. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  2466. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  2467. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  2468. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  2469. };
  2470. static const struct qcom_reset_map mmcc_msm8974_resets[] = {
  2471. [SPDM_RESET] = { 0x0200 },
  2472. [SPDM_RM_RESET] = { 0x0300 },
  2473. [VENUS0_RESET] = { 0x1020 },
  2474. [MDSS_RESET] = { 0x2300 },
  2475. [CAMSS_PHY0_RESET] = { 0x3020 },
  2476. [CAMSS_PHY1_RESET] = { 0x3050 },
  2477. [CAMSS_PHY2_RESET] = { 0x3080 },
  2478. [CAMSS_CSI0_RESET] = { 0x30b0 },
  2479. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  2480. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  2481. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  2482. [CAMSS_CSI1_RESET] = { 0x3120 },
  2483. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  2484. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  2485. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  2486. [CAMSS_CSI2_RESET] = { 0x3180 },
  2487. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  2488. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  2489. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  2490. [CAMSS_CSI3_RESET] = { 0x31e0 },
  2491. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  2492. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  2493. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  2494. [CAMSS_ISPIF_RESET] = { 0x3220 },
  2495. [CAMSS_CCI_RESET] = { 0x3340 },
  2496. [CAMSS_MCLK0_RESET] = { 0x3380 },
  2497. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  2498. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  2499. [CAMSS_MCLK3_RESET] = { 0x3410 },
  2500. [CAMSS_GP0_RESET] = { 0x3440 },
  2501. [CAMSS_GP1_RESET] = { 0x3470 },
  2502. [CAMSS_TOP_RESET] = { 0x3480 },
  2503. [CAMSS_MICRO_RESET] = { 0x3490 },
  2504. [CAMSS_JPEG_RESET] = { 0x35a0 },
  2505. [CAMSS_VFE_RESET] = { 0x36a0 },
  2506. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  2507. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  2508. [OXILI_RESET] = { 0x4020 },
  2509. [OXILICX_RESET] = { 0x4030 },
  2510. [OCMEMCX_RESET] = { 0x4050 },
  2511. [MMSS_RBCRP_RESET] = { 0x4080 },
  2512. [MMSSNOCAHB_RESET] = { 0x5020 },
  2513. [MMSSNOCAXI_RESET] = { 0x5060 },
  2514. [OCMEMNOC_RESET] = { 0x50b0 },
  2515. };
  2516. static struct gdsc *mmcc_msm8974_gdscs[] = {
  2517. [VENUS0_GDSC] = &venus0_gdsc,
  2518. [MDSS_GDSC] = &mdss_gdsc,
  2519. [CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
  2520. [CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
  2521. [OXILI_GDSC] = &oxili_gdsc,
  2522. [OXILICX_GDSC] = &oxilicx_gdsc,
  2523. };
  2524. static const struct regmap_config mmcc_msm8974_regmap_config = {
  2525. .reg_bits = 32,
  2526. .reg_stride = 4,
  2527. .val_bits = 32,
  2528. .max_register = 0x5104,
  2529. .fast_io = true,
  2530. };
  2531. static const struct qcom_cc_desc mmcc_msm8974_desc = {
  2532. .config = &mmcc_msm8974_regmap_config,
  2533. .clks = mmcc_msm8974_clocks,
  2534. .num_clks = ARRAY_SIZE(mmcc_msm8974_clocks),
  2535. .resets = mmcc_msm8974_resets,
  2536. .num_resets = ARRAY_SIZE(mmcc_msm8974_resets),
  2537. .gdscs = mmcc_msm8974_gdscs,
  2538. .num_gdscs = ARRAY_SIZE(mmcc_msm8974_gdscs),
  2539. };
  2540. static const struct of_device_id mmcc_msm8974_match_table[] = {
  2541. { .compatible = "qcom,mmcc-msm8226", .data = &mmcc_msm8226_desc },
  2542. { .compatible = "qcom,mmcc-msm8974", .data = &mmcc_msm8974_desc },
  2543. { }
  2544. };
  2545. MODULE_DEVICE_TABLE(of, mmcc_msm8974_match_table);
  2546. static void msm8226_clock_override(void)
  2547. {
  2548. mmss_axi_clk_src.freq_tbl = ftbl_mmss_axi_clk_msm8226;
  2549. vfe0_clk_src.freq_tbl = ftbl_camss_vfe_vfe0_clk_msm8226;
  2550. mdp_clk_src.freq_tbl = ftbl_mdss_mdp_clk_msm8226;
  2551. vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_clk_msm8226;
  2552. mclk0_clk_src.freq_tbl = ftbl_camss_mclk0_3_clk_msm8226;
  2553. mclk1_clk_src.freq_tbl = ftbl_camss_mclk0_3_clk_msm8226;
  2554. cpp_clk_src.freq_tbl = ftbl_camss_vfe_cpp_clk_msm8226;
  2555. }
  2556. static int mmcc_msm8974_probe(struct platform_device *pdev)
  2557. {
  2558. struct regmap *regmap;
  2559. const struct qcom_cc_desc *desc;
  2560. desc = of_device_get_match_data(&pdev->dev);
  2561. if (!desc)
  2562. return -EINVAL;
  2563. regmap = qcom_cc_map(pdev, desc);
  2564. if (IS_ERR(regmap))
  2565. return PTR_ERR(regmap);
  2566. if (desc == &mmcc_msm8974_desc) {
  2567. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  2568. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  2569. } else {
  2570. msm8226_clock_override();
  2571. }
  2572. return qcom_cc_really_probe(pdev, desc, regmap);
  2573. }
  2574. static struct platform_driver mmcc_msm8974_driver = {
  2575. .probe = mmcc_msm8974_probe,
  2576. .driver = {
  2577. .name = "mmcc-msm8974",
  2578. .of_match_table = mmcc_msm8974_match_table,
  2579. },
  2580. };
  2581. module_platform_driver(mmcc_msm8974_driver);
  2582. MODULE_DESCRIPTION("QCOM MMCC MSM8974 Driver");
  2583. MODULE_LICENSE("GPL v2");
  2584. MODULE_ALIAS("platform:mmcc-msm8974");