12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2013, The Linux Foundation. All rights reserved.
- */
- #include <linux/kernel.h>
- #include <linux/bitops.h>
- #include <linux/err.h>
- #include <linux/delay.h>
- #include <linux/platform_device.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/of_device.h>
- #include <linux/clk.h>
- #include <linux/clk-provider.h>
- #include <linux/regmap.h>
- #include <linux/reset-controller.h>
- #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
- #include <dt-bindings/reset/qcom,mmcc-msm8960.h>
- #include "common.h"
- #include "clk-regmap.h"
- #include "clk-pll.h"
- #include "clk-rcg.h"
- #include "clk-branch.h"
- #include "reset.h"
- enum {
- P_PXO,
- P_PLL8,
- P_PLL2,
- P_PLL3,
- P_PLL15,
- P_HDMI_PLL,
- P_DSI1_PLL_DSICLK,
- P_DSI2_PLL_DSICLK,
- P_DSI1_PLL_BYTECLK,
- P_DSI2_PLL_BYTECLK,
- };
- #define F_MN(f, s, _m, _n) { .freq = f, .src = s, .m = _m, .n = _n }
- static struct clk_pll pll2 = {
- .l_reg = 0x320,
- .m_reg = 0x324,
- .n_reg = 0x328,
- .config_reg = 0x32c,
- .mode_reg = 0x31c,
- .status_reg = 0x334,
- .status_bit = 16,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pll2",
- .parent_data = (const struct clk_parent_data[]){
- { .fw_name = "pxo", .name = "pxo_board" },
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_pll pll15 = {
- .l_reg = 0x33c,
- .m_reg = 0x340,
- .n_reg = 0x344,
- .config_reg = 0x348,
- .mode_reg = 0x338,
- .status_reg = 0x350,
- .status_bit = 16,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pll15",
- .parent_data = (const struct clk_parent_data[]){
- { .fw_name = "pxo", .name = "pxo_board" },
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static const struct pll_config pll15_config = {
- .l = 33,
- .m = 1,
- .n = 3,
- .vco_val = 0x2 << 16,
- .vco_mask = 0x3 << 16,
- .pre_div_val = 0x0,
- .pre_div_mask = BIT(19),
- .post_div_val = 0x0,
- .post_div_mask = 0x3 << 20,
- .mn_ena_mask = BIT(22),
- .main_output_mask = BIT(23),
- };
- static const struct parent_map mmcc_pxo_pll8_pll2_map[] = {
- { P_PXO, 0 },
- { P_PLL8, 2 },
- { P_PLL2, 1 }
- };
- static const struct clk_parent_data mmcc_pxo_pll8_pll2[] = {
- { .fw_name = "pxo", .name = "pxo_board" },
- { .fw_name = "pll8_vote", .name = "pll8_vote" },
- { .hw = &pll2.clkr.hw },
- };
- static const struct parent_map mmcc_pxo_pll8_pll2_pll3_map[] = {
- { P_PXO, 0 },
- { P_PLL8, 2 },
- { P_PLL2, 1 },
- { P_PLL3, 3 }
- };
- static const struct clk_parent_data mmcc_pxo_pll8_pll2_pll15[] = {
- { .fw_name = "pxo", .name = "pxo_board" },
- { .fw_name = "pll8_vote", .name = "pll8_vote" },
- { .hw = &pll2.clkr.hw },
- { .hw = &pll15.clkr.hw },
- };
- static const struct parent_map mmcc_pxo_pll8_pll2_pll15_map[] = {
- { P_PXO, 0 },
- { P_PLL8, 2 },
- { P_PLL2, 1 },
- { P_PLL15, 3 }
- };
- static const struct clk_parent_data mmcc_pxo_pll8_pll2_pll3[] = {
- { .fw_name = "pxo", .name = "pxo_board" },
- { .fw_name = "pll8_vote", .name = "pll8_vote" },
- { .hw = &pll2.clkr.hw },
- { .fw_name = "pll3", .name = "pll3" },
- };
- static const struct parent_map mmcc_pxo_dsi2_dsi1_map[] = {
- { P_PXO, 0 },
- { P_DSI2_PLL_DSICLK, 1 },
- { P_DSI1_PLL_DSICLK, 3 },
- };
- static const struct clk_parent_data mmcc_pxo_dsi2_dsi1[] = {
- { .fw_name = "pxo", .name = "pxo_board" },
- { .fw_name = "dsi2pll", .name = "dsi2pll" },
- { .fw_name = "dsi1pll", .name = "dsi1pll" },
- };
- static const struct parent_map mmcc_pxo_dsi1_dsi2_byte_map[] = {
- { P_PXO, 0 },
- { P_DSI1_PLL_BYTECLK, 1 },
- { P_DSI2_PLL_BYTECLK, 2 },
- };
- static const struct clk_parent_data mmcc_pxo_dsi1_dsi2_byte[] = {
- { .fw_name = "pxo", .name = "pxo_board" },
- { .fw_name = "dsi1pllbyte", .name = "dsi1pllbyte" },
- { .fw_name = "dsi2pllbyte", .name = "dsi2pllbyte" },
- };
- static struct freq_tbl clk_tbl_cam[] = {
- { 6000000, P_PLL8, 4, 1, 16 },
- { 8000000, P_PLL8, 4, 1, 12 },
- { 12000000, P_PLL8, 4, 1, 8 },
- { 16000000, P_PLL8, 4, 1, 6 },
- { 19200000, P_PLL8, 4, 1, 5 },
- { 24000000, P_PLL8, 4, 1, 4 },
- { 32000000, P_PLL8, 4, 1, 3 },
- { 48000000, P_PLL8, 4, 1, 2 },
- { 64000000, P_PLL8, 3, 1, 2 },
- { 96000000, P_PLL8, 4, 0, 0 },
- { 128000000, P_PLL8, 3, 0, 0 },
- { }
- };
- static struct clk_rcg camclk0_src = {
- .ns_reg = 0x0148,
- .md_reg = 0x0144,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 8,
- .reset_in_cc = true,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_cam,
- .clkr = {
- .enable_reg = 0x0140,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "camclk0_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch camclk0_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 15,
- .clkr = {
- .enable_reg = 0x0140,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "camclk0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camclk0_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_rcg camclk1_src = {
- .ns_reg = 0x015c,
- .md_reg = 0x0158,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 8,
- .reset_in_cc = true,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_cam,
- .clkr = {
- .enable_reg = 0x0154,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "camclk1_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch camclk1_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 16,
- .clkr = {
- .enable_reg = 0x0154,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "camclk1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camclk1_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_rcg camclk2_src = {
- .ns_reg = 0x0228,
- .md_reg = 0x0224,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 8,
- .reset_in_cc = true,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_cam,
- .clkr = {
- .enable_reg = 0x0220,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "camclk2_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch camclk2_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 16,
- .clkr = {
- .enable_reg = 0x0220,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "camclk2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camclk2_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct freq_tbl clk_tbl_csi[] = {
- { 27000000, P_PXO, 1, 0, 0 },
- { 85330000, P_PLL8, 1, 2, 9 },
- { 177780000, P_PLL2, 1, 2, 9 },
- { }
- };
- static struct clk_rcg csi0_src = {
- .ns_reg = 0x0048,
- .md_reg = 0x0044,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_csi,
- .clkr = {
- .enable_reg = 0x0040,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "csi0_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch csi0_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 13,
- .clkr = {
- .enable_reg = 0x0040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csi0_src.clkr.hw
- },
- .num_parents = 1,
- .name = "csi0_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch csi0_phy_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 9,
- .clkr = {
- .enable_reg = 0x0040,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csi0_src.clkr.hw
- },
- .num_parents = 1,
- .name = "csi0_phy_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg csi1_src = {
- .ns_reg = 0x0010,
- .md_reg = 0x0028,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_csi,
- .clkr = {
- .enable_reg = 0x0024,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "csi1_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch csi1_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 14,
- .clkr = {
- .enable_reg = 0x0024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csi1_src.clkr.hw
- },
- .num_parents = 1,
- .name = "csi1_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch csi1_phy_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 10,
- .clkr = {
- .enable_reg = 0x0024,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csi1_src.clkr.hw
- },
- .num_parents = 1,
- .name = "csi1_phy_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg csi2_src = {
- .ns_reg = 0x0234,
- .md_reg = 0x022c,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_csi,
- .clkr = {
- .enable_reg = 0x022c,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "csi2_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch csi2_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 29,
- .clkr = {
- .enable_reg = 0x022c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csi2_src.clkr.hw
- },
- .num_parents = 1,
- .name = "csi2_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch csi2_phy_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 29,
- .clkr = {
- .enable_reg = 0x022c,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csi2_src.clkr.hw
- },
- .num_parents = 1,
- .name = "csi2_phy_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- struct clk_pix_rdi {
- u32 s_reg;
- u32 s_mask;
- u32 s2_reg;
- u32 s2_mask;
- struct clk_regmap clkr;
- };
- #define to_clk_pix_rdi(_hw) \
- container_of(to_clk_regmap(_hw), struct clk_pix_rdi, clkr)
- static int pix_rdi_set_parent(struct clk_hw *hw, u8 index)
- {
- int i;
- int ret = 0;
- u32 val;
- struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
- int num_parents = clk_hw_get_num_parents(hw);
- /*
- * These clocks select three inputs via two muxes. One mux selects
- * between csi0 and csi1 and the second mux selects between that mux's
- * output and csi2. The source and destination selections for each
- * mux must be clocking for the switch to succeed so just turn on
- * all three sources because it's easier than figuring out what source
- * needs to be on at what time.
- */
- for (i = 0; i < num_parents; i++) {
- struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
- ret = clk_prepare_enable(p->clk);
- if (ret)
- goto err;
- }
- if (index == 2)
- val = rdi->s2_mask;
- else
- val = 0;
- regmap_update_bits(rdi->clkr.regmap, rdi->s2_reg, rdi->s2_mask, val);
- /*
- * Wait at least 6 cycles of slowest clock
- * for the glitch-free MUX to fully switch sources.
- */
- udelay(1);
- if (index == 1)
- val = rdi->s_mask;
- else
- val = 0;
- regmap_update_bits(rdi->clkr.regmap, rdi->s_reg, rdi->s_mask, val);
- /*
- * Wait at least 6 cycles of slowest clock
- * for the glitch-free MUX to fully switch sources.
- */
- udelay(1);
- err:
- for (i--; i >= 0; i--) {
- struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
- clk_disable_unprepare(p->clk);
- }
- return ret;
- }
- static u8 pix_rdi_get_parent(struct clk_hw *hw)
- {
- u32 val;
- struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
- regmap_read(rdi->clkr.regmap, rdi->s2_reg, &val);
- if (val & rdi->s2_mask)
- return 2;
- regmap_read(rdi->clkr.regmap, rdi->s_reg, &val);
- if (val & rdi->s_mask)
- return 1;
- return 0;
- }
- static const struct clk_ops clk_ops_pix_rdi = {
- .enable = clk_enable_regmap,
- .disable = clk_disable_regmap,
- .set_parent = pix_rdi_set_parent,
- .get_parent = pix_rdi_get_parent,
- .determine_rate = __clk_mux_determine_rate,
- };
- static const struct clk_hw *pix_rdi_parents[] = {
- &csi0_clk.clkr.hw,
- &csi1_clk.clkr.hw,
- &csi2_clk.clkr.hw,
- };
- static struct clk_pix_rdi csi_pix_clk = {
- .s_reg = 0x0058,
- .s_mask = BIT(25),
- .s2_reg = 0x0238,
- .s2_mask = BIT(13),
- .clkr = {
- .enable_reg = 0x0058,
- .enable_mask = BIT(26),
- .hw.init = &(struct clk_init_data){
- .name = "csi_pix_clk",
- .parent_hws = pix_rdi_parents,
- .num_parents = ARRAY_SIZE(pix_rdi_parents),
- .ops = &clk_ops_pix_rdi,
- },
- },
- };
- static struct clk_pix_rdi csi_pix1_clk = {
- .s_reg = 0x0238,
- .s_mask = BIT(8),
- .s2_reg = 0x0238,
- .s2_mask = BIT(9),
- .clkr = {
- .enable_reg = 0x0238,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "csi_pix1_clk",
- .parent_hws = pix_rdi_parents,
- .num_parents = ARRAY_SIZE(pix_rdi_parents),
- .ops = &clk_ops_pix_rdi,
- },
- },
- };
- static struct clk_pix_rdi csi_rdi_clk = {
- .s_reg = 0x0058,
- .s_mask = BIT(12),
- .s2_reg = 0x0238,
- .s2_mask = BIT(12),
- .clkr = {
- .enable_reg = 0x0058,
- .enable_mask = BIT(13),
- .hw.init = &(struct clk_init_data){
- .name = "csi_rdi_clk",
- .parent_hws = pix_rdi_parents,
- .num_parents = ARRAY_SIZE(pix_rdi_parents),
- .ops = &clk_ops_pix_rdi,
- },
- },
- };
- static struct clk_pix_rdi csi_rdi1_clk = {
- .s_reg = 0x0238,
- .s_mask = BIT(0),
- .s2_reg = 0x0238,
- .s2_mask = BIT(1),
- .clkr = {
- .enable_reg = 0x0238,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "csi_rdi1_clk",
- .parent_hws = pix_rdi_parents,
- .num_parents = ARRAY_SIZE(pix_rdi_parents),
- .ops = &clk_ops_pix_rdi,
- },
- },
- };
- static struct clk_pix_rdi csi_rdi2_clk = {
- .s_reg = 0x0238,
- .s_mask = BIT(4),
- .s2_reg = 0x0238,
- .s2_mask = BIT(5),
- .clkr = {
- .enable_reg = 0x0238,
- .enable_mask = BIT(6),
- .hw.init = &(struct clk_init_data){
- .name = "csi_rdi2_clk",
- .parent_hws = pix_rdi_parents,
- .num_parents = ARRAY_SIZE(pix_rdi_parents),
- .ops = &clk_ops_pix_rdi,
- },
- },
- };
- static struct freq_tbl clk_tbl_csiphytimer[] = {
- { 85330000, P_PLL8, 1, 2, 9 },
- { 177780000, P_PLL2, 1, 2, 9 },
- { }
- };
- static struct clk_rcg csiphytimer_src = {
- .ns_reg = 0x0168,
- .md_reg = 0x0164,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 8,
- .reset_in_cc = true,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_csiphytimer,
- .clkr = {
- .enable_reg = 0x0160,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "csiphytimer_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch csiphy0_timer_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 17,
- .clkr = {
- .enable_reg = 0x0160,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csiphytimer_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "csiphy0_timer_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch csiphy1_timer_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 18,
- .clkr = {
- .enable_reg = 0x0160,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csiphytimer_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "csiphy1_timer_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch csiphy2_timer_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 30,
- .clkr = {
- .enable_reg = 0x0160,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &csiphytimer_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "csiphy2_timer_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_gfx2d[] = {
- F_MN( 27000000, P_PXO, 1, 0),
- F_MN( 48000000, P_PLL8, 1, 8),
- F_MN( 54857000, P_PLL8, 1, 7),
- F_MN( 64000000, P_PLL8, 1, 6),
- F_MN( 76800000, P_PLL8, 1, 5),
- F_MN( 96000000, P_PLL8, 1, 4),
- F_MN(128000000, P_PLL8, 1, 3),
- F_MN(145455000, P_PLL2, 2, 11),
- F_MN(160000000, P_PLL2, 1, 5),
- F_MN(177778000, P_PLL2, 2, 9),
- F_MN(200000000, P_PLL2, 1, 4),
- F_MN(228571000, P_PLL2, 2, 7),
- { }
- };
- static struct clk_dyn_rcg gfx2d0_src = {
- .ns_reg[0] = 0x0070,
- .ns_reg[1] = 0x0070,
- .md_reg[0] = 0x0064,
- .md_reg[1] = 0x0068,
- .bank_reg = 0x0060,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 25,
- .mnctr_mode_shift = 9,
- .n_val_shift = 20,
- .m_val_shift = 4,
- .width = 4,
- },
- .mn[1] = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 24,
- .mnctr_mode_shift = 6,
- .n_val_shift = 16,
- .m_val_shift = 4,
- .width = 4,
- },
- .s[0] = {
- .src_sel_shift = 3,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .mux_sel_bit = 11,
- .freq_tbl = clk_tbl_gfx2d,
- .clkr = {
- .enable_reg = 0x0060,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gfx2d0_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch gfx2d0_clk = {
- .halt_reg = 0x01c8,
- .halt_bit = 9,
- .clkr = {
- .enable_reg = 0x0060,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gfx2d0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gfx2d0_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_dyn_rcg gfx2d1_src = {
- .ns_reg[0] = 0x007c,
- .ns_reg[1] = 0x007c,
- .md_reg[0] = 0x0078,
- .md_reg[1] = 0x006c,
- .bank_reg = 0x0074,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 25,
- .mnctr_mode_shift = 9,
- .n_val_shift = 20,
- .m_val_shift = 4,
- .width = 4,
- },
- .mn[1] = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 24,
- .mnctr_mode_shift = 6,
- .n_val_shift = 16,
- .m_val_shift = 4,
- .width = 4,
- },
- .s[0] = {
- .src_sel_shift = 3,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .mux_sel_bit = 11,
- .freq_tbl = clk_tbl_gfx2d,
- .clkr = {
- .enable_reg = 0x0074,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gfx2d1_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch gfx2d1_clk = {
- .halt_reg = 0x01c8,
- .halt_bit = 14,
- .clkr = {
- .enable_reg = 0x0074,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gfx2d1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gfx2d1_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_gfx3d[] = {
- F_MN( 27000000, P_PXO, 1, 0),
- F_MN( 48000000, P_PLL8, 1, 8),
- F_MN( 54857000, P_PLL8, 1, 7),
- F_MN( 64000000, P_PLL8, 1, 6),
- F_MN( 76800000, P_PLL8, 1, 5),
- F_MN( 96000000, P_PLL8, 1, 4),
- F_MN(128000000, P_PLL8, 1, 3),
- F_MN(145455000, P_PLL2, 2, 11),
- F_MN(160000000, P_PLL2, 1, 5),
- F_MN(177778000, P_PLL2, 2, 9),
- F_MN(200000000, P_PLL2, 1, 4),
- F_MN(228571000, P_PLL2, 2, 7),
- F_MN(266667000, P_PLL2, 1, 3),
- F_MN(300000000, P_PLL3, 1, 4),
- F_MN(320000000, P_PLL2, 2, 5),
- F_MN(400000000, P_PLL2, 1, 2),
- { }
- };
- static struct freq_tbl clk_tbl_gfx3d_8064[] = {
- F_MN( 27000000, P_PXO, 0, 0),
- F_MN( 48000000, P_PLL8, 1, 8),
- F_MN( 54857000, P_PLL8, 1, 7),
- F_MN( 64000000, P_PLL8, 1, 6),
- F_MN( 76800000, P_PLL8, 1, 5),
- F_MN( 96000000, P_PLL8, 1, 4),
- F_MN(128000000, P_PLL8, 1, 3),
- F_MN(145455000, P_PLL2, 2, 11),
- F_MN(160000000, P_PLL2, 1, 5),
- F_MN(177778000, P_PLL2, 2, 9),
- F_MN(192000000, P_PLL8, 1, 2),
- F_MN(200000000, P_PLL2, 1, 4),
- F_MN(228571000, P_PLL2, 2, 7),
- F_MN(266667000, P_PLL2, 1, 3),
- F_MN(320000000, P_PLL2, 2, 5),
- F_MN(400000000, P_PLL2, 1, 2),
- F_MN(450000000, P_PLL15, 1, 2),
- { }
- };
- static struct clk_dyn_rcg gfx3d_src = {
- .ns_reg[0] = 0x008c,
- .ns_reg[1] = 0x008c,
- .md_reg[0] = 0x0084,
- .md_reg[1] = 0x0088,
- .bank_reg = 0x0080,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 25,
- .mnctr_mode_shift = 9,
- .n_val_shift = 18,
- .m_val_shift = 4,
- .width = 4,
- },
- .mn[1] = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 24,
- .mnctr_mode_shift = 6,
- .n_val_shift = 14,
- .m_val_shift = 4,
- .width = 4,
- },
- .s[0] = {
- .src_sel_shift = 3,
- .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
- },
- .mux_sel_bit = 11,
- .freq_tbl = clk_tbl_gfx3d,
- .clkr = {
- .enable_reg = 0x0080,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gfx3d_src",
- .parent_data = mmcc_pxo_pll8_pll2_pll3,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2_pll3),
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static const struct clk_init_data gfx3d_8064_init = {
- .name = "gfx3d_src",
- .parent_data = mmcc_pxo_pll8_pll2_pll15,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2_pll15),
- .ops = &clk_dyn_rcg_ops,
- };
- static struct clk_branch gfx3d_clk = {
- .halt_reg = 0x01c8,
- .halt_bit = 4,
- .clkr = {
- .enable_reg = 0x0080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gfx3d_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gfx3d_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_vcap[] = {
- F_MN( 27000000, P_PXO, 0, 0),
- F_MN( 54860000, P_PLL8, 1, 7),
- F_MN( 64000000, P_PLL8, 1, 6),
- F_MN( 76800000, P_PLL8, 1, 5),
- F_MN(128000000, P_PLL8, 1, 3),
- F_MN(160000000, P_PLL2, 1, 5),
- F_MN(200000000, P_PLL2, 1, 4),
- { }
- };
- static struct clk_dyn_rcg vcap_src = {
- .ns_reg[0] = 0x021c,
- .ns_reg[1] = 0x021c,
- .md_reg[0] = 0x01ec,
- .md_reg[1] = 0x0218,
- .bank_reg = 0x0178,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 23,
- .mnctr_mode_shift = 9,
- .n_val_shift = 18,
- .m_val_shift = 4,
- .width = 4,
- },
- .mn[1] = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 22,
- .mnctr_mode_shift = 6,
- .n_val_shift = 14,
- .m_val_shift = 4,
- .width = 4,
- },
- .s[0] = {
- .src_sel_shift = 3,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .mux_sel_bit = 11,
- .freq_tbl = clk_tbl_vcap,
- .clkr = {
- .enable_reg = 0x0178,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "vcap_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch vcap_clk = {
- .halt_reg = 0x0240,
- .halt_bit = 15,
- .clkr = {
- .enable_reg = 0x0178,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "vcap_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vcap_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch vcap_npl_clk = {
- .halt_reg = 0x0240,
- .halt_bit = 25,
- .clkr = {
- .enable_reg = 0x0178,
- .enable_mask = BIT(13),
- .hw.init = &(struct clk_init_data){
- .name = "vcap_npl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vcap_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_ijpeg[] = {
- { 27000000, P_PXO, 1, 0, 0 },
- { 36570000, P_PLL8, 1, 2, 21 },
- { 54860000, P_PLL8, 7, 0, 0 },
- { 96000000, P_PLL8, 4, 0, 0 },
- { 109710000, P_PLL8, 1, 2, 7 },
- { 128000000, P_PLL8, 3, 0, 0 },
- { 153600000, P_PLL8, 1, 2, 5 },
- { 200000000, P_PLL2, 4, 0, 0 },
- { 228571000, P_PLL2, 1, 2, 7 },
- { 266667000, P_PLL2, 1, 1, 3 },
- { 320000000, P_PLL2, 1, 2, 5 },
- { }
- };
- static struct clk_rcg ijpeg_src = {
- .ns_reg = 0x00a0,
- .md_reg = 0x009c,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 16,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_ijpeg,
- .clkr = {
- .enable_reg = 0x0098,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "ijpeg_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch ijpeg_clk = {
- .halt_reg = 0x01c8,
- .halt_bit = 24,
- .clkr = {
- .enable_reg = 0x0098,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "ijpeg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &ijpeg_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_jpegd[] = {
- { 64000000, P_PLL8, 6 },
- { 76800000, P_PLL8, 5 },
- { 96000000, P_PLL8, 4 },
- { 160000000, P_PLL2, 5 },
- { 200000000, P_PLL2, 4 },
- { }
- };
- static struct clk_rcg jpegd_src = {
- .ns_reg = 0x00ac,
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_jpegd,
- .clkr = {
- .enable_reg = 0x00a4,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "jpegd_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch jpegd_clk = {
- .halt_reg = 0x01c8,
- .halt_bit = 19,
- .clkr = {
- .enable_reg = 0x00a4,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "jpegd_clk",
- .parent_hws = (const struct clk_hw*[]){
- &jpegd_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_mdp[] = {
- { 9600000, P_PLL8, 1, 1, 40 },
- { 13710000, P_PLL8, 1, 1, 28 },
- { 27000000, P_PXO, 1, 0, 0 },
- { 29540000, P_PLL8, 1, 1, 13 },
- { 34910000, P_PLL8, 1, 1, 11 },
- { 38400000, P_PLL8, 1, 1, 10 },
- { 59080000, P_PLL8, 1, 2, 13 },
- { 76800000, P_PLL8, 1, 1, 5 },
- { 85330000, P_PLL8, 1, 2, 9 },
- { 96000000, P_PLL8, 1, 1, 4 },
- { 128000000, P_PLL8, 1, 1, 3 },
- { 160000000, P_PLL2, 1, 1, 5 },
- { 177780000, P_PLL2, 1, 2, 9 },
- { 200000000, P_PLL2, 1, 1, 4 },
- { 228571000, P_PLL2, 1, 2, 7 },
- { 266667000, P_PLL2, 1, 1, 3 },
- { }
- };
- static struct clk_dyn_rcg mdp_src = {
- .ns_reg[0] = 0x00d0,
- .ns_reg[1] = 0x00d0,
- .md_reg[0] = 0x00c4,
- .md_reg[1] = 0x00c8,
- .bank_reg = 0x00c0,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 31,
- .mnctr_mode_shift = 9,
- .n_val_shift = 22,
- .m_val_shift = 8,
- .width = 8,
- },
- .mn[1] = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 30,
- .mnctr_mode_shift = 6,
- .n_val_shift = 14,
- .m_val_shift = 8,
- .width = 8,
- },
- .s[0] = {
- .src_sel_shift = 3,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .mux_sel_bit = 11,
- .freq_tbl = clk_tbl_mdp,
- .clkr = {
- .enable_reg = 0x00c0,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "mdp_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch mdp_clk = {
- .halt_reg = 0x01d0,
- .halt_bit = 10,
- .clkr = {
- .enable_reg = 0x00c0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "mdp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &mdp_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch mdp_lut_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 13,
- .clkr = {
- .enable_reg = 0x016c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &mdp_src.clkr.hw
- },
- .num_parents = 1,
- .name = "mdp_lut_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch mdp_vsync_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 22,
- .clkr = {
- .enable_reg = 0x0058,
- .enable_mask = BIT(6),
- .hw.init = &(struct clk_init_data){
- .name = "mdp_vsync_clk",
- .parent_data = (const struct clk_parent_data[]){
- { .fw_name = "pxo", .name = "pxo_board" },
- },
- .num_parents = 1,
- .ops = &clk_branch_ops
- },
- },
- };
- static struct freq_tbl clk_tbl_rot[] = {
- { 27000000, P_PXO, 1 },
- { 29540000, P_PLL8, 13 },
- { 32000000, P_PLL8, 12 },
- { 38400000, P_PLL8, 10 },
- { 48000000, P_PLL8, 8 },
- { 54860000, P_PLL8, 7 },
- { 64000000, P_PLL8, 6 },
- { 76800000, P_PLL8, 5 },
- { 96000000, P_PLL8, 4 },
- { 100000000, P_PLL2, 8 },
- { 114290000, P_PLL2, 7 },
- { 133330000, P_PLL2, 6 },
- { 160000000, P_PLL2, 5 },
- { 200000000, P_PLL2, 4 },
- { }
- };
- static struct clk_dyn_rcg rot_src = {
- .ns_reg[0] = 0x00e8,
- .ns_reg[1] = 0x00e8,
- .bank_reg = 0x00e8,
- .p[0] = {
- .pre_div_shift = 22,
- .pre_div_width = 4,
- },
- .p[1] = {
- .pre_div_shift = 26,
- .pre_div_width = 4,
- },
- .s[0] = {
- .src_sel_shift = 16,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .s[1] = {
- .src_sel_shift = 19,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .mux_sel_bit = 30,
- .freq_tbl = clk_tbl_rot,
- .clkr = {
- .enable_reg = 0x00e0,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "rot_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch rot_clk = {
- .halt_reg = 0x01d0,
- .halt_bit = 15,
- .clkr = {
- .enable_reg = 0x00e0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "rot_clk",
- .parent_hws = (const struct clk_hw*[]){
- &rot_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct parent_map mmcc_pxo_hdmi_map[] = {
- { P_PXO, 0 },
- { P_HDMI_PLL, 3 }
- };
- static const struct clk_parent_data mmcc_pxo_hdmi[] = {
- { .fw_name = "pxo", .name = "pxo_board" },
- { .fw_name = "hdmipll", .name = "hdmi_pll" },
- };
- static struct freq_tbl clk_tbl_tv[] = {
- { .src = P_HDMI_PLL, .pre_div = 1 },
- { }
- };
- static struct clk_rcg tv_src = {
- .ns_reg = 0x00f4,
- .md_reg = 0x00f0,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 16,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_hdmi_map,
- },
- .freq_tbl = clk_tbl_tv,
- .clkr = {
- .enable_reg = 0x00ec,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "tv_src",
- .parent_data = mmcc_pxo_hdmi,
- .num_parents = ARRAY_SIZE(mmcc_pxo_hdmi),
- .ops = &clk_rcg_bypass_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch tv_enc_clk = {
- .halt_reg = 0x01d4,
- .halt_bit = 9,
- .clkr = {
- .enable_reg = 0x00ec,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &tv_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "tv_enc_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch tv_dac_clk = {
- .halt_reg = 0x01d4,
- .halt_bit = 10,
- .clkr = {
- .enable_reg = 0x00ec,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &tv_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "tv_dac_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch mdp_tv_clk = {
- .halt_reg = 0x01d4,
- .halt_bit = 12,
- .clkr = {
- .enable_reg = 0x00ec,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &tv_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "mdp_tv_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch hdmi_tv_clk = {
- .halt_reg = 0x01d4,
- .halt_bit = 11,
- .clkr = {
- .enable_reg = 0x00ec,
- .enable_mask = BIT(12),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &tv_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "hdmi_tv_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch rgb_tv_clk = {
- .halt_reg = 0x0240,
- .halt_bit = 27,
- .clkr = {
- .enable_reg = 0x0124,
- .enable_mask = BIT(14),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &tv_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "rgb_tv_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch npl_tv_clk = {
- .halt_reg = 0x0240,
- .halt_bit = 26,
- .clkr = {
- .enable_reg = 0x0124,
- .enable_mask = BIT(16),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &tv_src.clkr.hw,
- },
- .num_parents = 1,
- .name = "npl_tv_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch hdmi_app_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 25,
- .clkr = {
- .enable_reg = 0x005c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .parent_data = (const struct clk_parent_data[]){
- { .fw_name = "pxo", .name = "pxo_board" },
- },
- .num_parents = 1,
- .name = "hdmi_app_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct freq_tbl clk_tbl_vcodec[] = {
- F_MN( 27000000, P_PXO, 1, 0),
- F_MN( 32000000, P_PLL8, 1, 12),
- F_MN( 48000000, P_PLL8, 1, 8),
- F_MN( 54860000, P_PLL8, 1, 7),
- F_MN( 96000000, P_PLL8, 1, 4),
- F_MN(133330000, P_PLL2, 1, 6),
- F_MN(200000000, P_PLL2, 1, 4),
- F_MN(228570000, P_PLL2, 2, 7),
- F_MN(266670000, P_PLL2, 1, 3),
- { }
- };
- static struct clk_dyn_rcg vcodec_src = {
- .ns_reg[0] = 0x0100,
- .ns_reg[1] = 0x0100,
- .md_reg[0] = 0x00fc,
- .md_reg[1] = 0x0128,
- .bank_reg = 0x00f8,
- .mn[0] = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 31,
- .mnctr_mode_shift = 6,
- .n_val_shift = 11,
- .m_val_shift = 8,
- .width = 8,
- },
- .mn[1] = {
- .mnctr_en_bit = 10,
- .mnctr_reset_bit = 30,
- .mnctr_mode_shift = 11,
- .n_val_shift = 19,
- .m_val_shift = 8,
- .width = 8,
- },
- .s[0] = {
- .src_sel_shift = 27,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .mux_sel_bit = 13,
- .freq_tbl = clk_tbl_vcodec,
- .clkr = {
- .enable_reg = 0x00f8,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "vcodec_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch vcodec_clk = {
- .halt_reg = 0x01d0,
- .halt_bit = 29,
- .clkr = {
- .enable_reg = 0x00f8,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "vcodec_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vcodec_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_vpe[] = {
- { 27000000, P_PXO, 1 },
- { 34909000, P_PLL8, 11 },
- { 38400000, P_PLL8, 10 },
- { 64000000, P_PLL8, 6 },
- { 76800000, P_PLL8, 5 },
- { 96000000, P_PLL8, 4 },
- { 100000000, P_PLL2, 8 },
- { 160000000, P_PLL2, 5 },
- { }
- };
- static struct clk_rcg vpe_src = {
- .ns_reg = 0x0118,
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_vpe,
- .clkr = {
- .enable_reg = 0x0110,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "vpe_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch vpe_clk = {
- .halt_reg = 0x01c8,
- .halt_bit = 28,
- .clkr = {
- .enable_reg = 0x0110,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "vpe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vpe_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_vfe[] = {
- { 13960000, P_PLL8, 1, 2, 55 },
- { 27000000, P_PXO, 1, 0, 0 },
- { 36570000, P_PLL8, 1, 2, 21 },
- { 38400000, P_PLL8, 2, 1, 5 },
- { 45180000, P_PLL8, 1, 2, 17 },
- { 48000000, P_PLL8, 2, 1, 4 },
- { 54860000, P_PLL8, 1, 1, 7 },
- { 64000000, P_PLL8, 2, 1, 3 },
- { 76800000, P_PLL8, 1, 1, 5 },
- { 96000000, P_PLL8, 2, 1, 2 },
- { 109710000, P_PLL8, 1, 2, 7 },
- { 128000000, P_PLL8, 1, 1, 3 },
- { 153600000, P_PLL8, 1, 2, 5 },
- { 200000000, P_PLL2, 2, 1, 2 },
- { 228570000, P_PLL2, 1, 2, 7 },
- { 266667000, P_PLL2, 1, 1, 3 },
- { 320000000, P_PLL2, 1, 2, 5 },
- { }
- };
- static struct clk_rcg vfe_src = {
- .ns_reg = 0x0108,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 16,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 10,
- .pre_div_width = 1,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_pll8_pll2_map,
- },
- .freq_tbl = clk_tbl_vfe,
- .clkr = {
- .enable_reg = 0x0104,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "vfe_src",
- .parent_data = mmcc_pxo_pll8_pll2,
- .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch vfe_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 6,
- .clkr = {
- .enable_reg = 0x0104,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "vfe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vfe_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch vfe_csi_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 8,
- .clkr = {
- .enable_reg = 0x0104,
- .enable_mask = BIT(12),
- .hw.init = &(struct clk_init_data){
- .parent_hws = (const struct clk_hw*[]){
- &vfe_src.clkr.hw
- },
- .num_parents = 1,
- .name = "vfe_csi_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gmem_axi_clk = {
- .halt_reg = 0x01d8,
- .halt_bit = 6,
- .clkr = {
- .enable_reg = 0x0018,
- .enable_mask = BIT(24),
- .hw.init = &(struct clk_init_data){
- .name = "gmem_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch ijpeg_axi_clk = {
- .hwcg_reg = 0x0018,
- .hwcg_bit = 11,
- .halt_reg = 0x01d8,
- .halt_bit = 4,
- .clkr = {
- .enable_reg = 0x0018,
- .enable_mask = BIT(21),
- .hw.init = &(struct clk_init_data){
- .name = "ijpeg_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch mmss_imem_axi_clk = {
- .hwcg_reg = 0x0018,
- .hwcg_bit = 15,
- .halt_reg = 0x01d8,
- .halt_bit = 7,
- .clkr = {
- .enable_reg = 0x0018,
- .enable_mask = BIT(22),
- .hw.init = &(struct clk_init_data){
- .name = "mmss_imem_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch jpegd_axi_clk = {
- .halt_reg = 0x01d8,
- .halt_bit = 5,
- .clkr = {
- .enable_reg = 0x0018,
- .enable_mask = BIT(25),
- .hw.init = &(struct clk_init_data){
- .name = "jpegd_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vcodec_axi_b_clk = {
- .hwcg_reg = 0x0114,
- .hwcg_bit = 22,
- .halt_reg = 0x01e8,
- .halt_bit = 25,
- .clkr = {
- .enable_reg = 0x0114,
- .enable_mask = BIT(23),
- .hw.init = &(struct clk_init_data){
- .name = "vcodec_axi_b_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vcodec_axi_a_clk = {
- .hwcg_reg = 0x0114,
- .hwcg_bit = 24,
- .halt_reg = 0x01e8,
- .halt_bit = 26,
- .clkr = {
- .enable_reg = 0x0114,
- .enable_mask = BIT(25),
- .hw.init = &(struct clk_init_data){
- .name = "vcodec_axi_a_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vcodec_axi_clk = {
- .hwcg_reg = 0x0018,
- .hwcg_bit = 13,
- .halt_reg = 0x01d8,
- .halt_bit = 3,
- .clkr = {
- .enable_reg = 0x0018,
- .enable_mask = BIT(19),
- .hw.init = &(struct clk_init_data){
- .name = "vcodec_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vfe_axi_clk = {
- .halt_reg = 0x01d8,
- .halt_bit = 0,
- .clkr = {
- .enable_reg = 0x0018,
- .enable_mask = BIT(18),
- .hw.init = &(struct clk_init_data){
- .name = "vfe_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch mdp_axi_clk = {
- .hwcg_reg = 0x0018,
- .hwcg_bit = 16,
- .halt_reg = 0x01d8,
- .halt_bit = 8,
- .clkr = {
- .enable_reg = 0x0018,
- .enable_mask = BIT(23),
- .hw.init = &(struct clk_init_data){
- .name = "mdp_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch rot_axi_clk = {
- .hwcg_reg = 0x0020,
- .hwcg_bit = 25,
- .halt_reg = 0x01d8,
- .halt_bit = 2,
- .clkr = {
- .enable_reg = 0x0020,
- .enable_mask = BIT(24),
- .hw.init = &(struct clk_init_data){
- .name = "rot_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vcap_axi_clk = {
- .halt_reg = 0x0240,
- .halt_bit = 20,
- .hwcg_reg = 0x0244,
- .hwcg_bit = 11,
- .clkr = {
- .enable_reg = 0x0244,
- .enable_mask = BIT(12),
- .hw.init = &(struct clk_init_data){
- .name = "vcap_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vpe_axi_clk = {
- .hwcg_reg = 0x0020,
- .hwcg_bit = 27,
- .halt_reg = 0x01d8,
- .halt_bit = 1,
- .clkr = {
- .enable_reg = 0x0020,
- .enable_mask = BIT(26),
- .hw.init = &(struct clk_init_data){
- .name = "vpe_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch gfx3d_axi_clk = {
- .hwcg_reg = 0x0244,
- .hwcg_bit = 24,
- .halt_reg = 0x0240,
- .halt_bit = 30,
- .clkr = {
- .enable_reg = 0x0244,
- .enable_mask = BIT(25),
- .hw.init = &(struct clk_init_data){
- .name = "gfx3d_axi_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch amp_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 18,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(24),
- .hw.init = &(struct clk_init_data){
- .name = "amp_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch csi_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 16,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "csi_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch dsi_m_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 19,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "dsi_m_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch dsi_s_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 20,
- .halt_reg = 0x01dc,
- .halt_bit = 21,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(18),
- .hw.init = &(struct clk_init_data){
- .name = "dsi_s_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch dsi2_m_ahb_clk = {
- .halt_reg = 0x01d8,
- .halt_bit = 18,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(17),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_m_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch dsi2_s_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 15,
- .halt_reg = 0x01dc,
- .halt_bit = 20,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(22),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_s_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_rcg dsi1_src = {
- .ns_reg = 0x0054,
- .md_reg = 0x0050,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_dsi2_dsi1_map,
- },
- .clkr = {
- .enable_reg = 0x004c,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "dsi1_src",
- .parent_data = mmcc_pxo_dsi2_dsi1,
- .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1),
- .ops = &clk_rcg_bypass2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch dsi1_clk = {
- .halt_reg = 0x01d0,
- .halt_bit = 2,
- .clkr = {
- .enable_reg = 0x004c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "dsi1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &dsi1_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg dsi2_src = {
- .ns_reg = 0x012c,
- .md_reg = 0x00a8,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 24,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 14,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_dsi2_dsi1_map,
- },
- .clkr = {
- .enable_reg = 0x003c,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_src",
- .parent_data = mmcc_pxo_dsi2_dsi1,
- .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1),
- .ops = &clk_rcg_bypass2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch dsi2_clk = {
- .halt_reg = 0x01d0,
- .halt_bit = 20,
- .clkr = {
- .enable_reg = 0x003c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &dsi2_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg dsi1_byte_src = {
- .ns_reg = 0x00b0,
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
- },
- .clkr = {
- .enable_reg = 0x0090,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "dsi1_byte_src",
- .parent_data = mmcc_pxo_dsi1_dsi2_byte,
- .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte),
- .ops = &clk_rcg_bypass2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch dsi1_byte_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 21,
- .clkr = {
- .enable_reg = 0x0090,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "dsi1_byte_clk",
- .parent_hws = (const struct clk_hw*[]){
- &dsi1_byte_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg dsi2_byte_src = {
- .ns_reg = 0x012c,
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
- },
- .clkr = {
- .enable_reg = 0x0130,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_byte_src",
- .parent_data = mmcc_pxo_dsi1_dsi2_byte,
- .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte),
- .ops = &clk_rcg_bypass2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch dsi2_byte_clk = {
- .halt_reg = 0x01cc,
- .halt_bit = 20,
- .clkr = {
- .enable_reg = 0x00b4,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_byte_clk",
- .parent_hws = (const struct clk_hw*[]){
- &dsi2_byte_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg dsi1_esc_src = {
- .ns_reg = 0x0011c,
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
- },
- .clkr = {
- .enable_reg = 0x00cc,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "dsi1_esc_src",
- .parent_data = mmcc_pxo_dsi1_dsi2_byte,
- .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte),
- .ops = &clk_rcg_esc_ops,
- },
- },
- };
- static struct clk_branch dsi1_esc_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 1,
- .clkr = {
- .enable_reg = 0x00cc,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "dsi1_esc_clk",
- .parent_hws = (const struct clk_hw*[]){
- &dsi1_esc_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg dsi2_esc_src = {
- .ns_reg = 0x0150,
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
- },
- .clkr = {
- .enable_reg = 0x013c,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_esc_src",
- .parent_data = mmcc_pxo_dsi1_dsi2_byte,
- .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte),
- .ops = &clk_rcg_esc_ops,
- },
- },
- };
- static struct clk_branch dsi2_esc_clk = {
- .halt_reg = 0x01e8,
- .halt_bit = 3,
- .clkr = {
- .enable_reg = 0x013c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_esc_clk",
- .parent_hws = (const struct clk_hw*[]){
- &dsi2_esc_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg dsi1_pixel_src = {
- .ns_reg = 0x0138,
- .md_reg = 0x0134,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 16,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_dsi2_dsi1_map,
- },
- .clkr = {
- .enable_reg = 0x0130,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "dsi1_pixel_src",
- .parent_data = mmcc_pxo_dsi2_dsi1,
- .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1),
- .ops = &clk_rcg_pixel_ops,
- },
- },
- };
- static struct clk_branch dsi1_pixel_clk = {
- .halt_reg = 0x01d0,
- .halt_bit = 6,
- .clkr = {
- .enable_reg = 0x0130,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "mdp_pclk1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &dsi1_pixel_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg dsi2_pixel_src = {
- .ns_reg = 0x00e4,
- .md_reg = 0x00b8,
- .mn = {
- .mnctr_en_bit = 5,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 6,
- .n_val_shift = 16,
- .m_val_shift = 8,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 12,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = mmcc_pxo_dsi2_dsi1_map,
- },
- .clkr = {
- .enable_reg = 0x0094,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "dsi2_pixel_src",
- .parent_data = mmcc_pxo_dsi2_dsi1,
- .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1),
- .ops = &clk_rcg_pixel_ops,
- },
- },
- };
- static struct clk_branch dsi2_pixel_clk = {
- .halt_reg = 0x01d0,
- .halt_bit = 19,
- .clkr = {
- .enable_reg = 0x0094,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "mdp_pclk2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &dsi2_pixel_src.clkr.hw
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gfx2d0_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 28,
- .halt_reg = 0x01dc,
- .halt_bit = 2,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(19),
- .hw.init = &(struct clk_init_data){
- .name = "gfx2d0_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch gfx2d1_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 29,
- .halt_reg = 0x01dc,
- .halt_bit = 3,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gfx2d1_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch gfx3d_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 27,
- .halt_reg = 0x01dc,
- .halt_bit = 4,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(3),
- .hw.init = &(struct clk_init_data){
- .name = "gfx3d_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch hdmi_m_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 21,
- .halt_reg = 0x01dc,
- .halt_bit = 5,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(14),
- .hw.init = &(struct clk_init_data){
- .name = "hdmi_m_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch hdmi_s_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 22,
- .halt_reg = 0x01dc,
- .halt_bit = 6,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "hdmi_s_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch ijpeg_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 9,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(5),
- .hw.init = &(struct clk_init_data){
- .name = "ijpeg_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch mmss_imem_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 12,
- .halt_reg = 0x01dc,
- .halt_bit = 10,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(6),
- .hw.init = &(struct clk_init_data){
- .name = "mmss_imem_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch jpegd_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 7,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(21),
- .hw.init = &(struct clk_init_data){
- .name = "jpegd_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch mdp_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 11,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "mdp_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch rot_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 13,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(12),
- .hw.init = &(struct clk_init_data){
- .name = "rot_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch smmu_ahb_clk = {
- .hwcg_reg = 0x0008,
- .hwcg_bit = 26,
- .halt_reg = 0x01dc,
- .halt_bit = 22,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(15),
- .hw.init = &(struct clk_init_data){
- .name = "smmu_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch tv_enc_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 23,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(25),
- .hw.init = &(struct clk_init_data){
- .name = "tv_enc_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vcap_ahb_clk = {
- .halt_reg = 0x0240,
- .halt_bit = 23,
- .clkr = {
- .enable_reg = 0x0248,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "vcap_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vcodec_ahb_clk = {
- .hwcg_reg = 0x0038,
- .hwcg_bit = 26,
- .halt_reg = 0x01dc,
- .halt_bit = 12,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "vcodec_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vfe_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 14,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(13),
- .hw.init = &(struct clk_init_data){
- .name = "vfe_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch vpe_ahb_clk = {
- .halt_reg = 0x01dc,
- .halt_bit = 15,
- .clkr = {
- .enable_reg = 0x0008,
- .enable_mask = BIT(16),
- .hw.init = &(struct clk_init_data){
- .name = "vpe_ahb_clk",
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_regmap *mmcc_msm8960_clks[] = {
- [TV_ENC_AHB_CLK] = &tv_enc_ahb_clk.clkr,
- [AMP_AHB_CLK] = &_ahb_clk.clkr,
- [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
- [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
- [GFX2D0_AHB_CLK] = &gfx2d0_ahb_clk.clkr,
- [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
- [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
- [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
- [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
- [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
- [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
- [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
- [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
- [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
- [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
- [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
- [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
- [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
- [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
- [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
- [GFX2D1_AHB_CLK] = &gfx2d1_ahb_clk.clkr,
- [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
- [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
- [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
- [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
- [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
- [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
- [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
- [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
- [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
- [ROT_AXI_CLK] = &rot_axi_clk.clkr,
- [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
- [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
- [CSI0_SRC] = &csi0_src.clkr,
- [CSI0_CLK] = &csi0_clk.clkr,
- [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
- [CSI1_SRC] = &csi1_src.clkr,
- [CSI1_CLK] = &csi1_clk.clkr,
- [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
- [CSI2_SRC] = &csi2_src.clkr,
- [CSI2_CLK] = &csi2_clk.clkr,
- [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
- [DSI_SRC] = &dsi1_src.clkr,
- [DSI_CLK] = &dsi1_clk.clkr,
- [CSI_PIX_CLK] = &csi_pix_clk.clkr,
- [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
- [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
- [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
- [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
- [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
- [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
- [GFX2D0_SRC] = &gfx2d0_src.clkr,
- [GFX2D0_CLK] = &gfx2d0_clk.clkr,
- [GFX2D1_SRC] = &gfx2d1_src.clkr,
- [GFX2D1_CLK] = &gfx2d1_clk.clkr,
- [GFX3D_SRC] = &gfx3d_src.clkr,
- [GFX3D_CLK] = &gfx3d_clk.clkr,
- [IJPEG_SRC] = &ijpeg_src.clkr,
- [IJPEG_CLK] = &ijpeg_clk.clkr,
- [JPEGD_SRC] = &jpegd_src.clkr,
- [JPEGD_CLK] = &jpegd_clk.clkr,
- [MDP_SRC] = &mdp_src.clkr,
- [MDP_CLK] = &mdp_clk.clkr,
- [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
- [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr,
- [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr,
- [DSI2_SRC] = &dsi2_src.clkr,
- [DSI2_CLK] = &dsi2_clk.clkr,
- [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr,
- [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr,
- [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr,
- [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr,
- [DSI1_ESC_SRC] = &dsi1_esc_src.clkr,
- [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr,
- [DSI2_ESC_SRC] = &dsi2_esc_src.clkr,
- [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr,
- [ROT_SRC] = &rot_src.clkr,
- [ROT_CLK] = &rot_clk.clkr,
- [TV_ENC_CLK] = &tv_enc_clk.clkr,
- [TV_DAC_CLK] = &tv_dac_clk.clkr,
- [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
- [MDP_TV_CLK] = &mdp_tv_clk.clkr,
- [TV_SRC] = &tv_src.clkr,
- [VCODEC_SRC] = &vcodec_src.clkr,
- [VCODEC_CLK] = &vcodec_clk.clkr,
- [VFE_SRC] = &vfe_src.clkr,
- [VFE_CLK] = &vfe_clk.clkr,
- [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
- [VPE_SRC] = &vpe_src.clkr,
- [VPE_CLK] = &vpe_clk.clkr,
- [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr,
- [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr,
- [CAMCLK0_SRC] = &camclk0_src.clkr,
- [CAMCLK0_CLK] = &camclk0_clk.clkr,
- [CAMCLK1_SRC] = &camclk1_src.clkr,
- [CAMCLK1_CLK] = &camclk1_clk.clkr,
- [CAMCLK2_SRC] = &camclk2_src.clkr,
- [CAMCLK2_CLK] = &camclk2_clk.clkr,
- [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
- [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
- [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
- [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
- [PLL2] = &pll2.clkr,
- };
- static const struct qcom_reset_map mmcc_msm8960_resets[] = {
- [VPE_AXI_RESET] = { 0x0208, 15 },
- [IJPEG_AXI_RESET] = { 0x0208, 14 },
- [MPD_AXI_RESET] = { 0x0208, 13 },
- [VFE_AXI_RESET] = { 0x0208, 9 },
- [SP_AXI_RESET] = { 0x0208, 8 },
- [VCODEC_AXI_RESET] = { 0x0208, 7 },
- [ROT_AXI_RESET] = { 0x0208, 6 },
- [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
- [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
- [FAB_S3_AXI_RESET] = { 0x0208, 3 },
- [FAB_S2_AXI_RESET] = { 0x0208, 2 },
- [FAB_S1_AXI_RESET] = { 0x0208, 1 },
- [FAB_S0_AXI_RESET] = { 0x0208 },
- [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
- [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
- [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
- [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
- [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
- [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
- [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
- [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
- [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
- [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
- [SMMU_GFX2D0_AHB_RESET] = { 0x020c, 21 },
- [SMMU_GFX2D1_AHB_RESET] = { 0x020c, 20 },
- [APU_AHB_RESET] = { 0x020c, 18 },
- [CSI_AHB_RESET] = { 0x020c, 17 },
- [TV_ENC_AHB_RESET] = { 0x020c, 15 },
- [VPE_AHB_RESET] = { 0x020c, 14 },
- [FABRIC_AHB_RESET] = { 0x020c, 13 },
- [GFX2D0_AHB_RESET] = { 0x020c, 12 },
- [GFX2D1_AHB_RESET] = { 0x020c, 11 },
- [GFX3D_AHB_RESET] = { 0x020c, 10 },
- [HDMI_AHB_RESET] = { 0x020c, 9 },
- [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
- [IJPEG_AHB_RESET] = { 0x020c, 7 },
- [DSI_M_AHB_RESET] = { 0x020c, 6 },
- [DSI_S_AHB_RESET] = { 0x020c, 5 },
- [JPEGD_AHB_RESET] = { 0x020c, 4 },
- [MDP_AHB_RESET] = { 0x020c, 3 },
- [ROT_AHB_RESET] = { 0x020c, 2 },
- [VCODEC_AHB_RESET] = { 0x020c, 1 },
- [VFE_AHB_RESET] = { 0x020c, 0 },
- [DSI2_M_AHB_RESET] = { 0x0210, 31 },
- [DSI2_S_AHB_RESET] = { 0x0210, 30 },
- [CSIPHY2_RESET] = { 0x0210, 29 },
- [CSI_PIX1_RESET] = { 0x0210, 28 },
- [CSIPHY0_RESET] = { 0x0210, 27 },
- [CSIPHY1_RESET] = { 0x0210, 26 },
- [DSI2_RESET] = { 0x0210, 25 },
- [VFE_CSI_RESET] = { 0x0210, 24 },
- [MDP_RESET] = { 0x0210, 21 },
- [AMP_RESET] = { 0x0210, 20 },
- [JPEGD_RESET] = { 0x0210, 19 },
- [CSI1_RESET] = { 0x0210, 18 },
- [VPE_RESET] = { 0x0210, 17 },
- [MMSS_FABRIC_RESET] = { 0x0210, 16 },
- [VFE_RESET] = { 0x0210, 15 },
- [GFX2D0_RESET] = { 0x0210, 14 },
- [GFX2D1_RESET] = { 0x0210, 13 },
- [GFX3D_RESET] = { 0x0210, 12 },
- [HDMI_RESET] = { 0x0210, 11 },
- [MMSS_IMEM_RESET] = { 0x0210, 10 },
- [IJPEG_RESET] = { 0x0210, 9 },
- [CSI0_RESET] = { 0x0210, 8 },
- [DSI_RESET] = { 0x0210, 7 },
- [VCODEC_RESET] = { 0x0210, 6 },
- [MDP_TV_RESET] = { 0x0210, 4 },
- [MDP_VSYNC_RESET] = { 0x0210, 3 },
- [ROT_RESET] = { 0x0210, 2 },
- [TV_HDMI_RESET] = { 0x0210, 1 },
- [TV_ENC_RESET] = { 0x0210 },
- [CSI2_RESET] = { 0x0214, 2 },
- [CSI_RDI1_RESET] = { 0x0214, 1 },
- [CSI_RDI2_RESET] = { 0x0214 },
- };
- static struct clk_regmap *mmcc_apq8064_clks[] = {
- [AMP_AHB_CLK] = &_ahb_clk.clkr,
- [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
- [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
- [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
- [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
- [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
- [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
- [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
- [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
- [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
- [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
- [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
- [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
- [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
- [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
- [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
- [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
- [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
- [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
- [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
- [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
- [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
- [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
- [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
- [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
- [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
- [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
- [ROT_AXI_CLK] = &rot_axi_clk.clkr,
- [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
- [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
- [CSI0_SRC] = &csi0_src.clkr,
- [CSI0_CLK] = &csi0_clk.clkr,
- [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
- [CSI1_SRC] = &csi1_src.clkr,
- [CSI1_CLK] = &csi1_clk.clkr,
- [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
- [CSI2_SRC] = &csi2_src.clkr,
- [CSI2_CLK] = &csi2_clk.clkr,
- [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
- [DSI_SRC] = &dsi1_src.clkr,
- [DSI_CLK] = &dsi1_clk.clkr,
- [CSI_PIX_CLK] = &csi_pix_clk.clkr,
- [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
- [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
- [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
- [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
- [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
- [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
- [GFX3D_SRC] = &gfx3d_src.clkr,
- [GFX3D_CLK] = &gfx3d_clk.clkr,
- [IJPEG_SRC] = &ijpeg_src.clkr,
- [IJPEG_CLK] = &ijpeg_clk.clkr,
- [JPEGD_SRC] = &jpegd_src.clkr,
- [JPEGD_CLK] = &jpegd_clk.clkr,
- [MDP_SRC] = &mdp_src.clkr,
- [MDP_CLK] = &mdp_clk.clkr,
- [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
- [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr,
- [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr,
- [DSI2_SRC] = &dsi2_src.clkr,
- [DSI2_CLK] = &dsi2_clk.clkr,
- [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr,
- [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr,
- [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr,
- [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr,
- [DSI1_ESC_SRC] = &dsi1_esc_src.clkr,
- [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr,
- [DSI2_ESC_SRC] = &dsi2_esc_src.clkr,
- [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr,
- [ROT_SRC] = &rot_src.clkr,
- [ROT_CLK] = &rot_clk.clkr,
- [TV_DAC_CLK] = &tv_dac_clk.clkr,
- [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
- [MDP_TV_CLK] = &mdp_tv_clk.clkr,
- [TV_SRC] = &tv_src.clkr,
- [VCODEC_SRC] = &vcodec_src.clkr,
- [VCODEC_CLK] = &vcodec_clk.clkr,
- [VFE_SRC] = &vfe_src.clkr,
- [VFE_CLK] = &vfe_clk.clkr,
- [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
- [VPE_SRC] = &vpe_src.clkr,
- [VPE_CLK] = &vpe_clk.clkr,
- [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr,
- [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr,
- [CAMCLK0_SRC] = &camclk0_src.clkr,
- [CAMCLK0_CLK] = &camclk0_clk.clkr,
- [CAMCLK1_SRC] = &camclk1_src.clkr,
- [CAMCLK1_CLK] = &camclk1_clk.clkr,
- [CAMCLK2_SRC] = &camclk2_src.clkr,
- [CAMCLK2_CLK] = &camclk2_clk.clkr,
- [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
- [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
- [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
- [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
- [PLL2] = &pll2.clkr,
- [RGB_TV_CLK] = &rgb_tv_clk.clkr,
- [NPL_TV_CLK] = &npl_tv_clk.clkr,
- [VCAP_AHB_CLK] = &vcap_ahb_clk.clkr,
- [VCAP_AXI_CLK] = &vcap_axi_clk.clkr,
- [VCAP_SRC] = &vcap_src.clkr,
- [VCAP_CLK] = &vcap_clk.clkr,
- [VCAP_NPL_CLK] = &vcap_npl_clk.clkr,
- [PLL15] = &pll15.clkr,
- };
- static const struct qcom_reset_map mmcc_apq8064_resets[] = {
- [GFX3D_AXI_RESET] = { 0x0208, 17 },
- [VCAP_AXI_RESET] = { 0x0208, 16 },
- [VPE_AXI_RESET] = { 0x0208, 15 },
- [IJPEG_AXI_RESET] = { 0x0208, 14 },
- [MPD_AXI_RESET] = { 0x0208, 13 },
- [VFE_AXI_RESET] = { 0x0208, 9 },
- [SP_AXI_RESET] = { 0x0208, 8 },
- [VCODEC_AXI_RESET] = { 0x0208, 7 },
- [ROT_AXI_RESET] = { 0x0208, 6 },
- [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
- [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
- [FAB_S3_AXI_RESET] = { 0x0208, 3 },
- [FAB_S2_AXI_RESET] = { 0x0208, 2 },
- [FAB_S1_AXI_RESET] = { 0x0208, 1 },
- [FAB_S0_AXI_RESET] = { 0x0208 },
- [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
- [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
- [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
- [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
- [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
- [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
- [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
- [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
- [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
- [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
- [APU_AHB_RESET] = { 0x020c, 18 },
- [CSI_AHB_RESET] = { 0x020c, 17 },
- [TV_ENC_AHB_RESET] = { 0x020c, 15 },
- [VPE_AHB_RESET] = { 0x020c, 14 },
- [FABRIC_AHB_RESET] = { 0x020c, 13 },
- [GFX3D_AHB_RESET] = { 0x020c, 10 },
- [HDMI_AHB_RESET] = { 0x020c, 9 },
- [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
- [IJPEG_AHB_RESET] = { 0x020c, 7 },
- [DSI_M_AHB_RESET] = { 0x020c, 6 },
- [DSI_S_AHB_RESET] = { 0x020c, 5 },
- [JPEGD_AHB_RESET] = { 0x020c, 4 },
- [MDP_AHB_RESET] = { 0x020c, 3 },
- [ROT_AHB_RESET] = { 0x020c, 2 },
- [VCODEC_AHB_RESET] = { 0x020c, 1 },
- [VFE_AHB_RESET] = { 0x020c, 0 },
- [SMMU_VCAP_AHB_RESET] = { 0x0200, 3 },
- [VCAP_AHB_RESET] = { 0x0200, 2 },
- [DSI2_M_AHB_RESET] = { 0x0200, 1 },
- [DSI2_S_AHB_RESET] = { 0x0200, 0 },
- [CSIPHY2_RESET] = { 0x0210, 31 },
- [CSI_PIX1_RESET] = { 0x0210, 30 },
- [CSIPHY0_RESET] = { 0x0210, 29 },
- [CSIPHY1_RESET] = { 0x0210, 28 },
- [CSI_RDI_RESET] = { 0x0210, 27 },
- [CSI_PIX_RESET] = { 0x0210, 26 },
- [DSI2_RESET] = { 0x0210, 25 },
- [VFE_CSI_RESET] = { 0x0210, 24 },
- [MDP_RESET] = { 0x0210, 21 },
- [AMP_RESET] = { 0x0210, 20 },
- [JPEGD_RESET] = { 0x0210, 19 },
- [CSI1_RESET] = { 0x0210, 18 },
- [VPE_RESET] = { 0x0210, 17 },
- [MMSS_FABRIC_RESET] = { 0x0210, 16 },
- [VFE_RESET] = { 0x0210, 15 },
- [GFX3D_RESET] = { 0x0210, 12 },
- [HDMI_RESET] = { 0x0210, 11 },
- [MMSS_IMEM_RESET] = { 0x0210, 10 },
- [IJPEG_RESET] = { 0x0210, 9 },
- [CSI0_RESET] = { 0x0210, 8 },
- [DSI_RESET] = { 0x0210, 7 },
- [VCODEC_RESET] = { 0x0210, 6 },
- [MDP_TV_RESET] = { 0x0210, 4 },
- [MDP_VSYNC_RESET] = { 0x0210, 3 },
- [ROT_RESET] = { 0x0210, 2 },
- [TV_HDMI_RESET] = { 0x0210, 1 },
- [VCAP_NPL_RESET] = { 0x0214, 4 },
- [VCAP_RESET] = { 0x0214, 3 },
- [CSI2_RESET] = { 0x0214, 2 },
- [CSI_RDI1_RESET] = { 0x0214, 1 },
- [CSI_RDI2_RESET] = { 0x0214 },
- };
- static const struct regmap_config mmcc_msm8960_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x334,
- .fast_io = true,
- };
- static const struct regmap_config mmcc_apq8064_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x350,
- .fast_io = true,
- };
- static const struct qcom_cc_desc mmcc_msm8960_desc = {
- .config = &mmcc_msm8960_regmap_config,
- .clks = mmcc_msm8960_clks,
- .num_clks = ARRAY_SIZE(mmcc_msm8960_clks),
- .resets = mmcc_msm8960_resets,
- .num_resets = ARRAY_SIZE(mmcc_msm8960_resets),
- };
- static const struct qcom_cc_desc mmcc_apq8064_desc = {
- .config = &mmcc_apq8064_regmap_config,
- .clks = mmcc_apq8064_clks,
- .num_clks = ARRAY_SIZE(mmcc_apq8064_clks),
- .resets = mmcc_apq8064_resets,
- .num_resets = ARRAY_SIZE(mmcc_apq8064_resets),
- };
- static const struct of_device_id mmcc_msm8960_match_table[] = {
- { .compatible = "qcom,mmcc-msm8960", .data = &mmcc_msm8960_desc },
- { .compatible = "qcom,mmcc-apq8064", .data = &mmcc_apq8064_desc },
- { }
- };
- MODULE_DEVICE_TABLE(of, mmcc_msm8960_match_table);
- static int mmcc_msm8960_probe(struct platform_device *pdev)
- {
- const struct of_device_id *match;
- struct regmap *regmap;
- bool is_8064;
- struct device *dev = &pdev->dev;
- match = of_match_device(mmcc_msm8960_match_table, dev);
- if (!match)
- return -EINVAL;
- is_8064 = of_device_is_compatible(dev->of_node, "qcom,mmcc-apq8064");
- if (is_8064) {
- gfx3d_src.freq_tbl = clk_tbl_gfx3d_8064;
- gfx3d_src.clkr.hw.init = &gfx3d_8064_init;
- gfx3d_src.s[0].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
- gfx3d_src.s[1].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
- }
- regmap = qcom_cc_map(pdev, match->data);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- clk_pll_configure_sr(&pll15, regmap, &pll15_config, false);
- return qcom_cc_really_probe(pdev, match->data, regmap);
- }
- static struct platform_driver mmcc_msm8960_driver = {
- .probe = mmcc_msm8960_probe,
- .driver = {
- .name = "mmcc-msm8960",
- .of_match_table = mmcc_msm8960_match_table,
- },
- };
- module_platform_driver(mmcc_msm8960_driver);
- MODULE_DESCRIPTION("QCOM MMCC MSM8960 Driver");
- MODULE_LICENSE("GPL v2");
- MODULE_ALIAS("platform:mmcc-msm8960");
|