mmcc-msm8960.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/delay.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/of_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/regmap.h>
  16. #include <linux/reset-controller.h>
  17. #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
  18. #include <dt-bindings/reset/qcom,mmcc-msm8960.h>
  19. #include "common.h"
  20. #include "clk-regmap.h"
  21. #include "clk-pll.h"
  22. #include "clk-rcg.h"
  23. #include "clk-branch.h"
  24. #include "reset.h"
  25. enum {
  26. P_PXO,
  27. P_PLL8,
  28. P_PLL2,
  29. P_PLL3,
  30. P_PLL15,
  31. P_HDMI_PLL,
  32. P_DSI1_PLL_DSICLK,
  33. P_DSI2_PLL_DSICLK,
  34. P_DSI1_PLL_BYTECLK,
  35. P_DSI2_PLL_BYTECLK,
  36. };
  37. #define F_MN(f, s, _m, _n) { .freq = f, .src = s, .m = _m, .n = _n }
  38. static struct clk_pll pll2 = {
  39. .l_reg = 0x320,
  40. .m_reg = 0x324,
  41. .n_reg = 0x328,
  42. .config_reg = 0x32c,
  43. .mode_reg = 0x31c,
  44. .status_reg = 0x334,
  45. .status_bit = 16,
  46. .clkr.hw.init = &(struct clk_init_data){
  47. .name = "pll2",
  48. .parent_data = (const struct clk_parent_data[]){
  49. { .fw_name = "pxo", .name = "pxo_board" },
  50. },
  51. .num_parents = 1,
  52. .ops = &clk_pll_ops,
  53. },
  54. };
  55. static struct clk_pll pll15 = {
  56. .l_reg = 0x33c,
  57. .m_reg = 0x340,
  58. .n_reg = 0x344,
  59. .config_reg = 0x348,
  60. .mode_reg = 0x338,
  61. .status_reg = 0x350,
  62. .status_bit = 16,
  63. .clkr.hw.init = &(struct clk_init_data){
  64. .name = "pll15",
  65. .parent_data = (const struct clk_parent_data[]){
  66. { .fw_name = "pxo", .name = "pxo_board" },
  67. },
  68. .num_parents = 1,
  69. .ops = &clk_pll_ops,
  70. },
  71. };
  72. static const struct pll_config pll15_config = {
  73. .l = 33,
  74. .m = 1,
  75. .n = 3,
  76. .vco_val = 0x2 << 16,
  77. .vco_mask = 0x3 << 16,
  78. .pre_div_val = 0x0,
  79. .pre_div_mask = BIT(19),
  80. .post_div_val = 0x0,
  81. .post_div_mask = 0x3 << 20,
  82. .mn_ena_mask = BIT(22),
  83. .main_output_mask = BIT(23),
  84. };
  85. static const struct parent_map mmcc_pxo_pll8_pll2_map[] = {
  86. { P_PXO, 0 },
  87. { P_PLL8, 2 },
  88. { P_PLL2, 1 }
  89. };
  90. static const struct clk_parent_data mmcc_pxo_pll8_pll2[] = {
  91. { .fw_name = "pxo", .name = "pxo_board" },
  92. { .fw_name = "pll8_vote", .name = "pll8_vote" },
  93. { .hw = &pll2.clkr.hw },
  94. };
  95. static const struct parent_map mmcc_pxo_pll8_pll2_pll3_map[] = {
  96. { P_PXO, 0 },
  97. { P_PLL8, 2 },
  98. { P_PLL2, 1 },
  99. { P_PLL3, 3 }
  100. };
  101. static const struct clk_parent_data mmcc_pxo_pll8_pll2_pll15[] = {
  102. { .fw_name = "pxo", .name = "pxo_board" },
  103. { .fw_name = "pll8_vote", .name = "pll8_vote" },
  104. { .hw = &pll2.clkr.hw },
  105. { .hw = &pll15.clkr.hw },
  106. };
  107. static const struct parent_map mmcc_pxo_pll8_pll2_pll15_map[] = {
  108. { P_PXO, 0 },
  109. { P_PLL8, 2 },
  110. { P_PLL2, 1 },
  111. { P_PLL15, 3 }
  112. };
  113. static const struct clk_parent_data mmcc_pxo_pll8_pll2_pll3[] = {
  114. { .fw_name = "pxo", .name = "pxo_board" },
  115. { .fw_name = "pll8_vote", .name = "pll8_vote" },
  116. { .hw = &pll2.clkr.hw },
  117. { .fw_name = "pll3", .name = "pll3" },
  118. };
  119. static const struct parent_map mmcc_pxo_dsi2_dsi1_map[] = {
  120. { P_PXO, 0 },
  121. { P_DSI2_PLL_DSICLK, 1 },
  122. { P_DSI1_PLL_DSICLK, 3 },
  123. };
  124. static const struct clk_parent_data mmcc_pxo_dsi2_dsi1[] = {
  125. { .fw_name = "pxo", .name = "pxo_board" },
  126. { .fw_name = "dsi2pll", .name = "dsi2pll" },
  127. { .fw_name = "dsi1pll", .name = "dsi1pll" },
  128. };
  129. static const struct parent_map mmcc_pxo_dsi1_dsi2_byte_map[] = {
  130. { P_PXO, 0 },
  131. { P_DSI1_PLL_BYTECLK, 1 },
  132. { P_DSI2_PLL_BYTECLK, 2 },
  133. };
  134. static const struct clk_parent_data mmcc_pxo_dsi1_dsi2_byte[] = {
  135. { .fw_name = "pxo", .name = "pxo_board" },
  136. { .fw_name = "dsi1pllbyte", .name = "dsi1pllbyte" },
  137. { .fw_name = "dsi2pllbyte", .name = "dsi2pllbyte" },
  138. };
  139. static struct freq_tbl clk_tbl_cam[] = {
  140. { 6000000, P_PLL8, 4, 1, 16 },
  141. { 8000000, P_PLL8, 4, 1, 12 },
  142. { 12000000, P_PLL8, 4, 1, 8 },
  143. { 16000000, P_PLL8, 4, 1, 6 },
  144. { 19200000, P_PLL8, 4, 1, 5 },
  145. { 24000000, P_PLL8, 4, 1, 4 },
  146. { 32000000, P_PLL8, 4, 1, 3 },
  147. { 48000000, P_PLL8, 4, 1, 2 },
  148. { 64000000, P_PLL8, 3, 1, 2 },
  149. { 96000000, P_PLL8, 4, 0, 0 },
  150. { 128000000, P_PLL8, 3, 0, 0 },
  151. { }
  152. };
  153. static struct clk_rcg camclk0_src = {
  154. .ns_reg = 0x0148,
  155. .md_reg = 0x0144,
  156. .mn = {
  157. .mnctr_en_bit = 5,
  158. .mnctr_reset_bit = 8,
  159. .reset_in_cc = true,
  160. .mnctr_mode_shift = 6,
  161. .n_val_shift = 24,
  162. .m_val_shift = 8,
  163. .width = 8,
  164. },
  165. .p = {
  166. .pre_div_shift = 14,
  167. .pre_div_width = 2,
  168. },
  169. .s = {
  170. .src_sel_shift = 0,
  171. .parent_map = mmcc_pxo_pll8_pll2_map,
  172. },
  173. .freq_tbl = clk_tbl_cam,
  174. .clkr = {
  175. .enable_reg = 0x0140,
  176. .enable_mask = BIT(2),
  177. .hw.init = &(struct clk_init_data){
  178. .name = "camclk0_src",
  179. .parent_data = mmcc_pxo_pll8_pll2,
  180. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  181. .ops = &clk_rcg_ops,
  182. },
  183. },
  184. };
  185. static struct clk_branch camclk0_clk = {
  186. .halt_reg = 0x01e8,
  187. .halt_bit = 15,
  188. .clkr = {
  189. .enable_reg = 0x0140,
  190. .enable_mask = BIT(0),
  191. .hw.init = &(struct clk_init_data){
  192. .name = "camclk0_clk",
  193. .parent_hws = (const struct clk_hw*[]){
  194. &camclk0_src.clkr.hw
  195. },
  196. .num_parents = 1,
  197. .ops = &clk_branch_ops,
  198. },
  199. },
  200. };
  201. static struct clk_rcg camclk1_src = {
  202. .ns_reg = 0x015c,
  203. .md_reg = 0x0158,
  204. .mn = {
  205. .mnctr_en_bit = 5,
  206. .mnctr_reset_bit = 8,
  207. .reset_in_cc = true,
  208. .mnctr_mode_shift = 6,
  209. .n_val_shift = 24,
  210. .m_val_shift = 8,
  211. .width = 8,
  212. },
  213. .p = {
  214. .pre_div_shift = 14,
  215. .pre_div_width = 2,
  216. },
  217. .s = {
  218. .src_sel_shift = 0,
  219. .parent_map = mmcc_pxo_pll8_pll2_map,
  220. },
  221. .freq_tbl = clk_tbl_cam,
  222. .clkr = {
  223. .enable_reg = 0x0154,
  224. .enable_mask = BIT(2),
  225. .hw.init = &(struct clk_init_data){
  226. .name = "camclk1_src",
  227. .parent_data = mmcc_pxo_pll8_pll2,
  228. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  229. .ops = &clk_rcg_ops,
  230. },
  231. },
  232. };
  233. static struct clk_branch camclk1_clk = {
  234. .halt_reg = 0x01e8,
  235. .halt_bit = 16,
  236. .clkr = {
  237. .enable_reg = 0x0154,
  238. .enable_mask = BIT(0),
  239. .hw.init = &(struct clk_init_data){
  240. .name = "camclk1_clk",
  241. .parent_hws = (const struct clk_hw*[]){
  242. &camclk1_src.clkr.hw
  243. },
  244. .num_parents = 1,
  245. .ops = &clk_branch_ops,
  246. },
  247. },
  248. };
  249. static struct clk_rcg camclk2_src = {
  250. .ns_reg = 0x0228,
  251. .md_reg = 0x0224,
  252. .mn = {
  253. .mnctr_en_bit = 5,
  254. .mnctr_reset_bit = 8,
  255. .reset_in_cc = true,
  256. .mnctr_mode_shift = 6,
  257. .n_val_shift = 24,
  258. .m_val_shift = 8,
  259. .width = 8,
  260. },
  261. .p = {
  262. .pre_div_shift = 14,
  263. .pre_div_width = 2,
  264. },
  265. .s = {
  266. .src_sel_shift = 0,
  267. .parent_map = mmcc_pxo_pll8_pll2_map,
  268. },
  269. .freq_tbl = clk_tbl_cam,
  270. .clkr = {
  271. .enable_reg = 0x0220,
  272. .enable_mask = BIT(2),
  273. .hw.init = &(struct clk_init_data){
  274. .name = "camclk2_src",
  275. .parent_data = mmcc_pxo_pll8_pll2,
  276. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  277. .ops = &clk_rcg_ops,
  278. },
  279. },
  280. };
  281. static struct clk_branch camclk2_clk = {
  282. .halt_reg = 0x01e8,
  283. .halt_bit = 16,
  284. .clkr = {
  285. .enable_reg = 0x0220,
  286. .enable_mask = BIT(0),
  287. .hw.init = &(struct clk_init_data){
  288. .name = "camclk2_clk",
  289. .parent_hws = (const struct clk_hw*[]){
  290. &camclk2_src.clkr.hw
  291. },
  292. .num_parents = 1,
  293. .ops = &clk_branch_ops,
  294. },
  295. },
  296. };
  297. static struct freq_tbl clk_tbl_csi[] = {
  298. { 27000000, P_PXO, 1, 0, 0 },
  299. { 85330000, P_PLL8, 1, 2, 9 },
  300. { 177780000, P_PLL2, 1, 2, 9 },
  301. { }
  302. };
  303. static struct clk_rcg csi0_src = {
  304. .ns_reg = 0x0048,
  305. .md_reg = 0x0044,
  306. .mn = {
  307. .mnctr_en_bit = 5,
  308. .mnctr_reset_bit = 7,
  309. .mnctr_mode_shift = 6,
  310. .n_val_shift = 24,
  311. .m_val_shift = 8,
  312. .width = 8,
  313. },
  314. .p = {
  315. .pre_div_shift = 14,
  316. .pre_div_width = 2,
  317. },
  318. .s = {
  319. .src_sel_shift = 0,
  320. .parent_map = mmcc_pxo_pll8_pll2_map,
  321. },
  322. .freq_tbl = clk_tbl_csi,
  323. .clkr = {
  324. .enable_reg = 0x0040,
  325. .enable_mask = BIT(2),
  326. .hw.init = &(struct clk_init_data){
  327. .name = "csi0_src",
  328. .parent_data = mmcc_pxo_pll8_pll2,
  329. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  330. .ops = &clk_rcg_ops,
  331. },
  332. },
  333. };
  334. static struct clk_branch csi0_clk = {
  335. .halt_reg = 0x01cc,
  336. .halt_bit = 13,
  337. .clkr = {
  338. .enable_reg = 0x0040,
  339. .enable_mask = BIT(0),
  340. .hw.init = &(struct clk_init_data){
  341. .parent_hws = (const struct clk_hw*[]){
  342. &csi0_src.clkr.hw
  343. },
  344. .num_parents = 1,
  345. .name = "csi0_clk",
  346. .ops = &clk_branch_ops,
  347. .flags = CLK_SET_RATE_PARENT,
  348. },
  349. },
  350. };
  351. static struct clk_branch csi0_phy_clk = {
  352. .halt_reg = 0x01e8,
  353. .halt_bit = 9,
  354. .clkr = {
  355. .enable_reg = 0x0040,
  356. .enable_mask = BIT(8),
  357. .hw.init = &(struct clk_init_data){
  358. .parent_hws = (const struct clk_hw*[]){
  359. &csi0_src.clkr.hw
  360. },
  361. .num_parents = 1,
  362. .name = "csi0_phy_clk",
  363. .ops = &clk_branch_ops,
  364. .flags = CLK_SET_RATE_PARENT,
  365. },
  366. },
  367. };
  368. static struct clk_rcg csi1_src = {
  369. .ns_reg = 0x0010,
  370. .md_reg = 0x0028,
  371. .mn = {
  372. .mnctr_en_bit = 5,
  373. .mnctr_reset_bit = 7,
  374. .mnctr_mode_shift = 6,
  375. .n_val_shift = 24,
  376. .m_val_shift = 8,
  377. .width = 8,
  378. },
  379. .p = {
  380. .pre_div_shift = 14,
  381. .pre_div_width = 2,
  382. },
  383. .s = {
  384. .src_sel_shift = 0,
  385. .parent_map = mmcc_pxo_pll8_pll2_map,
  386. },
  387. .freq_tbl = clk_tbl_csi,
  388. .clkr = {
  389. .enable_reg = 0x0024,
  390. .enable_mask = BIT(2),
  391. .hw.init = &(struct clk_init_data){
  392. .name = "csi1_src",
  393. .parent_data = mmcc_pxo_pll8_pll2,
  394. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  395. .ops = &clk_rcg_ops,
  396. },
  397. },
  398. };
  399. static struct clk_branch csi1_clk = {
  400. .halt_reg = 0x01cc,
  401. .halt_bit = 14,
  402. .clkr = {
  403. .enable_reg = 0x0024,
  404. .enable_mask = BIT(0),
  405. .hw.init = &(struct clk_init_data){
  406. .parent_hws = (const struct clk_hw*[]){
  407. &csi1_src.clkr.hw
  408. },
  409. .num_parents = 1,
  410. .name = "csi1_clk",
  411. .ops = &clk_branch_ops,
  412. .flags = CLK_SET_RATE_PARENT,
  413. },
  414. },
  415. };
  416. static struct clk_branch csi1_phy_clk = {
  417. .halt_reg = 0x01e8,
  418. .halt_bit = 10,
  419. .clkr = {
  420. .enable_reg = 0x0024,
  421. .enable_mask = BIT(8),
  422. .hw.init = &(struct clk_init_data){
  423. .parent_hws = (const struct clk_hw*[]){
  424. &csi1_src.clkr.hw
  425. },
  426. .num_parents = 1,
  427. .name = "csi1_phy_clk",
  428. .ops = &clk_branch_ops,
  429. .flags = CLK_SET_RATE_PARENT,
  430. },
  431. },
  432. };
  433. static struct clk_rcg csi2_src = {
  434. .ns_reg = 0x0234,
  435. .md_reg = 0x022c,
  436. .mn = {
  437. .mnctr_en_bit = 5,
  438. .mnctr_reset_bit = 7,
  439. .mnctr_mode_shift = 6,
  440. .n_val_shift = 24,
  441. .m_val_shift = 8,
  442. .width = 8,
  443. },
  444. .p = {
  445. .pre_div_shift = 14,
  446. .pre_div_width = 2,
  447. },
  448. .s = {
  449. .src_sel_shift = 0,
  450. .parent_map = mmcc_pxo_pll8_pll2_map,
  451. },
  452. .freq_tbl = clk_tbl_csi,
  453. .clkr = {
  454. .enable_reg = 0x022c,
  455. .enable_mask = BIT(2),
  456. .hw.init = &(struct clk_init_data){
  457. .name = "csi2_src",
  458. .parent_data = mmcc_pxo_pll8_pll2,
  459. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  460. .ops = &clk_rcg_ops,
  461. },
  462. },
  463. };
  464. static struct clk_branch csi2_clk = {
  465. .halt_reg = 0x01cc,
  466. .halt_bit = 29,
  467. .clkr = {
  468. .enable_reg = 0x022c,
  469. .enable_mask = BIT(0),
  470. .hw.init = &(struct clk_init_data){
  471. .parent_hws = (const struct clk_hw*[]){
  472. &csi2_src.clkr.hw
  473. },
  474. .num_parents = 1,
  475. .name = "csi2_clk",
  476. .ops = &clk_branch_ops,
  477. .flags = CLK_SET_RATE_PARENT,
  478. },
  479. },
  480. };
  481. static struct clk_branch csi2_phy_clk = {
  482. .halt_reg = 0x01e8,
  483. .halt_bit = 29,
  484. .clkr = {
  485. .enable_reg = 0x022c,
  486. .enable_mask = BIT(8),
  487. .hw.init = &(struct clk_init_data){
  488. .parent_hws = (const struct clk_hw*[]){
  489. &csi2_src.clkr.hw
  490. },
  491. .num_parents = 1,
  492. .name = "csi2_phy_clk",
  493. .ops = &clk_branch_ops,
  494. .flags = CLK_SET_RATE_PARENT,
  495. },
  496. },
  497. };
  498. struct clk_pix_rdi {
  499. u32 s_reg;
  500. u32 s_mask;
  501. u32 s2_reg;
  502. u32 s2_mask;
  503. struct clk_regmap clkr;
  504. };
  505. #define to_clk_pix_rdi(_hw) \
  506. container_of(to_clk_regmap(_hw), struct clk_pix_rdi, clkr)
  507. static int pix_rdi_set_parent(struct clk_hw *hw, u8 index)
  508. {
  509. int i;
  510. int ret = 0;
  511. u32 val;
  512. struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
  513. int num_parents = clk_hw_get_num_parents(hw);
  514. /*
  515. * These clocks select three inputs via two muxes. One mux selects
  516. * between csi0 and csi1 and the second mux selects between that mux's
  517. * output and csi2. The source and destination selections for each
  518. * mux must be clocking for the switch to succeed so just turn on
  519. * all three sources because it's easier than figuring out what source
  520. * needs to be on at what time.
  521. */
  522. for (i = 0; i < num_parents; i++) {
  523. struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
  524. ret = clk_prepare_enable(p->clk);
  525. if (ret)
  526. goto err;
  527. }
  528. if (index == 2)
  529. val = rdi->s2_mask;
  530. else
  531. val = 0;
  532. regmap_update_bits(rdi->clkr.regmap, rdi->s2_reg, rdi->s2_mask, val);
  533. /*
  534. * Wait at least 6 cycles of slowest clock
  535. * for the glitch-free MUX to fully switch sources.
  536. */
  537. udelay(1);
  538. if (index == 1)
  539. val = rdi->s_mask;
  540. else
  541. val = 0;
  542. regmap_update_bits(rdi->clkr.regmap, rdi->s_reg, rdi->s_mask, val);
  543. /*
  544. * Wait at least 6 cycles of slowest clock
  545. * for the glitch-free MUX to fully switch sources.
  546. */
  547. udelay(1);
  548. err:
  549. for (i--; i >= 0; i--) {
  550. struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
  551. clk_disable_unprepare(p->clk);
  552. }
  553. return ret;
  554. }
  555. static u8 pix_rdi_get_parent(struct clk_hw *hw)
  556. {
  557. u32 val;
  558. struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
  559. regmap_read(rdi->clkr.regmap, rdi->s2_reg, &val);
  560. if (val & rdi->s2_mask)
  561. return 2;
  562. regmap_read(rdi->clkr.regmap, rdi->s_reg, &val);
  563. if (val & rdi->s_mask)
  564. return 1;
  565. return 0;
  566. }
  567. static const struct clk_ops clk_ops_pix_rdi = {
  568. .enable = clk_enable_regmap,
  569. .disable = clk_disable_regmap,
  570. .set_parent = pix_rdi_set_parent,
  571. .get_parent = pix_rdi_get_parent,
  572. .determine_rate = __clk_mux_determine_rate,
  573. };
  574. static const struct clk_hw *pix_rdi_parents[] = {
  575. &csi0_clk.clkr.hw,
  576. &csi1_clk.clkr.hw,
  577. &csi2_clk.clkr.hw,
  578. };
  579. static struct clk_pix_rdi csi_pix_clk = {
  580. .s_reg = 0x0058,
  581. .s_mask = BIT(25),
  582. .s2_reg = 0x0238,
  583. .s2_mask = BIT(13),
  584. .clkr = {
  585. .enable_reg = 0x0058,
  586. .enable_mask = BIT(26),
  587. .hw.init = &(struct clk_init_data){
  588. .name = "csi_pix_clk",
  589. .parent_hws = pix_rdi_parents,
  590. .num_parents = ARRAY_SIZE(pix_rdi_parents),
  591. .ops = &clk_ops_pix_rdi,
  592. },
  593. },
  594. };
  595. static struct clk_pix_rdi csi_pix1_clk = {
  596. .s_reg = 0x0238,
  597. .s_mask = BIT(8),
  598. .s2_reg = 0x0238,
  599. .s2_mask = BIT(9),
  600. .clkr = {
  601. .enable_reg = 0x0238,
  602. .enable_mask = BIT(10),
  603. .hw.init = &(struct clk_init_data){
  604. .name = "csi_pix1_clk",
  605. .parent_hws = pix_rdi_parents,
  606. .num_parents = ARRAY_SIZE(pix_rdi_parents),
  607. .ops = &clk_ops_pix_rdi,
  608. },
  609. },
  610. };
  611. static struct clk_pix_rdi csi_rdi_clk = {
  612. .s_reg = 0x0058,
  613. .s_mask = BIT(12),
  614. .s2_reg = 0x0238,
  615. .s2_mask = BIT(12),
  616. .clkr = {
  617. .enable_reg = 0x0058,
  618. .enable_mask = BIT(13),
  619. .hw.init = &(struct clk_init_data){
  620. .name = "csi_rdi_clk",
  621. .parent_hws = pix_rdi_parents,
  622. .num_parents = ARRAY_SIZE(pix_rdi_parents),
  623. .ops = &clk_ops_pix_rdi,
  624. },
  625. },
  626. };
  627. static struct clk_pix_rdi csi_rdi1_clk = {
  628. .s_reg = 0x0238,
  629. .s_mask = BIT(0),
  630. .s2_reg = 0x0238,
  631. .s2_mask = BIT(1),
  632. .clkr = {
  633. .enable_reg = 0x0238,
  634. .enable_mask = BIT(2),
  635. .hw.init = &(struct clk_init_data){
  636. .name = "csi_rdi1_clk",
  637. .parent_hws = pix_rdi_parents,
  638. .num_parents = ARRAY_SIZE(pix_rdi_parents),
  639. .ops = &clk_ops_pix_rdi,
  640. },
  641. },
  642. };
  643. static struct clk_pix_rdi csi_rdi2_clk = {
  644. .s_reg = 0x0238,
  645. .s_mask = BIT(4),
  646. .s2_reg = 0x0238,
  647. .s2_mask = BIT(5),
  648. .clkr = {
  649. .enable_reg = 0x0238,
  650. .enable_mask = BIT(6),
  651. .hw.init = &(struct clk_init_data){
  652. .name = "csi_rdi2_clk",
  653. .parent_hws = pix_rdi_parents,
  654. .num_parents = ARRAY_SIZE(pix_rdi_parents),
  655. .ops = &clk_ops_pix_rdi,
  656. },
  657. },
  658. };
  659. static struct freq_tbl clk_tbl_csiphytimer[] = {
  660. { 85330000, P_PLL8, 1, 2, 9 },
  661. { 177780000, P_PLL2, 1, 2, 9 },
  662. { }
  663. };
  664. static struct clk_rcg csiphytimer_src = {
  665. .ns_reg = 0x0168,
  666. .md_reg = 0x0164,
  667. .mn = {
  668. .mnctr_en_bit = 5,
  669. .mnctr_reset_bit = 8,
  670. .reset_in_cc = true,
  671. .mnctr_mode_shift = 6,
  672. .n_val_shift = 24,
  673. .m_val_shift = 8,
  674. .width = 8,
  675. },
  676. .p = {
  677. .pre_div_shift = 14,
  678. .pre_div_width = 2,
  679. },
  680. .s = {
  681. .src_sel_shift = 0,
  682. .parent_map = mmcc_pxo_pll8_pll2_map,
  683. },
  684. .freq_tbl = clk_tbl_csiphytimer,
  685. .clkr = {
  686. .enable_reg = 0x0160,
  687. .enable_mask = BIT(2),
  688. .hw.init = &(struct clk_init_data){
  689. .name = "csiphytimer_src",
  690. .parent_data = mmcc_pxo_pll8_pll2,
  691. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  692. .ops = &clk_rcg_ops,
  693. },
  694. },
  695. };
  696. static struct clk_branch csiphy0_timer_clk = {
  697. .halt_reg = 0x01e8,
  698. .halt_bit = 17,
  699. .clkr = {
  700. .enable_reg = 0x0160,
  701. .enable_mask = BIT(0),
  702. .hw.init = &(struct clk_init_data){
  703. .parent_hws = (const struct clk_hw*[]){
  704. &csiphytimer_src.clkr.hw,
  705. },
  706. .num_parents = 1,
  707. .name = "csiphy0_timer_clk",
  708. .ops = &clk_branch_ops,
  709. .flags = CLK_SET_RATE_PARENT,
  710. },
  711. },
  712. };
  713. static struct clk_branch csiphy1_timer_clk = {
  714. .halt_reg = 0x01e8,
  715. .halt_bit = 18,
  716. .clkr = {
  717. .enable_reg = 0x0160,
  718. .enable_mask = BIT(9),
  719. .hw.init = &(struct clk_init_data){
  720. .parent_hws = (const struct clk_hw*[]){
  721. &csiphytimer_src.clkr.hw,
  722. },
  723. .num_parents = 1,
  724. .name = "csiphy1_timer_clk",
  725. .ops = &clk_branch_ops,
  726. .flags = CLK_SET_RATE_PARENT,
  727. },
  728. },
  729. };
  730. static struct clk_branch csiphy2_timer_clk = {
  731. .halt_reg = 0x01e8,
  732. .halt_bit = 30,
  733. .clkr = {
  734. .enable_reg = 0x0160,
  735. .enable_mask = BIT(11),
  736. .hw.init = &(struct clk_init_data){
  737. .parent_hws = (const struct clk_hw*[]){
  738. &csiphytimer_src.clkr.hw,
  739. },
  740. .num_parents = 1,
  741. .name = "csiphy2_timer_clk",
  742. .ops = &clk_branch_ops,
  743. .flags = CLK_SET_RATE_PARENT,
  744. },
  745. },
  746. };
  747. static struct freq_tbl clk_tbl_gfx2d[] = {
  748. F_MN( 27000000, P_PXO, 1, 0),
  749. F_MN( 48000000, P_PLL8, 1, 8),
  750. F_MN( 54857000, P_PLL8, 1, 7),
  751. F_MN( 64000000, P_PLL8, 1, 6),
  752. F_MN( 76800000, P_PLL8, 1, 5),
  753. F_MN( 96000000, P_PLL8, 1, 4),
  754. F_MN(128000000, P_PLL8, 1, 3),
  755. F_MN(145455000, P_PLL2, 2, 11),
  756. F_MN(160000000, P_PLL2, 1, 5),
  757. F_MN(177778000, P_PLL2, 2, 9),
  758. F_MN(200000000, P_PLL2, 1, 4),
  759. F_MN(228571000, P_PLL2, 2, 7),
  760. { }
  761. };
  762. static struct clk_dyn_rcg gfx2d0_src = {
  763. .ns_reg[0] = 0x0070,
  764. .ns_reg[1] = 0x0070,
  765. .md_reg[0] = 0x0064,
  766. .md_reg[1] = 0x0068,
  767. .bank_reg = 0x0060,
  768. .mn[0] = {
  769. .mnctr_en_bit = 8,
  770. .mnctr_reset_bit = 25,
  771. .mnctr_mode_shift = 9,
  772. .n_val_shift = 20,
  773. .m_val_shift = 4,
  774. .width = 4,
  775. },
  776. .mn[1] = {
  777. .mnctr_en_bit = 5,
  778. .mnctr_reset_bit = 24,
  779. .mnctr_mode_shift = 6,
  780. .n_val_shift = 16,
  781. .m_val_shift = 4,
  782. .width = 4,
  783. },
  784. .s[0] = {
  785. .src_sel_shift = 3,
  786. .parent_map = mmcc_pxo_pll8_pll2_map,
  787. },
  788. .s[1] = {
  789. .src_sel_shift = 0,
  790. .parent_map = mmcc_pxo_pll8_pll2_map,
  791. },
  792. .mux_sel_bit = 11,
  793. .freq_tbl = clk_tbl_gfx2d,
  794. .clkr = {
  795. .enable_reg = 0x0060,
  796. .enable_mask = BIT(2),
  797. .hw.init = &(struct clk_init_data){
  798. .name = "gfx2d0_src",
  799. .parent_data = mmcc_pxo_pll8_pll2,
  800. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  801. .ops = &clk_dyn_rcg_ops,
  802. },
  803. },
  804. };
  805. static struct clk_branch gfx2d0_clk = {
  806. .halt_reg = 0x01c8,
  807. .halt_bit = 9,
  808. .clkr = {
  809. .enable_reg = 0x0060,
  810. .enable_mask = BIT(0),
  811. .hw.init = &(struct clk_init_data){
  812. .name = "gfx2d0_clk",
  813. .parent_hws = (const struct clk_hw*[]){
  814. &gfx2d0_src.clkr.hw
  815. },
  816. .num_parents = 1,
  817. .ops = &clk_branch_ops,
  818. .flags = CLK_SET_RATE_PARENT,
  819. },
  820. },
  821. };
  822. static struct clk_dyn_rcg gfx2d1_src = {
  823. .ns_reg[0] = 0x007c,
  824. .ns_reg[1] = 0x007c,
  825. .md_reg[0] = 0x0078,
  826. .md_reg[1] = 0x006c,
  827. .bank_reg = 0x0074,
  828. .mn[0] = {
  829. .mnctr_en_bit = 8,
  830. .mnctr_reset_bit = 25,
  831. .mnctr_mode_shift = 9,
  832. .n_val_shift = 20,
  833. .m_val_shift = 4,
  834. .width = 4,
  835. },
  836. .mn[1] = {
  837. .mnctr_en_bit = 5,
  838. .mnctr_reset_bit = 24,
  839. .mnctr_mode_shift = 6,
  840. .n_val_shift = 16,
  841. .m_val_shift = 4,
  842. .width = 4,
  843. },
  844. .s[0] = {
  845. .src_sel_shift = 3,
  846. .parent_map = mmcc_pxo_pll8_pll2_map,
  847. },
  848. .s[1] = {
  849. .src_sel_shift = 0,
  850. .parent_map = mmcc_pxo_pll8_pll2_map,
  851. },
  852. .mux_sel_bit = 11,
  853. .freq_tbl = clk_tbl_gfx2d,
  854. .clkr = {
  855. .enable_reg = 0x0074,
  856. .enable_mask = BIT(2),
  857. .hw.init = &(struct clk_init_data){
  858. .name = "gfx2d1_src",
  859. .parent_data = mmcc_pxo_pll8_pll2,
  860. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  861. .ops = &clk_dyn_rcg_ops,
  862. },
  863. },
  864. };
  865. static struct clk_branch gfx2d1_clk = {
  866. .halt_reg = 0x01c8,
  867. .halt_bit = 14,
  868. .clkr = {
  869. .enable_reg = 0x0074,
  870. .enable_mask = BIT(0),
  871. .hw.init = &(struct clk_init_data){
  872. .name = "gfx2d1_clk",
  873. .parent_hws = (const struct clk_hw*[]){
  874. &gfx2d1_src.clkr.hw
  875. },
  876. .num_parents = 1,
  877. .ops = &clk_branch_ops,
  878. .flags = CLK_SET_RATE_PARENT,
  879. },
  880. },
  881. };
  882. static struct freq_tbl clk_tbl_gfx3d[] = {
  883. F_MN( 27000000, P_PXO, 1, 0),
  884. F_MN( 48000000, P_PLL8, 1, 8),
  885. F_MN( 54857000, P_PLL8, 1, 7),
  886. F_MN( 64000000, P_PLL8, 1, 6),
  887. F_MN( 76800000, P_PLL8, 1, 5),
  888. F_MN( 96000000, P_PLL8, 1, 4),
  889. F_MN(128000000, P_PLL8, 1, 3),
  890. F_MN(145455000, P_PLL2, 2, 11),
  891. F_MN(160000000, P_PLL2, 1, 5),
  892. F_MN(177778000, P_PLL2, 2, 9),
  893. F_MN(200000000, P_PLL2, 1, 4),
  894. F_MN(228571000, P_PLL2, 2, 7),
  895. F_MN(266667000, P_PLL2, 1, 3),
  896. F_MN(300000000, P_PLL3, 1, 4),
  897. F_MN(320000000, P_PLL2, 2, 5),
  898. F_MN(400000000, P_PLL2, 1, 2),
  899. { }
  900. };
  901. static struct freq_tbl clk_tbl_gfx3d_8064[] = {
  902. F_MN( 27000000, P_PXO, 0, 0),
  903. F_MN( 48000000, P_PLL8, 1, 8),
  904. F_MN( 54857000, P_PLL8, 1, 7),
  905. F_MN( 64000000, P_PLL8, 1, 6),
  906. F_MN( 76800000, P_PLL8, 1, 5),
  907. F_MN( 96000000, P_PLL8, 1, 4),
  908. F_MN(128000000, P_PLL8, 1, 3),
  909. F_MN(145455000, P_PLL2, 2, 11),
  910. F_MN(160000000, P_PLL2, 1, 5),
  911. F_MN(177778000, P_PLL2, 2, 9),
  912. F_MN(192000000, P_PLL8, 1, 2),
  913. F_MN(200000000, P_PLL2, 1, 4),
  914. F_MN(228571000, P_PLL2, 2, 7),
  915. F_MN(266667000, P_PLL2, 1, 3),
  916. F_MN(320000000, P_PLL2, 2, 5),
  917. F_MN(400000000, P_PLL2, 1, 2),
  918. F_MN(450000000, P_PLL15, 1, 2),
  919. { }
  920. };
  921. static struct clk_dyn_rcg gfx3d_src = {
  922. .ns_reg[0] = 0x008c,
  923. .ns_reg[1] = 0x008c,
  924. .md_reg[0] = 0x0084,
  925. .md_reg[1] = 0x0088,
  926. .bank_reg = 0x0080,
  927. .mn[0] = {
  928. .mnctr_en_bit = 8,
  929. .mnctr_reset_bit = 25,
  930. .mnctr_mode_shift = 9,
  931. .n_val_shift = 18,
  932. .m_val_shift = 4,
  933. .width = 4,
  934. },
  935. .mn[1] = {
  936. .mnctr_en_bit = 5,
  937. .mnctr_reset_bit = 24,
  938. .mnctr_mode_shift = 6,
  939. .n_val_shift = 14,
  940. .m_val_shift = 4,
  941. .width = 4,
  942. },
  943. .s[0] = {
  944. .src_sel_shift = 3,
  945. .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
  946. },
  947. .s[1] = {
  948. .src_sel_shift = 0,
  949. .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
  950. },
  951. .mux_sel_bit = 11,
  952. .freq_tbl = clk_tbl_gfx3d,
  953. .clkr = {
  954. .enable_reg = 0x0080,
  955. .enable_mask = BIT(2),
  956. .hw.init = &(struct clk_init_data){
  957. .name = "gfx3d_src",
  958. .parent_data = mmcc_pxo_pll8_pll2_pll3,
  959. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2_pll3),
  960. .ops = &clk_dyn_rcg_ops,
  961. },
  962. },
  963. };
  964. static const struct clk_init_data gfx3d_8064_init = {
  965. .name = "gfx3d_src",
  966. .parent_data = mmcc_pxo_pll8_pll2_pll15,
  967. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2_pll15),
  968. .ops = &clk_dyn_rcg_ops,
  969. };
  970. static struct clk_branch gfx3d_clk = {
  971. .halt_reg = 0x01c8,
  972. .halt_bit = 4,
  973. .clkr = {
  974. .enable_reg = 0x0080,
  975. .enable_mask = BIT(0),
  976. .hw.init = &(struct clk_init_data){
  977. .name = "gfx3d_clk",
  978. .parent_hws = (const struct clk_hw*[]){
  979. &gfx3d_src.clkr.hw
  980. },
  981. .num_parents = 1,
  982. .ops = &clk_branch_ops,
  983. .flags = CLK_SET_RATE_PARENT,
  984. },
  985. },
  986. };
  987. static struct freq_tbl clk_tbl_vcap[] = {
  988. F_MN( 27000000, P_PXO, 0, 0),
  989. F_MN( 54860000, P_PLL8, 1, 7),
  990. F_MN( 64000000, P_PLL8, 1, 6),
  991. F_MN( 76800000, P_PLL8, 1, 5),
  992. F_MN(128000000, P_PLL8, 1, 3),
  993. F_MN(160000000, P_PLL2, 1, 5),
  994. F_MN(200000000, P_PLL2, 1, 4),
  995. { }
  996. };
  997. static struct clk_dyn_rcg vcap_src = {
  998. .ns_reg[0] = 0x021c,
  999. .ns_reg[1] = 0x021c,
  1000. .md_reg[0] = 0x01ec,
  1001. .md_reg[1] = 0x0218,
  1002. .bank_reg = 0x0178,
  1003. .mn[0] = {
  1004. .mnctr_en_bit = 8,
  1005. .mnctr_reset_bit = 23,
  1006. .mnctr_mode_shift = 9,
  1007. .n_val_shift = 18,
  1008. .m_val_shift = 4,
  1009. .width = 4,
  1010. },
  1011. .mn[1] = {
  1012. .mnctr_en_bit = 5,
  1013. .mnctr_reset_bit = 22,
  1014. .mnctr_mode_shift = 6,
  1015. .n_val_shift = 14,
  1016. .m_val_shift = 4,
  1017. .width = 4,
  1018. },
  1019. .s[0] = {
  1020. .src_sel_shift = 3,
  1021. .parent_map = mmcc_pxo_pll8_pll2_map,
  1022. },
  1023. .s[1] = {
  1024. .src_sel_shift = 0,
  1025. .parent_map = mmcc_pxo_pll8_pll2_map,
  1026. },
  1027. .mux_sel_bit = 11,
  1028. .freq_tbl = clk_tbl_vcap,
  1029. .clkr = {
  1030. .enable_reg = 0x0178,
  1031. .enable_mask = BIT(2),
  1032. .hw.init = &(struct clk_init_data){
  1033. .name = "vcap_src",
  1034. .parent_data = mmcc_pxo_pll8_pll2,
  1035. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  1036. .ops = &clk_dyn_rcg_ops,
  1037. },
  1038. },
  1039. };
  1040. static struct clk_branch vcap_clk = {
  1041. .halt_reg = 0x0240,
  1042. .halt_bit = 15,
  1043. .clkr = {
  1044. .enable_reg = 0x0178,
  1045. .enable_mask = BIT(0),
  1046. .hw.init = &(struct clk_init_data){
  1047. .name = "vcap_clk",
  1048. .parent_hws = (const struct clk_hw*[]){
  1049. &vcap_src.clkr.hw
  1050. },
  1051. .num_parents = 1,
  1052. .ops = &clk_branch_ops,
  1053. .flags = CLK_SET_RATE_PARENT,
  1054. },
  1055. },
  1056. };
  1057. static struct clk_branch vcap_npl_clk = {
  1058. .halt_reg = 0x0240,
  1059. .halt_bit = 25,
  1060. .clkr = {
  1061. .enable_reg = 0x0178,
  1062. .enable_mask = BIT(13),
  1063. .hw.init = &(struct clk_init_data){
  1064. .name = "vcap_npl_clk",
  1065. .parent_hws = (const struct clk_hw*[]){
  1066. &vcap_src.clkr.hw
  1067. },
  1068. .num_parents = 1,
  1069. .ops = &clk_branch_ops,
  1070. .flags = CLK_SET_RATE_PARENT,
  1071. },
  1072. },
  1073. };
  1074. static struct freq_tbl clk_tbl_ijpeg[] = {
  1075. { 27000000, P_PXO, 1, 0, 0 },
  1076. { 36570000, P_PLL8, 1, 2, 21 },
  1077. { 54860000, P_PLL8, 7, 0, 0 },
  1078. { 96000000, P_PLL8, 4, 0, 0 },
  1079. { 109710000, P_PLL8, 1, 2, 7 },
  1080. { 128000000, P_PLL8, 3, 0, 0 },
  1081. { 153600000, P_PLL8, 1, 2, 5 },
  1082. { 200000000, P_PLL2, 4, 0, 0 },
  1083. { 228571000, P_PLL2, 1, 2, 7 },
  1084. { 266667000, P_PLL2, 1, 1, 3 },
  1085. { 320000000, P_PLL2, 1, 2, 5 },
  1086. { }
  1087. };
  1088. static struct clk_rcg ijpeg_src = {
  1089. .ns_reg = 0x00a0,
  1090. .md_reg = 0x009c,
  1091. .mn = {
  1092. .mnctr_en_bit = 5,
  1093. .mnctr_reset_bit = 7,
  1094. .mnctr_mode_shift = 6,
  1095. .n_val_shift = 16,
  1096. .m_val_shift = 8,
  1097. .width = 8,
  1098. },
  1099. .p = {
  1100. .pre_div_shift = 12,
  1101. .pre_div_width = 2,
  1102. },
  1103. .s = {
  1104. .src_sel_shift = 0,
  1105. .parent_map = mmcc_pxo_pll8_pll2_map,
  1106. },
  1107. .freq_tbl = clk_tbl_ijpeg,
  1108. .clkr = {
  1109. .enable_reg = 0x0098,
  1110. .enable_mask = BIT(2),
  1111. .hw.init = &(struct clk_init_data){
  1112. .name = "ijpeg_src",
  1113. .parent_data = mmcc_pxo_pll8_pll2,
  1114. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  1115. .ops = &clk_rcg_ops,
  1116. },
  1117. },
  1118. };
  1119. static struct clk_branch ijpeg_clk = {
  1120. .halt_reg = 0x01c8,
  1121. .halt_bit = 24,
  1122. .clkr = {
  1123. .enable_reg = 0x0098,
  1124. .enable_mask = BIT(0),
  1125. .hw.init = &(struct clk_init_data){
  1126. .name = "ijpeg_clk",
  1127. .parent_hws = (const struct clk_hw*[]){
  1128. &ijpeg_src.clkr.hw
  1129. },
  1130. .num_parents = 1,
  1131. .ops = &clk_branch_ops,
  1132. .flags = CLK_SET_RATE_PARENT,
  1133. },
  1134. },
  1135. };
  1136. static struct freq_tbl clk_tbl_jpegd[] = {
  1137. { 64000000, P_PLL8, 6 },
  1138. { 76800000, P_PLL8, 5 },
  1139. { 96000000, P_PLL8, 4 },
  1140. { 160000000, P_PLL2, 5 },
  1141. { 200000000, P_PLL2, 4 },
  1142. { }
  1143. };
  1144. static struct clk_rcg jpegd_src = {
  1145. .ns_reg = 0x00ac,
  1146. .p = {
  1147. .pre_div_shift = 12,
  1148. .pre_div_width = 4,
  1149. },
  1150. .s = {
  1151. .src_sel_shift = 0,
  1152. .parent_map = mmcc_pxo_pll8_pll2_map,
  1153. },
  1154. .freq_tbl = clk_tbl_jpegd,
  1155. .clkr = {
  1156. .enable_reg = 0x00a4,
  1157. .enable_mask = BIT(2),
  1158. .hw.init = &(struct clk_init_data){
  1159. .name = "jpegd_src",
  1160. .parent_data = mmcc_pxo_pll8_pll2,
  1161. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  1162. .ops = &clk_rcg_ops,
  1163. },
  1164. },
  1165. };
  1166. static struct clk_branch jpegd_clk = {
  1167. .halt_reg = 0x01c8,
  1168. .halt_bit = 19,
  1169. .clkr = {
  1170. .enable_reg = 0x00a4,
  1171. .enable_mask = BIT(0),
  1172. .hw.init = &(struct clk_init_data){
  1173. .name = "jpegd_clk",
  1174. .parent_hws = (const struct clk_hw*[]){
  1175. &jpegd_src.clkr.hw
  1176. },
  1177. .num_parents = 1,
  1178. .ops = &clk_branch_ops,
  1179. .flags = CLK_SET_RATE_PARENT,
  1180. },
  1181. },
  1182. };
  1183. static struct freq_tbl clk_tbl_mdp[] = {
  1184. { 9600000, P_PLL8, 1, 1, 40 },
  1185. { 13710000, P_PLL8, 1, 1, 28 },
  1186. { 27000000, P_PXO, 1, 0, 0 },
  1187. { 29540000, P_PLL8, 1, 1, 13 },
  1188. { 34910000, P_PLL8, 1, 1, 11 },
  1189. { 38400000, P_PLL8, 1, 1, 10 },
  1190. { 59080000, P_PLL8, 1, 2, 13 },
  1191. { 76800000, P_PLL8, 1, 1, 5 },
  1192. { 85330000, P_PLL8, 1, 2, 9 },
  1193. { 96000000, P_PLL8, 1, 1, 4 },
  1194. { 128000000, P_PLL8, 1, 1, 3 },
  1195. { 160000000, P_PLL2, 1, 1, 5 },
  1196. { 177780000, P_PLL2, 1, 2, 9 },
  1197. { 200000000, P_PLL2, 1, 1, 4 },
  1198. { 228571000, P_PLL2, 1, 2, 7 },
  1199. { 266667000, P_PLL2, 1, 1, 3 },
  1200. { }
  1201. };
  1202. static struct clk_dyn_rcg mdp_src = {
  1203. .ns_reg[0] = 0x00d0,
  1204. .ns_reg[1] = 0x00d0,
  1205. .md_reg[0] = 0x00c4,
  1206. .md_reg[1] = 0x00c8,
  1207. .bank_reg = 0x00c0,
  1208. .mn[0] = {
  1209. .mnctr_en_bit = 8,
  1210. .mnctr_reset_bit = 31,
  1211. .mnctr_mode_shift = 9,
  1212. .n_val_shift = 22,
  1213. .m_val_shift = 8,
  1214. .width = 8,
  1215. },
  1216. .mn[1] = {
  1217. .mnctr_en_bit = 5,
  1218. .mnctr_reset_bit = 30,
  1219. .mnctr_mode_shift = 6,
  1220. .n_val_shift = 14,
  1221. .m_val_shift = 8,
  1222. .width = 8,
  1223. },
  1224. .s[0] = {
  1225. .src_sel_shift = 3,
  1226. .parent_map = mmcc_pxo_pll8_pll2_map,
  1227. },
  1228. .s[1] = {
  1229. .src_sel_shift = 0,
  1230. .parent_map = mmcc_pxo_pll8_pll2_map,
  1231. },
  1232. .mux_sel_bit = 11,
  1233. .freq_tbl = clk_tbl_mdp,
  1234. .clkr = {
  1235. .enable_reg = 0x00c0,
  1236. .enable_mask = BIT(2),
  1237. .hw.init = &(struct clk_init_data){
  1238. .name = "mdp_src",
  1239. .parent_data = mmcc_pxo_pll8_pll2,
  1240. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  1241. .ops = &clk_dyn_rcg_ops,
  1242. },
  1243. },
  1244. };
  1245. static struct clk_branch mdp_clk = {
  1246. .halt_reg = 0x01d0,
  1247. .halt_bit = 10,
  1248. .clkr = {
  1249. .enable_reg = 0x00c0,
  1250. .enable_mask = BIT(0),
  1251. .hw.init = &(struct clk_init_data){
  1252. .name = "mdp_clk",
  1253. .parent_hws = (const struct clk_hw*[]){
  1254. &mdp_src.clkr.hw
  1255. },
  1256. .num_parents = 1,
  1257. .ops = &clk_branch_ops,
  1258. .flags = CLK_SET_RATE_PARENT,
  1259. },
  1260. },
  1261. };
  1262. static struct clk_branch mdp_lut_clk = {
  1263. .halt_reg = 0x01e8,
  1264. .halt_bit = 13,
  1265. .clkr = {
  1266. .enable_reg = 0x016c,
  1267. .enable_mask = BIT(0),
  1268. .hw.init = &(struct clk_init_data){
  1269. .parent_hws = (const struct clk_hw*[]){
  1270. &mdp_src.clkr.hw
  1271. },
  1272. .num_parents = 1,
  1273. .name = "mdp_lut_clk",
  1274. .ops = &clk_branch_ops,
  1275. .flags = CLK_SET_RATE_PARENT,
  1276. },
  1277. },
  1278. };
  1279. static struct clk_branch mdp_vsync_clk = {
  1280. .halt_reg = 0x01cc,
  1281. .halt_bit = 22,
  1282. .clkr = {
  1283. .enable_reg = 0x0058,
  1284. .enable_mask = BIT(6),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "mdp_vsync_clk",
  1287. .parent_data = (const struct clk_parent_data[]){
  1288. { .fw_name = "pxo", .name = "pxo_board" },
  1289. },
  1290. .num_parents = 1,
  1291. .ops = &clk_branch_ops
  1292. },
  1293. },
  1294. };
  1295. static struct freq_tbl clk_tbl_rot[] = {
  1296. { 27000000, P_PXO, 1 },
  1297. { 29540000, P_PLL8, 13 },
  1298. { 32000000, P_PLL8, 12 },
  1299. { 38400000, P_PLL8, 10 },
  1300. { 48000000, P_PLL8, 8 },
  1301. { 54860000, P_PLL8, 7 },
  1302. { 64000000, P_PLL8, 6 },
  1303. { 76800000, P_PLL8, 5 },
  1304. { 96000000, P_PLL8, 4 },
  1305. { 100000000, P_PLL2, 8 },
  1306. { 114290000, P_PLL2, 7 },
  1307. { 133330000, P_PLL2, 6 },
  1308. { 160000000, P_PLL2, 5 },
  1309. { 200000000, P_PLL2, 4 },
  1310. { }
  1311. };
  1312. static struct clk_dyn_rcg rot_src = {
  1313. .ns_reg[0] = 0x00e8,
  1314. .ns_reg[1] = 0x00e8,
  1315. .bank_reg = 0x00e8,
  1316. .p[0] = {
  1317. .pre_div_shift = 22,
  1318. .pre_div_width = 4,
  1319. },
  1320. .p[1] = {
  1321. .pre_div_shift = 26,
  1322. .pre_div_width = 4,
  1323. },
  1324. .s[0] = {
  1325. .src_sel_shift = 16,
  1326. .parent_map = mmcc_pxo_pll8_pll2_map,
  1327. },
  1328. .s[1] = {
  1329. .src_sel_shift = 19,
  1330. .parent_map = mmcc_pxo_pll8_pll2_map,
  1331. },
  1332. .mux_sel_bit = 30,
  1333. .freq_tbl = clk_tbl_rot,
  1334. .clkr = {
  1335. .enable_reg = 0x00e0,
  1336. .enable_mask = BIT(2),
  1337. .hw.init = &(struct clk_init_data){
  1338. .name = "rot_src",
  1339. .parent_data = mmcc_pxo_pll8_pll2,
  1340. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  1341. .ops = &clk_dyn_rcg_ops,
  1342. },
  1343. },
  1344. };
  1345. static struct clk_branch rot_clk = {
  1346. .halt_reg = 0x01d0,
  1347. .halt_bit = 15,
  1348. .clkr = {
  1349. .enable_reg = 0x00e0,
  1350. .enable_mask = BIT(0),
  1351. .hw.init = &(struct clk_init_data){
  1352. .name = "rot_clk",
  1353. .parent_hws = (const struct clk_hw*[]){
  1354. &rot_src.clkr.hw
  1355. },
  1356. .num_parents = 1,
  1357. .ops = &clk_branch_ops,
  1358. .flags = CLK_SET_RATE_PARENT,
  1359. },
  1360. },
  1361. };
  1362. static const struct parent_map mmcc_pxo_hdmi_map[] = {
  1363. { P_PXO, 0 },
  1364. { P_HDMI_PLL, 3 }
  1365. };
  1366. static const struct clk_parent_data mmcc_pxo_hdmi[] = {
  1367. { .fw_name = "pxo", .name = "pxo_board" },
  1368. { .fw_name = "hdmipll", .name = "hdmi_pll" },
  1369. };
  1370. static struct freq_tbl clk_tbl_tv[] = {
  1371. { .src = P_HDMI_PLL, .pre_div = 1 },
  1372. { }
  1373. };
  1374. static struct clk_rcg tv_src = {
  1375. .ns_reg = 0x00f4,
  1376. .md_reg = 0x00f0,
  1377. .mn = {
  1378. .mnctr_en_bit = 5,
  1379. .mnctr_reset_bit = 7,
  1380. .mnctr_mode_shift = 6,
  1381. .n_val_shift = 16,
  1382. .m_val_shift = 8,
  1383. .width = 8,
  1384. },
  1385. .p = {
  1386. .pre_div_shift = 14,
  1387. .pre_div_width = 2,
  1388. },
  1389. .s = {
  1390. .src_sel_shift = 0,
  1391. .parent_map = mmcc_pxo_hdmi_map,
  1392. },
  1393. .freq_tbl = clk_tbl_tv,
  1394. .clkr = {
  1395. .enable_reg = 0x00ec,
  1396. .enable_mask = BIT(2),
  1397. .hw.init = &(struct clk_init_data){
  1398. .name = "tv_src",
  1399. .parent_data = mmcc_pxo_hdmi,
  1400. .num_parents = ARRAY_SIZE(mmcc_pxo_hdmi),
  1401. .ops = &clk_rcg_bypass_ops,
  1402. .flags = CLK_SET_RATE_PARENT,
  1403. },
  1404. },
  1405. };
  1406. static struct clk_branch tv_enc_clk = {
  1407. .halt_reg = 0x01d4,
  1408. .halt_bit = 9,
  1409. .clkr = {
  1410. .enable_reg = 0x00ec,
  1411. .enable_mask = BIT(8),
  1412. .hw.init = &(struct clk_init_data){
  1413. .parent_hws = (const struct clk_hw*[]){
  1414. &tv_src.clkr.hw,
  1415. },
  1416. .num_parents = 1,
  1417. .name = "tv_enc_clk",
  1418. .ops = &clk_branch_ops,
  1419. .flags = CLK_SET_RATE_PARENT,
  1420. },
  1421. },
  1422. };
  1423. static struct clk_branch tv_dac_clk = {
  1424. .halt_reg = 0x01d4,
  1425. .halt_bit = 10,
  1426. .clkr = {
  1427. .enable_reg = 0x00ec,
  1428. .enable_mask = BIT(10),
  1429. .hw.init = &(struct clk_init_data){
  1430. .parent_hws = (const struct clk_hw*[]){
  1431. &tv_src.clkr.hw,
  1432. },
  1433. .num_parents = 1,
  1434. .name = "tv_dac_clk",
  1435. .ops = &clk_branch_ops,
  1436. .flags = CLK_SET_RATE_PARENT,
  1437. },
  1438. },
  1439. };
  1440. static struct clk_branch mdp_tv_clk = {
  1441. .halt_reg = 0x01d4,
  1442. .halt_bit = 12,
  1443. .clkr = {
  1444. .enable_reg = 0x00ec,
  1445. .enable_mask = BIT(0),
  1446. .hw.init = &(struct clk_init_data){
  1447. .parent_hws = (const struct clk_hw*[]){
  1448. &tv_src.clkr.hw,
  1449. },
  1450. .num_parents = 1,
  1451. .name = "mdp_tv_clk",
  1452. .ops = &clk_branch_ops,
  1453. .flags = CLK_SET_RATE_PARENT,
  1454. },
  1455. },
  1456. };
  1457. static struct clk_branch hdmi_tv_clk = {
  1458. .halt_reg = 0x01d4,
  1459. .halt_bit = 11,
  1460. .clkr = {
  1461. .enable_reg = 0x00ec,
  1462. .enable_mask = BIT(12),
  1463. .hw.init = &(struct clk_init_data){
  1464. .parent_hws = (const struct clk_hw*[]){
  1465. &tv_src.clkr.hw,
  1466. },
  1467. .num_parents = 1,
  1468. .name = "hdmi_tv_clk",
  1469. .ops = &clk_branch_ops,
  1470. .flags = CLK_SET_RATE_PARENT,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch rgb_tv_clk = {
  1475. .halt_reg = 0x0240,
  1476. .halt_bit = 27,
  1477. .clkr = {
  1478. .enable_reg = 0x0124,
  1479. .enable_mask = BIT(14),
  1480. .hw.init = &(struct clk_init_data){
  1481. .parent_hws = (const struct clk_hw*[]){
  1482. &tv_src.clkr.hw,
  1483. },
  1484. .num_parents = 1,
  1485. .name = "rgb_tv_clk",
  1486. .ops = &clk_branch_ops,
  1487. .flags = CLK_SET_RATE_PARENT,
  1488. },
  1489. },
  1490. };
  1491. static struct clk_branch npl_tv_clk = {
  1492. .halt_reg = 0x0240,
  1493. .halt_bit = 26,
  1494. .clkr = {
  1495. .enable_reg = 0x0124,
  1496. .enable_mask = BIT(16),
  1497. .hw.init = &(struct clk_init_data){
  1498. .parent_hws = (const struct clk_hw*[]){
  1499. &tv_src.clkr.hw,
  1500. },
  1501. .num_parents = 1,
  1502. .name = "npl_tv_clk",
  1503. .ops = &clk_branch_ops,
  1504. .flags = CLK_SET_RATE_PARENT,
  1505. },
  1506. },
  1507. };
  1508. static struct clk_branch hdmi_app_clk = {
  1509. .halt_reg = 0x01cc,
  1510. .halt_bit = 25,
  1511. .clkr = {
  1512. .enable_reg = 0x005c,
  1513. .enable_mask = BIT(11),
  1514. .hw.init = &(struct clk_init_data){
  1515. .parent_data = (const struct clk_parent_data[]){
  1516. { .fw_name = "pxo", .name = "pxo_board" },
  1517. },
  1518. .num_parents = 1,
  1519. .name = "hdmi_app_clk",
  1520. .ops = &clk_branch_ops,
  1521. },
  1522. },
  1523. };
  1524. static struct freq_tbl clk_tbl_vcodec[] = {
  1525. F_MN( 27000000, P_PXO, 1, 0),
  1526. F_MN( 32000000, P_PLL8, 1, 12),
  1527. F_MN( 48000000, P_PLL8, 1, 8),
  1528. F_MN( 54860000, P_PLL8, 1, 7),
  1529. F_MN( 96000000, P_PLL8, 1, 4),
  1530. F_MN(133330000, P_PLL2, 1, 6),
  1531. F_MN(200000000, P_PLL2, 1, 4),
  1532. F_MN(228570000, P_PLL2, 2, 7),
  1533. F_MN(266670000, P_PLL2, 1, 3),
  1534. { }
  1535. };
  1536. static struct clk_dyn_rcg vcodec_src = {
  1537. .ns_reg[0] = 0x0100,
  1538. .ns_reg[1] = 0x0100,
  1539. .md_reg[0] = 0x00fc,
  1540. .md_reg[1] = 0x0128,
  1541. .bank_reg = 0x00f8,
  1542. .mn[0] = {
  1543. .mnctr_en_bit = 5,
  1544. .mnctr_reset_bit = 31,
  1545. .mnctr_mode_shift = 6,
  1546. .n_val_shift = 11,
  1547. .m_val_shift = 8,
  1548. .width = 8,
  1549. },
  1550. .mn[1] = {
  1551. .mnctr_en_bit = 10,
  1552. .mnctr_reset_bit = 30,
  1553. .mnctr_mode_shift = 11,
  1554. .n_val_shift = 19,
  1555. .m_val_shift = 8,
  1556. .width = 8,
  1557. },
  1558. .s[0] = {
  1559. .src_sel_shift = 27,
  1560. .parent_map = mmcc_pxo_pll8_pll2_map,
  1561. },
  1562. .s[1] = {
  1563. .src_sel_shift = 0,
  1564. .parent_map = mmcc_pxo_pll8_pll2_map,
  1565. },
  1566. .mux_sel_bit = 13,
  1567. .freq_tbl = clk_tbl_vcodec,
  1568. .clkr = {
  1569. .enable_reg = 0x00f8,
  1570. .enable_mask = BIT(2),
  1571. .hw.init = &(struct clk_init_data){
  1572. .name = "vcodec_src",
  1573. .parent_data = mmcc_pxo_pll8_pll2,
  1574. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  1575. .ops = &clk_dyn_rcg_ops,
  1576. },
  1577. },
  1578. };
  1579. static struct clk_branch vcodec_clk = {
  1580. .halt_reg = 0x01d0,
  1581. .halt_bit = 29,
  1582. .clkr = {
  1583. .enable_reg = 0x00f8,
  1584. .enable_mask = BIT(0),
  1585. .hw.init = &(struct clk_init_data){
  1586. .name = "vcodec_clk",
  1587. .parent_hws = (const struct clk_hw*[]){
  1588. &vcodec_src.clkr.hw
  1589. },
  1590. .num_parents = 1,
  1591. .ops = &clk_branch_ops,
  1592. .flags = CLK_SET_RATE_PARENT,
  1593. },
  1594. },
  1595. };
  1596. static struct freq_tbl clk_tbl_vpe[] = {
  1597. { 27000000, P_PXO, 1 },
  1598. { 34909000, P_PLL8, 11 },
  1599. { 38400000, P_PLL8, 10 },
  1600. { 64000000, P_PLL8, 6 },
  1601. { 76800000, P_PLL8, 5 },
  1602. { 96000000, P_PLL8, 4 },
  1603. { 100000000, P_PLL2, 8 },
  1604. { 160000000, P_PLL2, 5 },
  1605. { }
  1606. };
  1607. static struct clk_rcg vpe_src = {
  1608. .ns_reg = 0x0118,
  1609. .p = {
  1610. .pre_div_shift = 12,
  1611. .pre_div_width = 4,
  1612. },
  1613. .s = {
  1614. .src_sel_shift = 0,
  1615. .parent_map = mmcc_pxo_pll8_pll2_map,
  1616. },
  1617. .freq_tbl = clk_tbl_vpe,
  1618. .clkr = {
  1619. .enable_reg = 0x0110,
  1620. .enable_mask = BIT(2),
  1621. .hw.init = &(struct clk_init_data){
  1622. .name = "vpe_src",
  1623. .parent_data = mmcc_pxo_pll8_pll2,
  1624. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  1625. .ops = &clk_rcg_ops,
  1626. },
  1627. },
  1628. };
  1629. static struct clk_branch vpe_clk = {
  1630. .halt_reg = 0x01c8,
  1631. .halt_bit = 28,
  1632. .clkr = {
  1633. .enable_reg = 0x0110,
  1634. .enable_mask = BIT(0),
  1635. .hw.init = &(struct clk_init_data){
  1636. .name = "vpe_clk",
  1637. .parent_hws = (const struct clk_hw*[]){
  1638. &vpe_src.clkr.hw
  1639. },
  1640. .num_parents = 1,
  1641. .ops = &clk_branch_ops,
  1642. .flags = CLK_SET_RATE_PARENT,
  1643. },
  1644. },
  1645. };
  1646. static struct freq_tbl clk_tbl_vfe[] = {
  1647. { 13960000, P_PLL8, 1, 2, 55 },
  1648. { 27000000, P_PXO, 1, 0, 0 },
  1649. { 36570000, P_PLL8, 1, 2, 21 },
  1650. { 38400000, P_PLL8, 2, 1, 5 },
  1651. { 45180000, P_PLL8, 1, 2, 17 },
  1652. { 48000000, P_PLL8, 2, 1, 4 },
  1653. { 54860000, P_PLL8, 1, 1, 7 },
  1654. { 64000000, P_PLL8, 2, 1, 3 },
  1655. { 76800000, P_PLL8, 1, 1, 5 },
  1656. { 96000000, P_PLL8, 2, 1, 2 },
  1657. { 109710000, P_PLL8, 1, 2, 7 },
  1658. { 128000000, P_PLL8, 1, 1, 3 },
  1659. { 153600000, P_PLL8, 1, 2, 5 },
  1660. { 200000000, P_PLL2, 2, 1, 2 },
  1661. { 228570000, P_PLL2, 1, 2, 7 },
  1662. { 266667000, P_PLL2, 1, 1, 3 },
  1663. { 320000000, P_PLL2, 1, 2, 5 },
  1664. { }
  1665. };
  1666. static struct clk_rcg vfe_src = {
  1667. .ns_reg = 0x0108,
  1668. .mn = {
  1669. .mnctr_en_bit = 5,
  1670. .mnctr_reset_bit = 7,
  1671. .mnctr_mode_shift = 6,
  1672. .n_val_shift = 16,
  1673. .m_val_shift = 8,
  1674. .width = 8,
  1675. },
  1676. .p = {
  1677. .pre_div_shift = 10,
  1678. .pre_div_width = 1,
  1679. },
  1680. .s = {
  1681. .src_sel_shift = 0,
  1682. .parent_map = mmcc_pxo_pll8_pll2_map,
  1683. },
  1684. .freq_tbl = clk_tbl_vfe,
  1685. .clkr = {
  1686. .enable_reg = 0x0104,
  1687. .enable_mask = BIT(2),
  1688. .hw.init = &(struct clk_init_data){
  1689. .name = "vfe_src",
  1690. .parent_data = mmcc_pxo_pll8_pll2,
  1691. .num_parents = ARRAY_SIZE(mmcc_pxo_pll8_pll2),
  1692. .ops = &clk_rcg_ops,
  1693. },
  1694. },
  1695. };
  1696. static struct clk_branch vfe_clk = {
  1697. .halt_reg = 0x01cc,
  1698. .halt_bit = 6,
  1699. .clkr = {
  1700. .enable_reg = 0x0104,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(struct clk_init_data){
  1703. .name = "vfe_clk",
  1704. .parent_hws = (const struct clk_hw*[]){
  1705. &vfe_src.clkr.hw
  1706. },
  1707. .num_parents = 1,
  1708. .ops = &clk_branch_ops,
  1709. .flags = CLK_SET_RATE_PARENT,
  1710. },
  1711. },
  1712. };
  1713. static struct clk_branch vfe_csi_clk = {
  1714. .halt_reg = 0x01cc,
  1715. .halt_bit = 8,
  1716. .clkr = {
  1717. .enable_reg = 0x0104,
  1718. .enable_mask = BIT(12),
  1719. .hw.init = &(struct clk_init_data){
  1720. .parent_hws = (const struct clk_hw*[]){
  1721. &vfe_src.clkr.hw
  1722. },
  1723. .num_parents = 1,
  1724. .name = "vfe_csi_clk",
  1725. .ops = &clk_branch_ops,
  1726. .flags = CLK_SET_RATE_PARENT,
  1727. },
  1728. },
  1729. };
  1730. static struct clk_branch gmem_axi_clk = {
  1731. .halt_reg = 0x01d8,
  1732. .halt_bit = 6,
  1733. .clkr = {
  1734. .enable_reg = 0x0018,
  1735. .enable_mask = BIT(24),
  1736. .hw.init = &(struct clk_init_data){
  1737. .name = "gmem_axi_clk",
  1738. .ops = &clk_branch_ops,
  1739. },
  1740. },
  1741. };
  1742. static struct clk_branch ijpeg_axi_clk = {
  1743. .hwcg_reg = 0x0018,
  1744. .hwcg_bit = 11,
  1745. .halt_reg = 0x01d8,
  1746. .halt_bit = 4,
  1747. .clkr = {
  1748. .enable_reg = 0x0018,
  1749. .enable_mask = BIT(21),
  1750. .hw.init = &(struct clk_init_data){
  1751. .name = "ijpeg_axi_clk",
  1752. .ops = &clk_branch_ops,
  1753. },
  1754. },
  1755. };
  1756. static struct clk_branch mmss_imem_axi_clk = {
  1757. .hwcg_reg = 0x0018,
  1758. .hwcg_bit = 15,
  1759. .halt_reg = 0x01d8,
  1760. .halt_bit = 7,
  1761. .clkr = {
  1762. .enable_reg = 0x0018,
  1763. .enable_mask = BIT(22),
  1764. .hw.init = &(struct clk_init_data){
  1765. .name = "mmss_imem_axi_clk",
  1766. .ops = &clk_branch_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch jpegd_axi_clk = {
  1771. .halt_reg = 0x01d8,
  1772. .halt_bit = 5,
  1773. .clkr = {
  1774. .enable_reg = 0x0018,
  1775. .enable_mask = BIT(25),
  1776. .hw.init = &(struct clk_init_data){
  1777. .name = "jpegd_axi_clk",
  1778. .ops = &clk_branch_ops,
  1779. },
  1780. },
  1781. };
  1782. static struct clk_branch vcodec_axi_b_clk = {
  1783. .hwcg_reg = 0x0114,
  1784. .hwcg_bit = 22,
  1785. .halt_reg = 0x01e8,
  1786. .halt_bit = 25,
  1787. .clkr = {
  1788. .enable_reg = 0x0114,
  1789. .enable_mask = BIT(23),
  1790. .hw.init = &(struct clk_init_data){
  1791. .name = "vcodec_axi_b_clk",
  1792. .ops = &clk_branch_ops,
  1793. },
  1794. },
  1795. };
  1796. static struct clk_branch vcodec_axi_a_clk = {
  1797. .hwcg_reg = 0x0114,
  1798. .hwcg_bit = 24,
  1799. .halt_reg = 0x01e8,
  1800. .halt_bit = 26,
  1801. .clkr = {
  1802. .enable_reg = 0x0114,
  1803. .enable_mask = BIT(25),
  1804. .hw.init = &(struct clk_init_data){
  1805. .name = "vcodec_axi_a_clk",
  1806. .ops = &clk_branch_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch vcodec_axi_clk = {
  1811. .hwcg_reg = 0x0018,
  1812. .hwcg_bit = 13,
  1813. .halt_reg = 0x01d8,
  1814. .halt_bit = 3,
  1815. .clkr = {
  1816. .enable_reg = 0x0018,
  1817. .enable_mask = BIT(19),
  1818. .hw.init = &(struct clk_init_data){
  1819. .name = "vcodec_axi_clk",
  1820. .ops = &clk_branch_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch vfe_axi_clk = {
  1825. .halt_reg = 0x01d8,
  1826. .halt_bit = 0,
  1827. .clkr = {
  1828. .enable_reg = 0x0018,
  1829. .enable_mask = BIT(18),
  1830. .hw.init = &(struct clk_init_data){
  1831. .name = "vfe_axi_clk",
  1832. .ops = &clk_branch_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch mdp_axi_clk = {
  1837. .hwcg_reg = 0x0018,
  1838. .hwcg_bit = 16,
  1839. .halt_reg = 0x01d8,
  1840. .halt_bit = 8,
  1841. .clkr = {
  1842. .enable_reg = 0x0018,
  1843. .enable_mask = BIT(23),
  1844. .hw.init = &(struct clk_init_data){
  1845. .name = "mdp_axi_clk",
  1846. .ops = &clk_branch_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch rot_axi_clk = {
  1851. .hwcg_reg = 0x0020,
  1852. .hwcg_bit = 25,
  1853. .halt_reg = 0x01d8,
  1854. .halt_bit = 2,
  1855. .clkr = {
  1856. .enable_reg = 0x0020,
  1857. .enable_mask = BIT(24),
  1858. .hw.init = &(struct clk_init_data){
  1859. .name = "rot_axi_clk",
  1860. .ops = &clk_branch_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch vcap_axi_clk = {
  1865. .halt_reg = 0x0240,
  1866. .halt_bit = 20,
  1867. .hwcg_reg = 0x0244,
  1868. .hwcg_bit = 11,
  1869. .clkr = {
  1870. .enable_reg = 0x0244,
  1871. .enable_mask = BIT(12),
  1872. .hw.init = &(struct clk_init_data){
  1873. .name = "vcap_axi_clk",
  1874. .ops = &clk_branch_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch vpe_axi_clk = {
  1879. .hwcg_reg = 0x0020,
  1880. .hwcg_bit = 27,
  1881. .halt_reg = 0x01d8,
  1882. .halt_bit = 1,
  1883. .clkr = {
  1884. .enable_reg = 0x0020,
  1885. .enable_mask = BIT(26),
  1886. .hw.init = &(struct clk_init_data){
  1887. .name = "vpe_axi_clk",
  1888. .ops = &clk_branch_ops,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch gfx3d_axi_clk = {
  1893. .hwcg_reg = 0x0244,
  1894. .hwcg_bit = 24,
  1895. .halt_reg = 0x0240,
  1896. .halt_bit = 30,
  1897. .clkr = {
  1898. .enable_reg = 0x0244,
  1899. .enable_mask = BIT(25),
  1900. .hw.init = &(struct clk_init_data){
  1901. .name = "gfx3d_axi_clk",
  1902. .ops = &clk_branch_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch amp_ahb_clk = {
  1907. .halt_reg = 0x01dc,
  1908. .halt_bit = 18,
  1909. .clkr = {
  1910. .enable_reg = 0x0008,
  1911. .enable_mask = BIT(24),
  1912. .hw.init = &(struct clk_init_data){
  1913. .name = "amp_ahb_clk",
  1914. .ops = &clk_branch_ops,
  1915. },
  1916. },
  1917. };
  1918. static struct clk_branch csi_ahb_clk = {
  1919. .halt_reg = 0x01dc,
  1920. .halt_bit = 16,
  1921. .clkr = {
  1922. .enable_reg = 0x0008,
  1923. .enable_mask = BIT(7),
  1924. .hw.init = &(struct clk_init_data){
  1925. .name = "csi_ahb_clk",
  1926. .ops = &clk_branch_ops,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch dsi_m_ahb_clk = {
  1931. .halt_reg = 0x01dc,
  1932. .halt_bit = 19,
  1933. .clkr = {
  1934. .enable_reg = 0x0008,
  1935. .enable_mask = BIT(9),
  1936. .hw.init = &(struct clk_init_data){
  1937. .name = "dsi_m_ahb_clk",
  1938. .ops = &clk_branch_ops,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch dsi_s_ahb_clk = {
  1943. .hwcg_reg = 0x0038,
  1944. .hwcg_bit = 20,
  1945. .halt_reg = 0x01dc,
  1946. .halt_bit = 21,
  1947. .clkr = {
  1948. .enable_reg = 0x0008,
  1949. .enable_mask = BIT(18),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "dsi_s_ahb_clk",
  1952. .ops = &clk_branch_ops,
  1953. },
  1954. },
  1955. };
  1956. static struct clk_branch dsi2_m_ahb_clk = {
  1957. .halt_reg = 0x01d8,
  1958. .halt_bit = 18,
  1959. .clkr = {
  1960. .enable_reg = 0x0008,
  1961. .enable_mask = BIT(17),
  1962. .hw.init = &(struct clk_init_data){
  1963. .name = "dsi2_m_ahb_clk",
  1964. .ops = &clk_branch_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch dsi2_s_ahb_clk = {
  1969. .hwcg_reg = 0x0038,
  1970. .hwcg_bit = 15,
  1971. .halt_reg = 0x01dc,
  1972. .halt_bit = 20,
  1973. .clkr = {
  1974. .enable_reg = 0x0008,
  1975. .enable_mask = BIT(22),
  1976. .hw.init = &(struct clk_init_data){
  1977. .name = "dsi2_s_ahb_clk",
  1978. .ops = &clk_branch_ops,
  1979. },
  1980. },
  1981. };
  1982. static struct clk_rcg dsi1_src = {
  1983. .ns_reg = 0x0054,
  1984. .md_reg = 0x0050,
  1985. .mn = {
  1986. .mnctr_en_bit = 5,
  1987. .mnctr_reset_bit = 7,
  1988. .mnctr_mode_shift = 6,
  1989. .n_val_shift = 24,
  1990. .m_val_shift = 8,
  1991. .width = 8,
  1992. },
  1993. .p = {
  1994. .pre_div_shift = 14,
  1995. .pre_div_width = 2,
  1996. },
  1997. .s = {
  1998. .src_sel_shift = 0,
  1999. .parent_map = mmcc_pxo_dsi2_dsi1_map,
  2000. },
  2001. .clkr = {
  2002. .enable_reg = 0x004c,
  2003. .enable_mask = BIT(2),
  2004. .hw.init = &(struct clk_init_data){
  2005. .name = "dsi1_src",
  2006. .parent_data = mmcc_pxo_dsi2_dsi1,
  2007. .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1),
  2008. .ops = &clk_rcg_bypass2_ops,
  2009. .flags = CLK_SET_RATE_PARENT,
  2010. },
  2011. },
  2012. };
  2013. static struct clk_branch dsi1_clk = {
  2014. .halt_reg = 0x01d0,
  2015. .halt_bit = 2,
  2016. .clkr = {
  2017. .enable_reg = 0x004c,
  2018. .enable_mask = BIT(0),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "dsi1_clk",
  2021. .parent_hws = (const struct clk_hw*[]){
  2022. &dsi1_src.clkr.hw
  2023. },
  2024. .num_parents = 1,
  2025. .ops = &clk_branch_ops,
  2026. .flags = CLK_SET_RATE_PARENT,
  2027. },
  2028. },
  2029. };
  2030. static struct clk_rcg dsi2_src = {
  2031. .ns_reg = 0x012c,
  2032. .md_reg = 0x00a8,
  2033. .mn = {
  2034. .mnctr_en_bit = 5,
  2035. .mnctr_reset_bit = 7,
  2036. .mnctr_mode_shift = 6,
  2037. .n_val_shift = 24,
  2038. .m_val_shift = 8,
  2039. .width = 8,
  2040. },
  2041. .p = {
  2042. .pre_div_shift = 14,
  2043. .pre_div_width = 2,
  2044. },
  2045. .s = {
  2046. .src_sel_shift = 0,
  2047. .parent_map = mmcc_pxo_dsi2_dsi1_map,
  2048. },
  2049. .clkr = {
  2050. .enable_reg = 0x003c,
  2051. .enable_mask = BIT(2),
  2052. .hw.init = &(struct clk_init_data){
  2053. .name = "dsi2_src",
  2054. .parent_data = mmcc_pxo_dsi2_dsi1,
  2055. .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1),
  2056. .ops = &clk_rcg_bypass2_ops,
  2057. .flags = CLK_SET_RATE_PARENT,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch dsi2_clk = {
  2062. .halt_reg = 0x01d0,
  2063. .halt_bit = 20,
  2064. .clkr = {
  2065. .enable_reg = 0x003c,
  2066. .enable_mask = BIT(0),
  2067. .hw.init = &(struct clk_init_data){
  2068. .name = "dsi2_clk",
  2069. .parent_hws = (const struct clk_hw*[]){
  2070. &dsi2_src.clkr.hw
  2071. },
  2072. .num_parents = 1,
  2073. .ops = &clk_branch_ops,
  2074. .flags = CLK_SET_RATE_PARENT,
  2075. },
  2076. },
  2077. };
  2078. static struct clk_rcg dsi1_byte_src = {
  2079. .ns_reg = 0x00b0,
  2080. .p = {
  2081. .pre_div_shift = 12,
  2082. .pre_div_width = 4,
  2083. },
  2084. .s = {
  2085. .src_sel_shift = 0,
  2086. .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
  2087. },
  2088. .clkr = {
  2089. .enable_reg = 0x0090,
  2090. .enable_mask = BIT(2),
  2091. .hw.init = &(struct clk_init_data){
  2092. .name = "dsi1_byte_src",
  2093. .parent_data = mmcc_pxo_dsi1_dsi2_byte,
  2094. .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte),
  2095. .ops = &clk_rcg_bypass2_ops,
  2096. .flags = CLK_SET_RATE_PARENT,
  2097. },
  2098. },
  2099. };
  2100. static struct clk_branch dsi1_byte_clk = {
  2101. .halt_reg = 0x01cc,
  2102. .halt_bit = 21,
  2103. .clkr = {
  2104. .enable_reg = 0x0090,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(struct clk_init_data){
  2107. .name = "dsi1_byte_clk",
  2108. .parent_hws = (const struct clk_hw*[]){
  2109. &dsi1_byte_src.clkr.hw
  2110. },
  2111. .num_parents = 1,
  2112. .ops = &clk_branch_ops,
  2113. .flags = CLK_SET_RATE_PARENT,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_rcg dsi2_byte_src = {
  2118. .ns_reg = 0x012c,
  2119. .p = {
  2120. .pre_div_shift = 12,
  2121. .pre_div_width = 4,
  2122. },
  2123. .s = {
  2124. .src_sel_shift = 0,
  2125. .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
  2126. },
  2127. .clkr = {
  2128. .enable_reg = 0x0130,
  2129. .enable_mask = BIT(2),
  2130. .hw.init = &(struct clk_init_data){
  2131. .name = "dsi2_byte_src",
  2132. .parent_data = mmcc_pxo_dsi1_dsi2_byte,
  2133. .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte),
  2134. .ops = &clk_rcg_bypass2_ops,
  2135. .flags = CLK_SET_RATE_PARENT,
  2136. },
  2137. },
  2138. };
  2139. static struct clk_branch dsi2_byte_clk = {
  2140. .halt_reg = 0x01cc,
  2141. .halt_bit = 20,
  2142. .clkr = {
  2143. .enable_reg = 0x00b4,
  2144. .enable_mask = BIT(0),
  2145. .hw.init = &(struct clk_init_data){
  2146. .name = "dsi2_byte_clk",
  2147. .parent_hws = (const struct clk_hw*[]){
  2148. &dsi2_byte_src.clkr.hw
  2149. },
  2150. .num_parents = 1,
  2151. .ops = &clk_branch_ops,
  2152. .flags = CLK_SET_RATE_PARENT,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_rcg dsi1_esc_src = {
  2157. .ns_reg = 0x0011c,
  2158. .p = {
  2159. .pre_div_shift = 12,
  2160. .pre_div_width = 4,
  2161. },
  2162. .s = {
  2163. .src_sel_shift = 0,
  2164. .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
  2165. },
  2166. .clkr = {
  2167. .enable_reg = 0x00cc,
  2168. .enable_mask = BIT(2),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "dsi1_esc_src",
  2171. .parent_data = mmcc_pxo_dsi1_dsi2_byte,
  2172. .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte),
  2173. .ops = &clk_rcg_esc_ops,
  2174. },
  2175. },
  2176. };
  2177. static struct clk_branch dsi1_esc_clk = {
  2178. .halt_reg = 0x01e8,
  2179. .halt_bit = 1,
  2180. .clkr = {
  2181. .enable_reg = 0x00cc,
  2182. .enable_mask = BIT(0),
  2183. .hw.init = &(struct clk_init_data){
  2184. .name = "dsi1_esc_clk",
  2185. .parent_hws = (const struct clk_hw*[]){
  2186. &dsi1_esc_src.clkr.hw
  2187. },
  2188. .num_parents = 1,
  2189. .ops = &clk_branch_ops,
  2190. .flags = CLK_SET_RATE_PARENT,
  2191. },
  2192. },
  2193. };
  2194. static struct clk_rcg dsi2_esc_src = {
  2195. .ns_reg = 0x0150,
  2196. .p = {
  2197. .pre_div_shift = 12,
  2198. .pre_div_width = 4,
  2199. },
  2200. .s = {
  2201. .src_sel_shift = 0,
  2202. .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
  2203. },
  2204. .clkr = {
  2205. .enable_reg = 0x013c,
  2206. .enable_mask = BIT(2),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "dsi2_esc_src",
  2209. .parent_data = mmcc_pxo_dsi1_dsi2_byte,
  2210. .num_parents = ARRAY_SIZE(mmcc_pxo_dsi1_dsi2_byte),
  2211. .ops = &clk_rcg_esc_ops,
  2212. },
  2213. },
  2214. };
  2215. static struct clk_branch dsi2_esc_clk = {
  2216. .halt_reg = 0x01e8,
  2217. .halt_bit = 3,
  2218. .clkr = {
  2219. .enable_reg = 0x013c,
  2220. .enable_mask = BIT(0),
  2221. .hw.init = &(struct clk_init_data){
  2222. .name = "dsi2_esc_clk",
  2223. .parent_hws = (const struct clk_hw*[]){
  2224. &dsi2_esc_src.clkr.hw
  2225. },
  2226. .num_parents = 1,
  2227. .ops = &clk_branch_ops,
  2228. .flags = CLK_SET_RATE_PARENT,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_rcg dsi1_pixel_src = {
  2233. .ns_reg = 0x0138,
  2234. .md_reg = 0x0134,
  2235. .mn = {
  2236. .mnctr_en_bit = 5,
  2237. .mnctr_reset_bit = 7,
  2238. .mnctr_mode_shift = 6,
  2239. .n_val_shift = 16,
  2240. .m_val_shift = 8,
  2241. .width = 8,
  2242. },
  2243. .p = {
  2244. .pre_div_shift = 12,
  2245. .pre_div_width = 4,
  2246. },
  2247. .s = {
  2248. .src_sel_shift = 0,
  2249. .parent_map = mmcc_pxo_dsi2_dsi1_map,
  2250. },
  2251. .clkr = {
  2252. .enable_reg = 0x0130,
  2253. .enable_mask = BIT(2),
  2254. .hw.init = &(struct clk_init_data){
  2255. .name = "dsi1_pixel_src",
  2256. .parent_data = mmcc_pxo_dsi2_dsi1,
  2257. .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1),
  2258. .ops = &clk_rcg_pixel_ops,
  2259. },
  2260. },
  2261. };
  2262. static struct clk_branch dsi1_pixel_clk = {
  2263. .halt_reg = 0x01d0,
  2264. .halt_bit = 6,
  2265. .clkr = {
  2266. .enable_reg = 0x0130,
  2267. .enable_mask = BIT(0),
  2268. .hw.init = &(struct clk_init_data){
  2269. .name = "mdp_pclk1_clk",
  2270. .parent_hws = (const struct clk_hw*[]){
  2271. &dsi1_pixel_src.clkr.hw
  2272. },
  2273. .num_parents = 1,
  2274. .ops = &clk_branch_ops,
  2275. .flags = CLK_SET_RATE_PARENT,
  2276. },
  2277. },
  2278. };
  2279. static struct clk_rcg dsi2_pixel_src = {
  2280. .ns_reg = 0x00e4,
  2281. .md_reg = 0x00b8,
  2282. .mn = {
  2283. .mnctr_en_bit = 5,
  2284. .mnctr_reset_bit = 7,
  2285. .mnctr_mode_shift = 6,
  2286. .n_val_shift = 16,
  2287. .m_val_shift = 8,
  2288. .width = 8,
  2289. },
  2290. .p = {
  2291. .pre_div_shift = 12,
  2292. .pre_div_width = 4,
  2293. },
  2294. .s = {
  2295. .src_sel_shift = 0,
  2296. .parent_map = mmcc_pxo_dsi2_dsi1_map,
  2297. },
  2298. .clkr = {
  2299. .enable_reg = 0x0094,
  2300. .enable_mask = BIT(2),
  2301. .hw.init = &(struct clk_init_data){
  2302. .name = "dsi2_pixel_src",
  2303. .parent_data = mmcc_pxo_dsi2_dsi1,
  2304. .num_parents = ARRAY_SIZE(mmcc_pxo_dsi2_dsi1),
  2305. .ops = &clk_rcg_pixel_ops,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch dsi2_pixel_clk = {
  2310. .halt_reg = 0x01d0,
  2311. .halt_bit = 19,
  2312. .clkr = {
  2313. .enable_reg = 0x0094,
  2314. .enable_mask = BIT(0),
  2315. .hw.init = &(struct clk_init_data){
  2316. .name = "mdp_pclk2_clk",
  2317. .parent_hws = (const struct clk_hw*[]){
  2318. &dsi2_pixel_src.clkr.hw
  2319. },
  2320. .num_parents = 1,
  2321. .ops = &clk_branch_ops,
  2322. .flags = CLK_SET_RATE_PARENT,
  2323. },
  2324. },
  2325. };
  2326. static struct clk_branch gfx2d0_ahb_clk = {
  2327. .hwcg_reg = 0x0038,
  2328. .hwcg_bit = 28,
  2329. .halt_reg = 0x01dc,
  2330. .halt_bit = 2,
  2331. .clkr = {
  2332. .enable_reg = 0x0008,
  2333. .enable_mask = BIT(19),
  2334. .hw.init = &(struct clk_init_data){
  2335. .name = "gfx2d0_ahb_clk",
  2336. .ops = &clk_branch_ops,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_branch gfx2d1_ahb_clk = {
  2341. .hwcg_reg = 0x0038,
  2342. .hwcg_bit = 29,
  2343. .halt_reg = 0x01dc,
  2344. .halt_bit = 3,
  2345. .clkr = {
  2346. .enable_reg = 0x0008,
  2347. .enable_mask = BIT(2),
  2348. .hw.init = &(struct clk_init_data){
  2349. .name = "gfx2d1_ahb_clk",
  2350. .ops = &clk_branch_ops,
  2351. },
  2352. },
  2353. };
  2354. static struct clk_branch gfx3d_ahb_clk = {
  2355. .hwcg_reg = 0x0038,
  2356. .hwcg_bit = 27,
  2357. .halt_reg = 0x01dc,
  2358. .halt_bit = 4,
  2359. .clkr = {
  2360. .enable_reg = 0x0008,
  2361. .enable_mask = BIT(3),
  2362. .hw.init = &(struct clk_init_data){
  2363. .name = "gfx3d_ahb_clk",
  2364. .ops = &clk_branch_ops,
  2365. },
  2366. },
  2367. };
  2368. static struct clk_branch hdmi_m_ahb_clk = {
  2369. .hwcg_reg = 0x0038,
  2370. .hwcg_bit = 21,
  2371. .halt_reg = 0x01dc,
  2372. .halt_bit = 5,
  2373. .clkr = {
  2374. .enable_reg = 0x0008,
  2375. .enable_mask = BIT(14),
  2376. .hw.init = &(struct clk_init_data){
  2377. .name = "hdmi_m_ahb_clk",
  2378. .ops = &clk_branch_ops,
  2379. },
  2380. },
  2381. };
  2382. static struct clk_branch hdmi_s_ahb_clk = {
  2383. .hwcg_reg = 0x0038,
  2384. .hwcg_bit = 22,
  2385. .halt_reg = 0x01dc,
  2386. .halt_bit = 6,
  2387. .clkr = {
  2388. .enable_reg = 0x0008,
  2389. .enable_mask = BIT(4),
  2390. .hw.init = &(struct clk_init_data){
  2391. .name = "hdmi_s_ahb_clk",
  2392. .ops = &clk_branch_ops,
  2393. },
  2394. },
  2395. };
  2396. static struct clk_branch ijpeg_ahb_clk = {
  2397. .halt_reg = 0x01dc,
  2398. .halt_bit = 9,
  2399. .clkr = {
  2400. .enable_reg = 0x0008,
  2401. .enable_mask = BIT(5),
  2402. .hw.init = &(struct clk_init_data){
  2403. .name = "ijpeg_ahb_clk",
  2404. .ops = &clk_branch_ops,
  2405. },
  2406. },
  2407. };
  2408. static struct clk_branch mmss_imem_ahb_clk = {
  2409. .hwcg_reg = 0x0038,
  2410. .hwcg_bit = 12,
  2411. .halt_reg = 0x01dc,
  2412. .halt_bit = 10,
  2413. .clkr = {
  2414. .enable_reg = 0x0008,
  2415. .enable_mask = BIT(6),
  2416. .hw.init = &(struct clk_init_data){
  2417. .name = "mmss_imem_ahb_clk",
  2418. .ops = &clk_branch_ops,
  2419. },
  2420. },
  2421. };
  2422. static struct clk_branch jpegd_ahb_clk = {
  2423. .halt_reg = 0x01dc,
  2424. .halt_bit = 7,
  2425. .clkr = {
  2426. .enable_reg = 0x0008,
  2427. .enable_mask = BIT(21),
  2428. .hw.init = &(struct clk_init_data){
  2429. .name = "jpegd_ahb_clk",
  2430. .ops = &clk_branch_ops,
  2431. },
  2432. },
  2433. };
  2434. static struct clk_branch mdp_ahb_clk = {
  2435. .halt_reg = 0x01dc,
  2436. .halt_bit = 11,
  2437. .clkr = {
  2438. .enable_reg = 0x0008,
  2439. .enable_mask = BIT(10),
  2440. .hw.init = &(struct clk_init_data){
  2441. .name = "mdp_ahb_clk",
  2442. .ops = &clk_branch_ops,
  2443. },
  2444. },
  2445. };
  2446. static struct clk_branch rot_ahb_clk = {
  2447. .halt_reg = 0x01dc,
  2448. .halt_bit = 13,
  2449. .clkr = {
  2450. .enable_reg = 0x0008,
  2451. .enable_mask = BIT(12),
  2452. .hw.init = &(struct clk_init_data){
  2453. .name = "rot_ahb_clk",
  2454. .ops = &clk_branch_ops,
  2455. },
  2456. },
  2457. };
  2458. static struct clk_branch smmu_ahb_clk = {
  2459. .hwcg_reg = 0x0008,
  2460. .hwcg_bit = 26,
  2461. .halt_reg = 0x01dc,
  2462. .halt_bit = 22,
  2463. .clkr = {
  2464. .enable_reg = 0x0008,
  2465. .enable_mask = BIT(15),
  2466. .hw.init = &(struct clk_init_data){
  2467. .name = "smmu_ahb_clk",
  2468. .ops = &clk_branch_ops,
  2469. },
  2470. },
  2471. };
  2472. static struct clk_branch tv_enc_ahb_clk = {
  2473. .halt_reg = 0x01dc,
  2474. .halt_bit = 23,
  2475. .clkr = {
  2476. .enable_reg = 0x0008,
  2477. .enable_mask = BIT(25),
  2478. .hw.init = &(struct clk_init_data){
  2479. .name = "tv_enc_ahb_clk",
  2480. .ops = &clk_branch_ops,
  2481. },
  2482. },
  2483. };
  2484. static struct clk_branch vcap_ahb_clk = {
  2485. .halt_reg = 0x0240,
  2486. .halt_bit = 23,
  2487. .clkr = {
  2488. .enable_reg = 0x0248,
  2489. .enable_mask = BIT(1),
  2490. .hw.init = &(struct clk_init_data){
  2491. .name = "vcap_ahb_clk",
  2492. .ops = &clk_branch_ops,
  2493. },
  2494. },
  2495. };
  2496. static struct clk_branch vcodec_ahb_clk = {
  2497. .hwcg_reg = 0x0038,
  2498. .hwcg_bit = 26,
  2499. .halt_reg = 0x01dc,
  2500. .halt_bit = 12,
  2501. .clkr = {
  2502. .enable_reg = 0x0008,
  2503. .enable_mask = BIT(11),
  2504. .hw.init = &(struct clk_init_data){
  2505. .name = "vcodec_ahb_clk",
  2506. .ops = &clk_branch_ops,
  2507. },
  2508. },
  2509. };
  2510. static struct clk_branch vfe_ahb_clk = {
  2511. .halt_reg = 0x01dc,
  2512. .halt_bit = 14,
  2513. .clkr = {
  2514. .enable_reg = 0x0008,
  2515. .enable_mask = BIT(13),
  2516. .hw.init = &(struct clk_init_data){
  2517. .name = "vfe_ahb_clk",
  2518. .ops = &clk_branch_ops,
  2519. },
  2520. },
  2521. };
  2522. static struct clk_branch vpe_ahb_clk = {
  2523. .halt_reg = 0x01dc,
  2524. .halt_bit = 15,
  2525. .clkr = {
  2526. .enable_reg = 0x0008,
  2527. .enable_mask = BIT(16),
  2528. .hw.init = &(struct clk_init_data){
  2529. .name = "vpe_ahb_clk",
  2530. .ops = &clk_branch_ops,
  2531. },
  2532. },
  2533. };
  2534. static struct clk_regmap *mmcc_msm8960_clks[] = {
  2535. [TV_ENC_AHB_CLK] = &tv_enc_ahb_clk.clkr,
  2536. [AMP_AHB_CLK] = &amp_ahb_clk.clkr,
  2537. [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
  2538. [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
  2539. [GFX2D0_AHB_CLK] = &gfx2d0_ahb_clk.clkr,
  2540. [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
  2541. [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
  2542. [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
  2543. [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
  2544. [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
  2545. [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
  2546. [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
  2547. [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
  2548. [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
  2549. [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
  2550. [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
  2551. [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
  2552. [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
  2553. [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
  2554. [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
  2555. [GFX2D1_AHB_CLK] = &gfx2d1_ahb_clk.clkr,
  2556. [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
  2557. [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
  2558. [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
  2559. [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
  2560. [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
  2561. [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
  2562. [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
  2563. [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
  2564. [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
  2565. [ROT_AXI_CLK] = &rot_axi_clk.clkr,
  2566. [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
  2567. [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
  2568. [CSI0_SRC] = &csi0_src.clkr,
  2569. [CSI0_CLK] = &csi0_clk.clkr,
  2570. [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
  2571. [CSI1_SRC] = &csi1_src.clkr,
  2572. [CSI1_CLK] = &csi1_clk.clkr,
  2573. [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
  2574. [CSI2_SRC] = &csi2_src.clkr,
  2575. [CSI2_CLK] = &csi2_clk.clkr,
  2576. [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
  2577. [DSI_SRC] = &dsi1_src.clkr,
  2578. [DSI_CLK] = &dsi1_clk.clkr,
  2579. [CSI_PIX_CLK] = &csi_pix_clk.clkr,
  2580. [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
  2581. [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
  2582. [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
  2583. [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
  2584. [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
  2585. [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
  2586. [GFX2D0_SRC] = &gfx2d0_src.clkr,
  2587. [GFX2D0_CLK] = &gfx2d0_clk.clkr,
  2588. [GFX2D1_SRC] = &gfx2d1_src.clkr,
  2589. [GFX2D1_CLK] = &gfx2d1_clk.clkr,
  2590. [GFX3D_SRC] = &gfx3d_src.clkr,
  2591. [GFX3D_CLK] = &gfx3d_clk.clkr,
  2592. [IJPEG_SRC] = &ijpeg_src.clkr,
  2593. [IJPEG_CLK] = &ijpeg_clk.clkr,
  2594. [JPEGD_SRC] = &jpegd_src.clkr,
  2595. [JPEGD_CLK] = &jpegd_clk.clkr,
  2596. [MDP_SRC] = &mdp_src.clkr,
  2597. [MDP_CLK] = &mdp_clk.clkr,
  2598. [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
  2599. [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr,
  2600. [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr,
  2601. [DSI2_SRC] = &dsi2_src.clkr,
  2602. [DSI2_CLK] = &dsi2_clk.clkr,
  2603. [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr,
  2604. [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr,
  2605. [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr,
  2606. [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr,
  2607. [DSI1_ESC_SRC] = &dsi1_esc_src.clkr,
  2608. [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr,
  2609. [DSI2_ESC_SRC] = &dsi2_esc_src.clkr,
  2610. [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr,
  2611. [ROT_SRC] = &rot_src.clkr,
  2612. [ROT_CLK] = &rot_clk.clkr,
  2613. [TV_ENC_CLK] = &tv_enc_clk.clkr,
  2614. [TV_DAC_CLK] = &tv_dac_clk.clkr,
  2615. [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
  2616. [MDP_TV_CLK] = &mdp_tv_clk.clkr,
  2617. [TV_SRC] = &tv_src.clkr,
  2618. [VCODEC_SRC] = &vcodec_src.clkr,
  2619. [VCODEC_CLK] = &vcodec_clk.clkr,
  2620. [VFE_SRC] = &vfe_src.clkr,
  2621. [VFE_CLK] = &vfe_clk.clkr,
  2622. [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
  2623. [VPE_SRC] = &vpe_src.clkr,
  2624. [VPE_CLK] = &vpe_clk.clkr,
  2625. [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr,
  2626. [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr,
  2627. [CAMCLK0_SRC] = &camclk0_src.clkr,
  2628. [CAMCLK0_CLK] = &camclk0_clk.clkr,
  2629. [CAMCLK1_SRC] = &camclk1_src.clkr,
  2630. [CAMCLK1_CLK] = &camclk1_clk.clkr,
  2631. [CAMCLK2_SRC] = &camclk2_src.clkr,
  2632. [CAMCLK2_CLK] = &camclk2_clk.clkr,
  2633. [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
  2634. [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
  2635. [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
  2636. [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
  2637. [PLL2] = &pll2.clkr,
  2638. };
  2639. static const struct qcom_reset_map mmcc_msm8960_resets[] = {
  2640. [VPE_AXI_RESET] = { 0x0208, 15 },
  2641. [IJPEG_AXI_RESET] = { 0x0208, 14 },
  2642. [MPD_AXI_RESET] = { 0x0208, 13 },
  2643. [VFE_AXI_RESET] = { 0x0208, 9 },
  2644. [SP_AXI_RESET] = { 0x0208, 8 },
  2645. [VCODEC_AXI_RESET] = { 0x0208, 7 },
  2646. [ROT_AXI_RESET] = { 0x0208, 6 },
  2647. [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
  2648. [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
  2649. [FAB_S3_AXI_RESET] = { 0x0208, 3 },
  2650. [FAB_S2_AXI_RESET] = { 0x0208, 2 },
  2651. [FAB_S1_AXI_RESET] = { 0x0208, 1 },
  2652. [FAB_S0_AXI_RESET] = { 0x0208 },
  2653. [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
  2654. [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
  2655. [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
  2656. [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
  2657. [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
  2658. [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
  2659. [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
  2660. [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
  2661. [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
  2662. [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
  2663. [SMMU_GFX2D0_AHB_RESET] = { 0x020c, 21 },
  2664. [SMMU_GFX2D1_AHB_RESET] = { 0x020c, 20 },
  2665. [APU_AHB_RESET] = { 0x020c, 18 },
  2666. [CSI_AHB_RESET] = { 0x020c, 17 },
  2667. [TV_ENC_AHB_RESET] = { 0x020c, 15 },
  2668. [VPE_AHB_RESET] = { 0x020c, 14 },
  2669. [FABRIC_AHB_RESET] = { 0x020c, 13 },
  2670. [GFX2D0_AHB_RESET] = { 0x020c, 12 },
  2671. [GFX2D1_AHB_RESET] = { 0x020c, 11 },
  2672. [GFX3D_AHB_RESET] = { 0x020c, 10 },
  2673. [HDMI_AHB_RESET] = { 0x020c, 9 },
  2674. [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
  2675. [IJPEG_AHB_RESET] = { 0x020c, 7 },
  2676. [DSI_M_AHB_RESET] = { 0x020c, 6 },
  2677. [DSI_S_AHB_RESET] = { 0x020c, 5 },
  2678. [JPEGD_AHB_RESET] = { 0x020c, 4 },
  2679. [MDP_AHB_RESET] = { 0x020c, 3 },
  2680. [ROT_AHB_RESET] = { 0x020c, 2 },
  2681. [VCODEC_AHB_RESET] = { 0x020c, 1 },
  2682. [VFE_AHB_RESET] = { 0x020c, 0 },
  2683. [DSI2_M_AHB_RESET] = { 0x0210, 31 },
  2684. [DSI2_S_AHB_RESET] = { 0x0210, 30 },
  2685. [CSIPHY2_RESET] = { 0x0210, 29 },
  2686. [CSI_PIX1_RESET] = { 0x0210, 28 },
  2687. [CSIPHY0_RESET] = { 0x0210, 27 },
  2688. [CSIPHY1_RESET] = { 0x0210, 26 },
  2689. [DSI2_RESET] = { 0x0210, 25 },
  2690. [VFE_CSI_RESET] = { 0x0210, 24 },
  2691. [MDP_RESET] = { 0x0210, 21 },
  2692. [AMP_RESET] = { 0x0210, 20 },
  2693. [JPEGD_RESET] = { 0x0210, 19 },
  2694. [CSI1_RESET] = { 0x0210, 18 },
  2695. [VPE_RESET] = { 0x0210, 17 },
  2696. [MMSS_FABRIC_RESET] = { 0x0210, 16 },
  2697. [VFE_RESET] = { 0x0210, 15 },
  2698. [GFX2D0_RESET] = { 0x0210, 14 },
  2699. [GFX2D1_RESET] = { 0x0210, 13 },
  2700. [GFX3D_RESET] = { 0x0210, 12 },
  2701. [HDMI_RESET] = { 0x0210, 11 },
  2702. [MMSS_IMEM_RESET] = { 0x0210, 10 },
  2703. [IJPEG_RESET] = { 0x0210, 9 },
  2704. [CSI0_RESET] = { 0x0210, 8 },
  2705. [DSI_RESET] = { 0x0210, 7 },
  2706. [VCODEC_RESET] = { 0x0210, 6 },
  2707. [MDP_TV_RESET] = { 0x0210, 4 },
  2708. [MDP_VSYNC_RESET] = { 0x0210, 3 },
  2709. [ROT_RESET] = { 0x0210, 2 },
  2710. [TV_HDMI_RESET] = { 0x0210, 1 },
  2711. [TV_ENC_RESET] = { 0x0210 },
  2712. [CSI2_RESET] = { 0x0214, 2 },
  2713. [CSI_RDI1_RESET] = { 0x0214, 1 },
  2714. [CSI_RDI2_RESET] = { 0x0214 },
  2715. };
  2716. static struct clk_regmap *mmcc_apq8064_clks[] = {
  2717. [AMP_AHB_CLK] = &amp_ahb_clk.clkr,
  2718. [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
  2719. [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
  2720. [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
  2721. [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
  2722. [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
  2723. [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
  2724. [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
  2725. [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
  2726. [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
  2727. [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
  2728. [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
  2729. [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
  2730. [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
  2731. [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
  2732. [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
  2733. [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
  2734. [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
  2735. [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
  2736. [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
  2737. [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
  2738. [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
  2739. [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
  2740. [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
  2741. [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
  2742. [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
  2743. [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
  2744. [ROT_AXI_CLK] = &rot_axi_clk.clkr,
  2745. [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
  2746. [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
  2747. [CSI0_SRC] = &csi0_src.clkr,
  2748. [CSI0_CLK] = &csi0_clk.clkr,
  2749. [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
  2750. [CSI1_SRC] = &csi1_src.clkr,
  2751. [CSI1_CLK] = &csi1_clk.clkr,
  2752. [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
  2753. [CSI2_SRC] = &csi2_src.clkr,
  2754. [CSI2_CLK] = &csi2_clk.clkr,
  2755. [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
  2756. [DSI_SRC] = &dsi1_src.clkr,
  2757. [DSI_CLK] = &dsi1_clk.clkr,
  2758. [CSI_PIX_CLK] = &csi_pix_clk.clkr,
  2759. [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
  2760. [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
  2761. [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
  2762. [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
  2763. [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
  2764. [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
  2765. [GFX3D_SRC] = &gfx3d_src.clkr,
  2766. [GFX3D_CLK] = &gfx3d_clk.clkr,
  2767. [IJPEG_SRC] = &ijpeg_src.clkr,
  2768. [IJPEG_CLK] = &ijpeg_clk.clkr,
  2769. [JPEGD_SRC] = &jpegd_src.clkr,
  2770. [JPEGD_CLK] = &jpegd_clk.clkr,
  2771. [MDP_SRC] = &mdp_src.clkr,
  2772. [MDP_CLK] = &mdp_clk.clkr,
  2773. [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
  2774. [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr,
  2775. [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr,
  2776. [DSI2_SRC] = &dsi2_src.clkr,
  2777. [DSI2_CLK] = &dsi2_clk.clkr,
  2778. [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr,
  2779. [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr,
  2780. [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr,
  2781. [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr,
  2782. [DSI1_ESC_SRC] = &dsi1_esc_src.clkr,
  2783. [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr,
  2784. [DSI2_ESC_SRC] = &dsi2_esc_src.clkr,
  2785. [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr,
  2786. [ROT_SRC] = &rot_src.clkr,
  2787. [ROT_CLK] = &rot_clk.clkr,
  2788. [TV_DAC_CLK] = &tv_dac_clk.clkr,
  2789. [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
  2790. [MDP_TV_CLK] = &mdp_tv_clk.clkr,
  2791. [TV_SRC] = &tv_src.clkr,
  2792. [VCODEC_SRC] = &vcodec_src.clkr,
  2793. [VCODEC_CLK] = &vcodec_clk.clkr,
  2794. [VFE_SRC] = &vfe_src.clkr,
  2795. [VFE_CLK] = &vfe_clk.clkr,
  2796. [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
  2797. [VPE_SRC] = &vpe_src.clkr,
  2798. [VPE_CLK] = &vpe_clk.clkr,
  2799. [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr,
  2800. [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr,
  2801. [CAMCLK0_SRC] = &camclk0_src.clkr,
  2802. [CAMCLK0_CLK] = &camclk0_clk.clkr,
  2803. [CAMCLK1_SRC] = &camclk1_src.clkr,
  2804. [CAMCLK1_CLK] = &camclk1_clk.clkr,
  2805. [CAMCLK2_SRC] = &camclk2_src.clkr,
  2806. [CAMCLK2_CLK] = &camclk2_clk.clkr,
  2807. [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
  2808. [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
  2809. [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
  2810. [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
  2811. [PLL2] = &pll2.clkr,
  2812. [RGB_TV_CLK] = &rgb_tv_clk.clkr,
  2813. [NPL_TV_CLK] = &npl_tv_clk.clkr,
  2814. [VCAP_AHB_CLK] = &vcap_ahb_clk.clkr,
  2815. [VCAP_AXI_CLK] = &vcap_axi_clk.clkr,
  2816. [VCAP_SRC] = &vcap_src.clkr,
  2817. [VCAP_CLK] = &vcap_clk.clkr,
  2818. [VCAP_NPL_CLK] = &vcap_npl_clk.clkr,
  2819. [PLL15] = &pll15.clkr,
  2820. };
  2821. static const struct qcom_reset_map mmcc_apq8064_resets[] = {
  2822. [GFX3D_AXI_RESET] = { 0x0208, 17 },
  2823. [VCAP_AXI_RESET] = { 0x0208, 16 },
  2824. [VPE_AXI_RESET] = { 0x0208, 15 },
  2825. [IJPEG_AXI_RESET] = { 0x0208, 14 },
  2826. [MPD_AXI_RESET] = { 0x0208, 13 },
  2827. [VFE_AXI_RESET] = { 0x0208, 9 },
  2828. [SP_AXI_RESET] = { 0x0208, 8 },
  2829. [VCODEC_AXI_RESET] = { 0x0208, 7 },
  2830. [ROT_AXI_RESET] = { 0x0208, 6 },
  2831. [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
  2832. [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
  2833. [FAB_S3_AXI_RESET] = { 0x0208, 3 },
  2834. [FAB_S2_AXI_RESET] = { 0x0208, 2 },
  2835. [FAB_S1_AXI_RESET] = { 0x0208, 1 },
  2836. [FAB_S0_AXI_RESET] = { 0x0208 },
  2837. [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
  2838. [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
  2839. [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
  2840. [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
  2841. [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
  2842. [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
  2843. [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
  2844. [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
  2845. [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
  2846. [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
  2847. [APU_AHB_RESET] = { 0x020c, 18 },
  2848. [CSI_AHB_RESET] = { 0x020c, 17 },
  2849. [TV_ENC_AHB_RESET] = { 0x020c, 15 },
  2850. [VPE_AHB_RESET] = { 0x020c, 14 },
  2851. [FABRIC_AHB_RESET] = { 0x020c, 13 },
  2852. [GFX3D_AHB_RESET] = { 0x020c, 10 },
  2853. [HDMI_AHB_RESET] = { 0x020c, 9 },
  2854. [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
  2855. [IJPEG_AHB_RESET] = { 0x020c, 7 },
  2856. [DSI_M_AHB_RESET] = { 0x020c, 6 },
  2857. [DSI_S_AHB_RESET] = { 0x020c, 5 },
  2858. [JPEGD_AHB_RESET] = { 0x020c, 4 },
  2859. [MDP_AHB_RESET] = { 0x020c, 3 },
  2860. [ROT_AHB_RESET] = { 0x020c, 2 },
  2861. [VCODEC_AHB_RESET] = { 0x020c, 1 },
  2862. [VFE_AHB_RESET] = { 0x020c, 0 },
  2863. [SMMU_VCAP_AHB_RESET] = { 0x0200, 3 },
  2864. [VCAP_AHB_RESET] = { 0x0200, 2 },
  2865. [DSI2_M_AHB_RESET] = { 0x0200, 1 },
  2866. [DSI2_S_AHB_RESET] = { 0x0200, 0 },
  2867. [CSIPHY2_RESET] = { 0x0210, 31 },
  2868. [CSI_PIX1_RESET] = { 0x0210, 30 },
  2869. [CSIPHY0_RESET] = { 0x0210, 29 },
  2870. [CSIPHY1_RESET] = { 0x0210, 28 },
  2871. [CSI_RDI_RESET] = { 0x0210, 27 },
  2872. [CSI_PIX_RESET] = { 0x0210, 26 },
  2873. [DSI2_RESET] = { 0x0210, 25 },
  2874. [VFE_CSI_RESET] = { 0x0210, 24 },
  2875. [MDP_RESET] = { 0x0210, 21 },
  2876. [AMP_RESET] = { 0x0210, 20 },
  2877. [JPEGD_RESET] = { 0x0210, 19 },
  2878. [CSI1_RESET] = { 0x0210, 18 },
  2879. [VPE_RESET] = { 0x0210, 17 },
  2880. [MMSS_FABRIC_RESET] = { 0x0210, 16 },
  2881. [VFE_RESET] = { 0x0210, 15 },
  2882. [GFX3D_RESET] = { 0x0210, 12 },
  2883. [HDMI_RESET] = { 0x0210, 11 },
  2884. [MMSS_IMEM_RESET] = { 0x0210, 10 },
  2885. [IJPEG_RESET] = { 0x0210, 9 },
  2886. [CSI0_RESET] = { 0x0210, 8 },
  2887. [DSI_RESET] = { 0x0210, 7 },
  2888. [VCODEC_RESET] = { 0x0210, 6 },
  2889. [MDP_TV_RESET] = { 0x0210, 4 },
  2890. [MDP_VSYNC_RESET] = { 0x0210, 3 },
  2891. [ROT_RESET] = { 0x0210, 2 },
  2892. [TV_HDMI_RESET] = { 0x0210, 1 },
  2893. [VCAP_NPL_RESET] = { 0x0214, 4 },
  2894. [VCAP_RESET] = { 0x0214, 3 },
  2895. [CSI2_RESET] = { 0x0214, 2 },
  2896. [CSI_RDI1_RESET] = { 0x0214, 1 },
  2897. [CSI_RDI2_RESET] = { 0x0214 },
  2898. };
  2899. static const struct regmap_config mmcc_msm8960_regmap_config = {
  2900. .reg_bits = 32,
  2901. .reg_stride = 4,
  2902. .val_bits = 32,
  2903. .max_register = 0x334,
  2904. .fast_io = true,
  2905. };
  2906. static const struct regmap_config mmcc_apq8064_regmap_config = {
  2907. .reg_bits = 32,
  2908. .reg_stride = 4,
  2909. .val_bits = 32,
  2910. .max_register = 0x350,
  2911. .fast_io = true,
  2912. };
  2913. static const struct qcom_cc_desc mmcc_msm8960_desc = {
  2914. .config = &mmcc_msm8960_regmap_config,
  2915. .clks = mmcc_msm8960_clks,
  2916. .num_clks = ARRAY_SIZE(mmcc_msm8960_clks),
  2917. .resets = mmcc_msm8960_resets,
  2918. .num_resets = ARRAY_SIZE(mmcc_msm8960_resets),
  2919. };
  2920. static const struct qcom_cc_desc mmcc_apq8064_desc = {
  2921. .config = &mmcc_apq8064_regmap_config,
  2922. .clks = mmcc_apq8064_clks,
  2923. .num_clks = ARRAY_SIZE(mmcc_apq8064_clks),
  2924. .resets = mmcc_apq8064_resets,
  2925. .num_resets = ARRAY_SIZE(mmcc_apq8064_resets),
  2926. };
  2927. static const struct of_device_id mmcc_msm8960_match_table[] = {
  2928. { .compatible = "qcom,mmcc-msm8960", .data = &mmcc_msm8960_desc },
  2929. { .compatible = "qcom,mmcc-apq8064", .data = &mmcc_apq8064_desc },
  2930. { }
  2931. };
  2932. MODULE_DEVICE_TABLE(of, mmcc_msm8960_match_table);
  2933. static int mmcc_msm8960_probe(struct platform_device *pdev)
  2934. {
  2935. const struct of_device_id *match;
  2936. struct regmap *regmap;
  2937. bool is_8064;
  2938. struct device *dev = &pdev->dev;
  2939. match = of_match_device(mmcc_msm8960_match_table, dev);
  2940. if (!match)
  2941. return -EINVAL;
  2942. is_8064 = of_device_is_compatible(dev->of_node, "qcom,mmcc-apq8064");
  2943. if (is_8064) {
  2944. gfx3d_src.freq_tbl = clk_tbl_gfx3d_8064;
  2945. gfx3d_src.clkr.hw.init = &gfx3d_8064_init;
  2946. gfx3d_src.s[0].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
  2947. gfx3d_src.s[1].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
  2948. }
  2949. regmap = qcom_cc_map(pdev, match->data);
  2950. if (IS_ERR(regmap))
  2951. return PTR_ERR(regmap);
  2952. clk_pll_configure_sr(&pll15, regmap, &pll15_config, false);
  2953. return qcom_cc_really_probe(pdev, match->data, regmap);
  2954. }
  2955. static struct platform_driver mmcc_msm8960_driver = {
  2956. .probe = mmcc_msm8960_probe,
  2957. .driver = {
  2958. .name = "mmcc-msm8960",
  2959. .of_match_table = mmcc_msm8960_match_table,
  2960. },
  2961. };
  2962. module_platform_driver(mmcc_msm8960_driver);
  2963. MODULE_DESCRIPTION("QCOM MMCC MSM8960 Driver");
  2964. MODULE_LICENSE("GPL v2");
  2965. MODULE_ALIAS("platform:mmcc-msm8960");