mmcc-apq8084.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/kernel.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/module.h>
  9. #include <linux/regmap.h>
  10. #include <linux/reset-controller.h>
  11. #include <dt-bindings/clock/qcom,mmcc-apq8084.h>
  12. #include <dt-bindings/reset/qcom,mmcc-apq8084.h>
  13. #include "common.h"
  14. #include "clk-regmap.h"
  15. #include "clk-pll.h"
  16. #include "clk-rcg.h"
  17. #include "clk-branch.h"
  18. #include "reset.h"
  19. #include "gdsc.h"
  20. enum {
  21. P_XO,
  22. P_MMPLL0,
  23. P_EDPLINK,
  24. P_MMPLL1,
  25. P_HDMIPLL,
  26. P_GPLL0,
  27. P_EDPVCO,
  28. P_MMPLL4,
  29. P_DSI0PLL,
  30. P_DSI0PLL_BYTE,
  31. P_MMPLL2,
  32. P_MMPLL3,
  33. P_GPLL1,
  34. P_DSI1PLL,
  35. P_DSI1PLL_BYTE,
  36. P_MMSLEEP,
  37. };
  38. static const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  39. { P_XO, 0 },
  40. { P_MMPLL0, 1 },
  41. { P_MMPLL1, 2 },
  42. { P_GPLL0, 5 }
  43. };
  44. static const char * const mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  45. "xo",
  46. "mmpll0_vote",
  47. "mmpll1_vote",
  48. "mmss_gpll0_vote",
  49. };
  50. static const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  51. { P_XO, 0 },
  52. { P_MMPLL0, 1 },
  53. { P_HDMIPLL, 4 },
  54. { P_GPLL0, 5 },
  55. { P_DSI0PLL, 2 },
  56. { P_DSI1PLL, 3 }
  57. };
  58. static const char * const mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  59. "xo",
  60. "mmpll0_vote",
  61. "hdmipll",
  62. "mmss_gpll0_vote",
  63. "dsi0pll",
  64. "dsi1pll",
  65. };
  66. static const struct parent_map mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  67. { P_XO, 0 },
  68. { P_MMPLL0, 1 },
  69. { P_MMPLL1, 2 },
  70. { P_GPLL0, 5 },
  71. { P_MMPLL2, 3 }
  72. };
  73. static const char * const mmcc_xo_mmpll0_1_2_gpll0[] = {
  74. "xo",
  75. "mmpll0_vote",
  76. "mmpll1_vote",
  77. "mmss_gpll0_vote",
  78. "mmpll2",
  79. };
  80. static const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  81. { P_XO, 0 },
  82. { P_MMPLL0, 1 },
  83. { P_MMPLL1, 2 },
  84. { P_GPLL0, 5 },
  85. { P_MMPLL3, 3 }
  86. };
  87. static const char * const mmcc_xo_mmpll0_1_3_gpll0[] = {
  88. "xo",
  89. "mmpll0_vote",
  90. "mmpll1_vote",
  91. "mmss_gpll0_vote",
  92. "mmpll3",
  93. };
  94. static const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
  95. { P_XO, 0 },
  96. { P_EDPLINK, 4 },
  97. { P_HDMIPLL, 3 },
  98. { P_EDPVCO, 5 },
  99. { P_DSI0PLL, 1 },
  100. { P_DSI1PLL, 2 }
  101. };
  102. static const char * const mmcc_xo_dsi_hdmi_edp[] = {
  103. "xo",
  104. "edp_link_clk",
  105. "hdmipll",
  106. "edp_vco_div",
  107. "dsi0pll",
  108. "dsi1pll",
  109. };
  110. static const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  111. { P_XO, 0 },
  112. { P_EDPLINK, 4 },
  113. { P_HDMIPLL, 3 },
  114. { P_GPLL0, 5 },
  115. { P_DSI0PLL, 1 },
  116. { P_DSI1PLL, 2 }
  117. };
  118. static const char * const mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  119. "xo",
  120. "edp_link_clk",
  121. "hdmipll",
  122. "gpll0_vote",
  123. "dsi0pll",
  124. "dsi1pll",
  125. };
  126. static const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  127. { P_XO, 0 },
  128. { P_EDPLINK, 4 },
  129. { P_HDMIPLL, 3 },
  130. { P_GPLL0, 5 },
  131. { P_DSI0PLL_BYTE, 1 },
  132. { P_DSI1PLL_BYTE, 2 }
  133. };
  134. static const char * const mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  135. "xo",
  136. "edp_link_clk",
  137. "hdmipll",
  138. "gpll0_vote",
  139. "dsi0pllbyte",
  140. "dsi1pllbyte",
  141. };
  142. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll0_map[] = {
  143. { P_XO, 0 },
  144. { P_MMPLL0, 1 },
  145. { P_MMPLL1, 2 },
  146. { P_GPLL0, 5 },
  147. { P_MMPLL4, 3 }
  148. };
  149. static const char * const mmcc_xo_mmpll0_1_4_gpll0[] = {
  150. "xo",
  151. "mmpll0",
  152. "mmpll1",
  153. "mmpll4",
  154. "gpll0",
  155. };
  156. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_map[] = {
  157. { P_XO, 0 },
  158. { P_MMPLL0, 1 },
  159. { P_MMPLL1, 2 },
  160. { P_MMPLL4, 3 },
  161. { P_GPLL0, 5 },
  162. { P_GPLL1, 4 }
  163. };
  164. static const char * const mmcc_xo_mmpll0_1_4_gpll1_0[] = {
  165. "xo",
  166. "mmpll0",
  167. "mmpll1",
  168. "mmpll4",
  169. "gpll1",
  170. "gpll0",
  171. };
  172. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map[] = {
  173. { P_XO, 0 },
  174. { P_MMPLL0, 1 },
  175. { P_MMPLL1, 2 },
  176. { P_MMPLL4, 3 },
  177. { P_GPLL0, 5 },
  178. { P_GPLL1, 4 },
  179. { P_MMSLEEP, 6 }
  180. };
  181. static const char * const mmcc_xo_mmpll0_1_4_gpll1_0_sleep[] = {
  182. "xo",
  183. "mmpll0",
  184. "mmpll1",
  185. "mmpll4",
  186. "gpll1",
  187. "gpll0",
  188. "sleep_clk_src",
  189. };
  190. static struct clk_pll mmpll0 = {
  191. .l_reg = 0x0004,
  192. .m_reg = 0x0008,
  193. .n_reg = 0x000c,
  194. .config_reg = 0x0014,
  195. .mode_reg = 0x0000,
  196. .status_reg = 0x001c,
  197. .status_bit = 17,
  198. .clkr.hw.init = &(struct clk_init_data){
  199. .name = "mmpll0",
  200. .parent_names = (const char *[]){ "xo" },
  201. .num_parents = 1,
  202. .ops = &clk_pll_ops,
  203. },
  204. };
  205. static struct clk_regmap mmpll0_vote = {
  206. .enable_reg = 0x0100,
  207. .enable_mask = BIT(0),
  208. .hw.init = &(struct clk_init_data){
  209. .name = "mmpll0_vote",
  210. .parent_names = (const char *[]){ "mmpll0" },
  211. .num_parents = 1,
  212. .ops = &clk_pll_vote_ops,
  213. },
  214. };
  215. static struct clk_pll mmpll1 = {
  216. .l_reg = 0x0044,
  217. .m_reg = 0x0048,
  218. .n_reg = 0x004c,
  219. .config_reg = 0x0050,
  220. .mode_reg = 0x0040,
  221. .status_reg = 0x005c,
  222. .status_bit = 17,
  223. .clkr.hw.init = &(struct clk_init_data){
  224. .name = "mmpll1",
  225. .parent_names = (const char *[]){ "xo" },
  226. .num_parents = 1,
  227. .ops = &clk_pll_ops,
  228. },
  229. };
  230. static struct clk_regmap mmpll1_vote = {
  231. .enable_reg = 0x0100,
  232. .enable_mask = BIT(1),
  233. .hw.init = &(struct clk_init_data){
  234. .name = "mmpll1_vote",
  235. .parent_names = (const char *[]){ "mmpll1" },
  236. .num_parents = 1,
  237. .ops = &clk_pll_vote_ops,
  238. },
  239. };
  240. static struct clk_pll mmpll2 = {
  241. .l_reg = 0x4104,
  242. .m_reg = 0x4108,
  243. .n_reg = 0x410c,
  244. .config_reg = 0x4110,
  245. .mode_reg = 0x4100,
  246. .status_reg = 0x411c,
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "mmpll2",
  249. .parent_names = (const char *[]){ "xo" },
  250. .num_parents = 1,
  251. .ops = &clk_pll_ops,
  252. },
  253. };
  254. static struct clk_pll mmpll3 = {
  255. .l_reg = 0x0084,
  256. .m_reg = 0x0088,
  257. .n_reg = 0x008c,
  258. .config_reg = 0x0090,
  259. .mode_reg = 0x0080,
  260. .status_reg = 0x009c,
  261. .status_bit = 17,
  262. .clkr.hw.init = &(struct clk_init_data){
  263. .name = "mmpll3",
  264. .parent_names = (const char *[]){ "xo" },
  265. .num_parents = 1,
  266. .ops = &clk_pll_ops,
  267. },
  268. };
  269. static struct clk_pll mmpll4 = {
  270. .l_reg = 0x00a4,
  271. .m_reg = 0x00a8,
  272. .n_reg = 0x00ac,
  273. .config_reg = 0x00b0,
  274. .mode_reg = 0x0080,
  275. .status_reg = 0x00bc,
  276. .clkr.hw.init = &(struct clk_init_data){
  277. .name = "mmpll4",
  278. .parent_names = (const char *[]){ "xo" },
  279. .num_parents = 1,
  280. .ops = &clk_pll_ops,
  281. },
  282. };
  283. static struct clk_rcg2 mmss_ahb_clk_src = {
  284. .cmd_rcgr = 0x5000,
  285. .hid_width = 5,
  286. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  287. .clkr.hw.init = &(struct clk_init_data){
  288. .name = "mmss_ahb_clk_src",
  289. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  290. .num_parents = 4,
  291. .ops = &clk_rcg2_ops,
  292. },
  293. };
  294. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  295. F(19200000, P_XO, 1, 0, 0),
  296. F(37500000, P_GPLL0, 16, 0, 0),
  297. F(50000000, P_GPLL0, 12, 0, 0),
  298. F(75000000, P_GPLL0, 8, 0, 0),
  299. F(100000000, P_GPLL0, 6, 0, 0),
  300. F(150000000, P_GPLL0, 4, 0, 0),
  301. F(333430000, P_MMPLL1, 3.5, 0, 0),
  302. F(400000000, P_MMPLL0, 2, 0, 0),
  303. F(466800000, P_MMPLL1, 2.5, 0, 0),
  304. };
  305. static struct clk_rcg2 mmss_axi_clk_src = {
  306. .cmd_rcgr = 0x5040,
  307. .hid_width = 5,
  308. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  309. .freq_tbl = ftbl_mmss_axi_clk,
  310. .clkr.hw.init = &(struct clk_init_data){
  311. .name = "mmss_axi_clk_src",
  312. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  313. .num_parents = 4,
  314. .ops = &clk_rcg2_ops,
  315. },
  316. };
  317. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  318. F(19200000, P_XO, 1, 0, 0),
  319. F(37500000, P_GPLL0, 16, 0, 0),
  320. F(50000000, P_GPLL0, 12, 0, 0),
  321. F(75000000, P_GPLL0, 8, 0, 0),
  322. F(109090000, P_GPLL0, 5.5, 0, 0),
  323. F(150000000, P_GPLL0, 4, 0, 0),
  324. F(228570000, P_MMPLL0, 3.5, 0, 0),
  325. F(320000000, P_MMPLL0, 2.5, 0, 0),
  326. };
  327. static struct clk_rcg2 ocmemnoc_clk_src = {
  328. .cmd_rcgr = 0x5090,
  329. .hid_width = 5,
  330. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  331. .freq_tbl = ftbl_ocmemnoc_clk,
  332. .clkr.hw.init = &(struct clk_init_data){
  333. .name = "ocmemnoc_clk_src",
  334. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  335. .num_parents = 4,
  336. .ops = &clk_rcg2_ops,
  337. },
  338. };
  339. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  340. F(100000000, P_GPLL0, 6, 0, 0),
  341. F(200000000, P_MMPLL0, 4, 0, 0),
  342. { }
  343. };
  344. static struct clk_rcg2 csi0_clk_src = {
  345. .cmd_rcgr = 0x3090,
  346. .hid_width = 5,
  347. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  348. .freq_tbl = ftbl_camss_csi0_3_clk,
  349. .clkr.hw.init = &(struct clk_init_data){
  350. .name = "csi0_clk_src",
  351. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  352. .num_parents = 5,
  353. .ops = &clk_rcg2_ops,
  354. },
  355. };
  356. static struct clk_rcg2 csi1_clk_src = {
  357. .cmd_rcgr = 0x3100,
  358. .hid_width = 5,
  359. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  360. .freq_tbl = ftbl_camss_csi0_3_clk,
  361. .clkr.hw.init = &(struct clk_init_data){
  362. .name = "csi1_clk_src",
  363. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  364. .num_parents = 5,
  365. .ops = &clk_rcg2_ops,
  366. },
  367. };
  368. static struct clk_rcg2 csi2_clk_src = {
  369. .cmd_rcgr = 0x3160,
  370. .hid_width = 5,
  371. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  372. .freq_tbl = ftbl_camss_csi0_3_clk,
  373. .clkr.hw.init = &(struct clk_init_data){
  374. .name = "csi2_clk_src",
  375. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  376. .num_parents = 5,
  377. .ops = &clk_rcg2_ops,
  378. },
  379. };
  380. static struct clk_rcg2 csi3_clk_src = {
  381. .cmd_rcgr = 0x31c0,
  382. .hid_width = 5,
  383. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  384. .freq_tbl = ftbl_camss_csi0_3_clk,
  385. .clkr.hw.init = &(struct clk_init_data){
  386. .name = "csi3_clk_src",
  387. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  388. .num_parents = 5,
  389. .ops = &clk_rcg2_ops,
  390. },
  391. };
  392. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  393. F(37500000, P_GPLL0, 16, 0, 0),
  394. F(50000000, P_GPLL0, 12, 0, 0),
  395. F(60000000, P_GPLL0, 10, 0, 0),
  396. F(80000000, P_GPLL0, 7.5, 0, 0),
  397. F(100000000, P_GPLL0, 6, 0, 0),
  398. F(109090000, P_GPLL0, 5.5, 0, 0),
  399. F(133330000, P_GPLL0, 4.5, 0, 0),
  400. F(200000000, P_GPLL0, 3, 0, 0),
  401. F(228570000, P_MMPLL0, 3.5, 0, 0),
  402. F(266670000, P_MMPLL0, 3, 0, 0),
  403. F(320000000, P_MMPLL0, 2.5, 0, 0),
  404. F(465000000, P_MMPLL4, 2, 0, 0),
  405. F(600000000, P_GPLL0, 1, 0, 0),
  406. { }
  407. };
  408. static struct clk_rcg2 vfe0_clk_src = {
  409. .cmd_rcgr = 0x3600,
  410. .hid_width = 5,
  411. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  412. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  413. .clkr.hw.init = &(struct clk_init_data){
  414. .name = "vfe0_clk_src",
  415. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  416. .num_parents = 5,
  417. .ops = &clk_rcg2_ops,
  418. },
  419. };
  420. static struct clk_rcg2 vfe1_clk_src = {
  421. .cmd_rcgr = 0x3620,
  422. .hid_width = 5,
  423. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  424. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  425. .clkr.hw.init = &(struct clk_init_data){
  426. .name = "vfe1_clk_src",
  427. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  428. .num_parents = 5,
  429. .ops = &clk_rcg2_ops,
  430. },
  431. };
  432. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  433. F(37500000, P_GPLL0, 16, 0, 0),
  434. F(60000000, P_GPLL0, 10, 0, 0),
  435. F(75000000, P_GPLL0, 8, 0, 0),
  436. F(85710000, P_GPLL0, 7, 0, 0),
  437. F(100000000, P_GPLL0, 6, 0, 0),
  438. F(150000000, P_GPLL0, 4, 0, 0),
  439. F(160000000, P_MMPLL0, 5, 0, 0),
  440. F(200000000, P_MMPLL0, 4, 0, 0),
  441. F(228570000, P_MMPLL0, 3.5, 0, 0),
  442. F(300000000, P_GPLL0, 2, 0, 0),
  443. F(320000000, P_MMPLL0, 2.5, 0, 0),
  444. { }
  445. };
  446. static struct clk_rcg2 mdp_clk_src = {
  447. .cmd_rcgr = 0x2040,
  448. .hid_width = 5,
  449. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  450. .freq_tbl = ftbl_mdss_mdp_clk,
  451. .clkr.hw.init = &(struct clk_init_data){
  452. .name = "mdp_clk_src",
  453. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  454. .num_parents = 6,
  455. .ops = &clk_rcg2_ops,
  456. },
  457. };
  458. static struct clk_rcg2 gfx3d_clk_src = {
  459. .cmd_rcgr = 0x4000,
  460. .hid_width = 5,
  461. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  462. .clkr.hw.init = &(struct clk_init_data){
  463. .name = "gfx3d_clk_src",
  464. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  465. .num_parents = 5,
  466. .ops = &clk_rcg2_ops,
  467. },
  468. };
  469. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  470. F(75000000, P_GPLL0, 8, 0, 0),
  471. F(133330000, P_GPLL0, 4.5, 0, 0),
  472. F(200000000, P_GPLL0, 3, 0, 0),
  473. F(228570000, P_MMPLL0, 3.5, 0, 0),
  474. F(266670000, P_MMPLL0, 3, 0, 0),
  475. F(320000000, P_MMPLL0, 2.5, 0, 0),
  476. { }
  477. };
  478. static struct clk_rcg2 jpeg0_clk_src = {
  479. .cmd_rcgr = 0x3500,
  480. .hid_width = 5,
  481. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  482. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  483. .clkr.hw.init = &(struct clk_init_data){
  484. .name = "jpeg0_clk_src",
  485. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  486. .num_parents = 5,
  487. .ops = &clk_rcg2_ops,
  488. },
  489. };
  490. static struct clk_rcg2 jpeg1_clk_src = {
  491. .cmd_rcgr = 0x3520,
  492. .hid_width = 5,
  493. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  494. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  495. .clkr.hw.init = &(struct clk_init_data){
  496. .name = "jpeg1_clk_src",
  497. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  498. .num_parents = 5,
  499. .ops = &clk_rcg2_ops,
  500. },
  501. };
  502. static struct clk_rcg2 jpeg2_clk_src = {
  503. .cmd_rcgr = 0x3540,
  504. .hid_width = 5,
  505. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  506. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  507. .clkr.hw.init = &(struct clk_init_data){
  508. .name = "jpeg2_clk_src",
  509. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  510. .num_parents = 5,
  511. .ops = &clk_rcg2_ops,
  512. },
  513. };
  514. static struct clk_rcg2 pclk0_clk_src = {
  515. .cmd_rcgr = 0x2000,
  516. .mnd_width = 8,
  517. .hid_width = 5,
  518. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  519. .clkr.hw.init = &(struct clk_init_data){
  520. .name = "pclk0_clk_src",
  521. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  522. .num_parents = 6,
  523. .ops = &clk_pixel_ops,
  524. .flags = CLK_SET_RATE_PARENT,
  525. },
  526. };
  527. static struct clk_rcg2 pclk1_clk_src = {
  528. .cmd_rcgr = 0x2020,
  529. .mnd_width = 8,
  530. .hid_width = 5,
  531. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  532. .clkr.hw.init = &(struct clk_init_data){
  533. .name = "pclk1_clk_src",
  534. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  535. .num_parents = 6,
  536. .ops = &clk_pixel_ops,
  537. .flags = CLK_SET_RATE_PARENT,
  538. },
  539. };
  540. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  541. F(50000000, P_GPLL0, 12, 0, 0),
  542. F(100000000, P_GPLL0, 6, 0, 0),
  543. F(133330000, P_GPLL0, 4.5, 0, 0),
  544. F(200000000, P_MMPLL0, 4, 0, 0),
  545. F(266670000, P_MMPLL0, 3, 0, 0),
  546. F(465000000, P_MMPLL3, 2, 0, 0),
  547. { }
  548. };
  549. static struct clk_rcg2 vcodec0_clk_src = {
  550. .cmd_rcgr = 0x1000,
  551. .mnd_width = 8,
  552. .hid_width = 5,
  553. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  554. .freq_tbl = ftbl_venus0_vcodec0_clk,
  555. .clkr.hw.init = &(struct clk_init_data){
  556. .name = "vcodec0_clk_src",
  557. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  558. .num_parents = 5,
  559. .ops = &clk_rcg2_ops,
  560. },
  561. };
  562. static struct freq_tbl ftbl_avsync_vp_clk[] = {
  563. F(150000000, P_GPLL0, 4, 0, 0),
  564. F(320000000, P_MMPLL0, 2.5, 0, 0),
  565. { }
  566. };
  567. static struct clk_rcg2 vp_clk_src = {
  568. .cmd_rcgr = 0x2430,
  569. .hid_width = 5,
  570. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  571. .freq_tbl = ftbl_avsync_vp_clk,
  572. .clkr.hw.init = &(struct clk_init_data){
  573. .name = "vp_clk_src",
  574. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  575. .num_parents = 4,
  576. .ops = &clk_rcg2_ops,
  577. },
  578. };
  579. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  580. F(19200000, P_XO, 1, 0, 0),
  581. { }
  582. };
  583. static struct clk_rcg2 cci_clk_src = {
  584. .cmd_rcgr = 0x3300,
  585. .mnd_width = 8,
  586. .hid_width = 5,
  587. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  588. .freq_tbl = ftbl_camss_cci_cci_clk,
  589. .clkr.hw.init = &(struct clk_init_data){
  590. .name = "cci_clk_src",
  591. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  592. .num_parents = 6,
  593. .ops = &clk_rcg2_ops,
  594. },
  595. };
  596. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  597. F(10000, P_XO, 16, 1, 120),
  598. F(24000, P_XO, 16, 1, 50),
  599. F(6000000, P_GPLL0, 10, 1, 10),
  600. F(12000000, P_GPLL0, 10, 1, 5),
  601. F(13000000, P_GPLL0, 4, 13, 150),
  602. F(24000000, P_GPLL0, 5, 1, 5),
  603. { }
  604. };
  605. static struct clk_rcg2 camss_gp0_clk_src = {
  606. .cmd_rcgr = 0x3420,
  607. .mnd_width = 8,
  608. .hid_width = 5,
  609. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  610. .freq_tbl = ftbl_camss_gp0_1_clk,
  611. .clkr.hw.init = &(struct clk_init_data){
  612. .name = "camss_gp0_clk_src",
  613. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  614. .num_parents = 7,
  615. .ops = &clk_rcg2_ops,
  616. },
  617. };
  618. static struct clk_rcg2 camss_gp1_clk_src = {
  619. .cmd_rcgr = 0x3450,
  620. .mnd_width = 8,
  621. .hid_width = 5,
  622. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  623. .freq_tbl = ftbl_camss_gp0_1_clk,
  624. .clkr.hw.init = &(struct clk_init_data){
  625. .name = "camss_gp1_clk_src",
  626. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  627. .num_parents = 7,
  628. .ops = &clk_rcg2_ops,
  629. },
  630. };
  631. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  632. F(4800000, P_XO, 4, 0, 0),
  633. F(6000000, P_GPLL0, 10, 1, 10),
  634. F(8000000, P_GPLL0, 15, 1, 5),
  635. F(9600000, P_XO, 2, 0, 0),
  636. F(16000000, P_MMPLL0, 10, 1, 5),
  637. F(19200000, P_XO, 1, 0, 0),
  638. F(24000000, P_GPLL0, 5, 1, 5),
  639. F(32000000, P_MMPLL0, 5, 1, 5),
  640. F(48000000, P_GPLL0, 12.5, 0, 0),
  641. F(64000000, P_MMPLL0, 12.5, 0, 0),
  642. { }
  643. };
  644. static struct clk_rcg2 mclk0_clk_src = {
  645. .cmd_rcgr = 0x3360,
  646. .mnd_width = 8,
  647. .hid_width = 5,
  648. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  649. .freq_tbl = ftbl_camss_mclk0_3_clk,
  650. .clkr.hw.init = &(struct clk_init_data){
  651. .name = "mclk0_clk_src",
  652. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  653. .num_parents = 6,
  654. .ops = &clk_rcg2_ops,
  655. },
  656. };
  657. static struct clk_rcg2 mclk1_clk_src = {
  658. .cmd_rcgr = 0x3390,
  659. .mnd_width = 8,
  660. .hid_width = 5,
  661. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  662. .freq_tbl = ftbl_camss_mclk0_3_clk,
  663. .clkr.hw.init = &(struct clk_init_data){
  664. .name = "mclk1_clk_src",
  665. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  666. .num_parents = 6,
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static struct clk_rcg2 mclk2_clk_src = {
  671. .cmd_rcgr = 0x33c0,
  672. .mnd_width = 8,
  673. .hid_width = 5,
  674. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  675. .freq_tbl = ftbl_camss_mclk0_3_clk,
  676. .clkr.hw.init = &(struct clk_init_data){
  677. .name = "mclk2_clk_src",
  678. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  679. .num_parents = 6,
  680. .ops = &clk_rcg2_ops,
  681. },
  682. };
  683. static struct clk_rcg2 mclk3_clk_src = {
  684. .cmd_rcgr = 0x33f0,
  685. .mnd_width = 8,
  686. .hid_width = 5,
  687. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  688. .freq_tbl = ftbl_camss_mclk0_3_clk,
  689. .clkr.hw.init = &(struct clk_init_data){
  690. .name = "mclk3_clk_src",
  691. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  692. .num_parents = 6,
  693. .ops = &clk_rcg2_ops,
  694. },
  695. };
  696. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  697. F(100000000, P_GPLL0, 6, 0, 0),
  698. F(200000000, P_MMPLL0, 4, 0, 0),
  699. { }
  700. };
  701. static struct clk_rcg2 csi0phytimer_clk_src = {
  702. .cmd_rcgr = 0x3000,
  703. .hid_width = 5,
  704. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  705. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  706. .clkr.hw.init = &(struct clk_init_data){
  707. .name = "csi0phytimer_clk_src",
  708. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  709. .num_parents = 5,
  710. .ops = &clk_rcg2_ops,
  711. },
  712. };
  713. static struct clk_rcg2 csi1phytimer_clk_src = {
  714. .cmd_rcgr = 0x3030,
  715. .hid_width = 5,
  716. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  717. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  718. .clkr.hw.init = &(struct clk_init_data){
  719. .name = "csi1phytimer_clk_src",
  720. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  721. .num_parents = 5,
  722. .ops = &clk_rcg2_ops,
  723. },
  724. };
  725. static struct clk_rcg2 csi2phytimer_clk_src = {
  726. .cmd_rcgr = 0x3060,
  727. .hid_width = 5,
  728. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  729. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  730. .clkr.hw.init = &(struct clk_init_data){
  731. .name = "csi2phytimer_clk_src",
  732. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  733. .num_parents = 5,
  734. .ops = &clk_rcg2_ops,
  735. },
  736. };
  737. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  738. F(133330000, P_GPLL0, 4.5, 0, 0),
  739. F(266670000, P_MMPLL0, 3, 0, 0),
  740. F(320000000, P_MMPLL0, 2.5, 0, 0),
  741. F(372000000, P_MMPLL4, 2.5, 0, 0),
  742. F(465000000, P_MMPLL4, 2, 0, 0),
  743. F(600000000, P_GPLL0, 1, 0, 0),
  744. { }
  745. };
  746. static struct clk_rcg2 cpp_clk_src = {
  747. .cmd_rcgr = 0x3640,
  748. .hid_width = 5,
  749. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  750. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  751. .clkr.hw.init = &(struct clk_init_data){
  752. .name = "cpp_clk_src",
  753. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  754. .num_parents = 5,
  755. .ops = &clk_rcg2_ops,
  756. },
  757. };
  758. static struct clk_rcg2 byte0_clk_src = {
  759. .cmd_rcgr = 0x2120,
  760. .hid_width = 5,
  761. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  762. .clkr.hw.init = &(struct clk_init_data){
  763. .name = "byte0_clk_src",
  764. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  765. .num_parents = 6,
  766. .ops = &clk_byte2_ops,
  767. .flags = CLK_SET_RATE_PARENT,
  768. },
  769. };
  770. static struct clk_rcg2 byte1_clk_src = {
  771. .cmd_rcgr = 0x2140,
  772. .hid_width = 5,
  773. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  774. .clkr.hw.init = &(struct clk_init_data){
  775. .name = "byte1_clk_src",
  776. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  777. .num_parents = 6,
  778. .ops = &clk_byte2_ops,
  779. .flags = CLK_SET_RATE_PARENT,
  780. },
  781. };
  782. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  783. F(19200000, P_XO, 1, 0, 0),
  784. { }
  785. };
  786. static struct clk_rcg2 edpaux_clk_src = {
  787. .cmd_rcgr = 0x20e0,
  788. .hid_width = 5,
  789. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  790. .freq_tbl = ftbl_mdss_edpaux_clk,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "edpaux_clk_src",
  793. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  794. .num_parents = 4,
  795. .ops = &clk_rcg2_ops,
  796. },
  797. };
  798. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  799. F(135000000, P_EDPLINK, 2, 0, 0),
  800. F(270000000, P_EDPLINK, 11, 0, 0),
  801. { }
  802. };
  803. static struct clk_rcg2 edplink_clk_src = {
  804. .cmd_rcgr = 0x20c0,
  805. .hid_width = 5,
  806. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  807. .freq_tbl = ftbl_mdss_edplink_clk,
  808. .clkr.hw.init = &(struct clk_init_data){
  809. .name = "edplink_clk_src",
  810. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  811. .num_parents = 6,
  812. .ops = &clk_rcg2_ops,
  813. .flags = CLK_SET_RATE_PARENT,
  814. },
  815. };
  816. static struct freq_tbl edp_pixel_freq_tbl[] = {
  817. { .src = P_EDPVCO },
  818. { }
  819. };
  820. static struct clk_rcg2 edppixel_clk_src = {
  821. .cmd_rcgr = 0x20a0,
  822. .mnd_width = 8,
  823. .hid_width = 5,
  824. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  825. .freq_tbl = edp_pixel_freq_tbl,
  826. .clkr.hw.init = &(struct clk_init_data){
  827. .name = "edppixel_clk_src",
  828. .parent_names = mmcc_xo_dsi_hdmi_edp,
  829. .num_parents = 6,
  830. .ops = &clk_edp_pixel_ops,
  831. },
  832. };
  833. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  834. F(19200000, P_XO, 1, 0, 0),
  835. { }
  836. };
  837. static struct clk_rcg2 esc0_clk_src = {
  838. .cmd_rcgr = 0x2160,
  839. .hid_width = 5,
  840. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  841. .freq_tbl = ftbl_mdss_esc0_1_clk,
  842. .clkr.hw.init = &(struct clk_init_data){
  843. .name = "esc0_clk_src",
  844. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  845. .num_parents = 6,
  846. .ops = &clk_rcg2_ops,
  847. },
  848. };
  849. static struct clk_rcg2 esc1_clk_src = {
  850. .cmd_rcgr = 0x2180,
  851. .hid_width = 5,
  852. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  853. .freq_tbl = ftbl_mdss_esc0_1_clk,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "esc1_clk_src",
  856. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  857. .num_parents = 6,
  858. .ops = &clk_rcg2_ops,
  859. },
  860. };
  861. static struct freq_tbl extpclk_freq_tbl[] = {
  862. { .src = P_HDMIPLL },
  863. { }
  864. };
  865. static struct clk_rcg2 extpclk_clk_src = {
  866. .cmd_rcgr = 0x2060,
  867. .hid_width = 5,
  868. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  869. .freq_tbl = extpclk_freq_tbl,
  870. .clkr.hw.init = &(struct clk_init_data){
  871. .name = "extpclk_clk_src",
  872. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  873. .num_parents = 6,
  874. .ops = &clk_byte_ops,
  875. .flags = CLK_SET_RATE_PARENT,
  876. },
  877. };
  878. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  879. F(19200000, P_XO, 1, 0, 0),
  880. { }
  881. };
  882. static struct clk_rcg2 hdmi_clk_src = {
  883. .cmd_rcgr = 0x2100,
  884. .hid_width = 5,
  885. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  886. .freq_tbl = ftbl_mdss_hdmi_clk,
  887. .clkr.hw.init = &(struct clk_init_data){
  888. .name = "hdmi_clk_src",
  889. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  890. .num_parents = 4,
  891. .ops = &clk_rcg2_ops,
  892. },
  893. };
  894. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  895. F(19200000, P_XO, 1, 0, 0),
  896. { }
  897. };
  898. static struct clk_rcg2 vsync_clk_src = {
  899. .cmd_rcgr = 0x2080,
  900. .hid_width = 5,
  901. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  902. .freq_tbl = ftbl_mdss_vsync_clk,
  903. .clkr.hw.init = &(struct clk_init_data){
  904. .name = "vsync_clk_src",
  905. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  906. .num_parents = 4,
  907. .ops = &clk_rcg2_ops,
  908. },
  909. };
  910. static struct freq_tbl ftbl_mmss_rbcpr_clk[] = {
  911. F(50000000, P_GPLL0, 12, 0, 0),
  912. { }
  913. };
  914. static struct clk_rcg2 rbcpr_clk_src = {
  915. .cmd_rcgr = 0x4060,
  916. .hid_width = 5,
  917. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  918. .freq_tbl = ftbl_mmss_rbcpr_clk,
  919. .clkr.hw.init = &(struct clk_init_data){
  920. .name = "rbcpr_clk_src",
  921. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  922. .num_parents = 4,
  923. .ops = &clk_rcg2_ops,
  924. },
  925. };
  926. static struct freq_tbl ftbl_oxili_rbbmtimer_clk[] = {
  927. F(19200000, P_XO, 1, 0, 0),
  928. { }
  929. };
  930. static struct clk_rcg2 rbbmtimer_clk_src = {
  931. .cmd_rcgr = 0x4090,
  932. .hid_width = 5,
  933. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  934. .freq_tbl = ftbl_oxili_rbbmtimer_clk,
  935. .clkr.hw.init = &(struct clk_init_data){
  936. .name = "rbbmtimer_clk_src",
  937. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  938. .num_parents = 4,
  939. .ops = &clk_rcg2_ops,
  940. },
  941. };
  942. static struct freq_tbl ftbl_vpu_maple_clk[] = {
  943. F(50000000, P_GPLL0, 12, 0, 0),
  944. F(100000000, P_GPLL0, 6, 0, 0),
  945. F(133330000, P_GPLL0, 4.5, 0, 0),
  946. F(200000000, P_MMPLL0, 4, 0, 0),
  947. F(266670000, P_MMPLL0, 3, 0, 0),
  948. F(465000000, P_MMPLL3, 2, 0, 0),
  949. { }
  950. };
  951. static struct clk_rcg2 maple_clk_src = {
  952. .cmd_rcgr = 0x1320,
  953. .hid_width = 5,
  954. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  955. .freq_tbl = ftbl_vpu_maple_clk,
  956. .clkr.hw.init = &(struct clk_init_data){
  957. .name = "maple_clk_src",
  958. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  959. .num_parents = 4,
  960. .ops = &clk_rcg2_ops,
  961. },
  962. };
  963. static struct freq_tbl ftbl_vpu_vdp_clk[] = {
  964. F(50000000, P_GPLL0, 12, 0, 0),
  965. F(100000000, P_GPLL0, 6, 0, 0),
  966. F(200000000, P_MMPLL0, 4, 0, 0),
  967. F(320000000, P_MMPLL0, 2.5, 0, 0),
  968. F(400000000, P_MMPLL0, 2, 0, 0),
  969. { }
  970. };
  971. static struct clk_rcg2 vdp_clk_src = {
  972. .cmd_rcgr = 0x1300,
  973. .hid_width = 5,
  974. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  975. .freq_tbl = ftbl_vpu_vdp_clk,
  976. .clkr.hw.init = &(struct clk_init_data){
  977. .name = "vdp_clk_src",
  978. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  979. .num_parents = 4,
  980. .ops = &clk_rcg2_ops,
  981. },
  982. };
  983. static struct freq_tbl ftbl_vpu_bus_clk[] = {
  984. F(40000000, P_GPLL0, 15, 0, 0),
  985. F(80000000, P_MMPLL0, 10, 0, 0),
  986. { }
  987. };
  988. static struct clk_rcg2 vpu_bus_clk_src = {
  989. .cmd_rcgr = 0x1340,
  990. .hid_width = 5,
  991. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  992. .freq_tbl = ftbl_vpu_bus_clk,
  993. .clkr.hw.init = &(struct clk_init_data){
  994. .name = "vpu_bus_clk_src",
  995. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  996. .num_parents = 4,
  997. .ops = &clk_rcg2_ops,
  998. },
  999. };
  1000. static struct clk_branch mmss_cxo_clk = {
  1001. .halt_reg = 0x5104,
  1002. .clkr = {
  1003. .enable_reg = 0x5104,
  1004. .enable_mask = BIT(0),
  1005. .hw.init = &(struct clk_init_data){
  1006. .name = "mmss_cxo_clk",
  1007. .parent_names = (const char *[]){ "xo" },
  1008. .num_parents = 1,
  1009. .flags = CLK_SET_RATE_PARENT,
  1010. .ops = &clk_branch2_ops,
  1011. },
  1012. },
  1013. };
  1014. static struct clk_branch mmss_sleepclk_clk = {
  1015. .halt_reg = 0x5100,
  1016. .clkr = {
  1017. .enable_reg = 0x5100,
  1018. .enable_mask = BIT(0),
  1019. .hw.init = &(struct clk_init_data){
  1020. .name = "mmss_sleepclk_clk",
  1021. .parent_names = (const char *[]){
  1022. "sleep_clk_src",
  1023. },
  1024. .num_parents = 1,
  1025. .flags = CLK_SET_RATE_PARENT,
  1026. .ops = &clk_branch2_ops,
  1027. },
  1028. },
  1029. };
  1030. static struct clk_branch avsync_ahb_clk = {
  1031. .halt_reg = 0x2414,
  1032. .clkr = {
  1033. .enable_reg = 0x2414,
  1034. .enable_mask = BIT(0),
  1035. .hw.init = &(struct clk_init_data){
  1036. .name = "avsync_ahb_clk",
  1037. .parent_names = (const char *[]){
  1038. "mmss_ahb_clk_src",
  1039. },
  1040. .num_parents = 1,
  1041. .flags = CLK_SET_RATE_PARENT,
  1042. .ops = &clk_branch2_ops,
  1043. },
  1044. },
  1045. };
  1046. static struct clk_branch avsync_edppixel_clk = {
  1047. .halt_reg = 0x2418,
  1048. .clkr = {
  1049. .enable_reg = 0x2418,
  1050. .enable_mask = BIT(0),
  1051. .hw.init = &(struct clk_init_data){
  1052. .name = "avsync_edppixel_clk",
  1053. .parent_names = (const char *[]){
  1054. "edppixel_clk_src",
  1055. },
  1056. .num_parents = 1,
  1057. .flags = CLK_SET_RATE_PARENT,
  1058. .ops = &clk_branch2_ops,
  1059. },
  1060. },
  1061. };
  1062. static struct clk_branch avsync_extpclk_clk = {
  1063. .halt_reg = 0x2410,
  1064. .clkr = {
  1065. .enable_reg = 0x2410,
  1066. .enable_mask = BIT(0),
  1067. .hw.init = &(struct clk_init_data){
  1068. .name = "avsync_extpclk_clk",
  1069. .parent_names = (const char *[]){
  1070. "extpclk_clk_src",
  1071. },
  1072. .num_parents = 1,
  1073. .flags = CLK_SET_RATE_PARENT,
  1074. .ops = &clk_branch2_ops,
  1075. },
  1076. },
  1077. };
  1078. static struct clk_branch avsync_pclk0_clk = {
  1079. .halt_reg = 0x241c,
  1080. .clkr = {
  1081. .enable_reg = 0x241c,
  1082. .enable_mask = BIT(0),
  1083. .hw.init = &(struct clk_init_data){
  1084. .name = "avsync_pclk0_clk",
  1085. .parent_names = (const char *[]){
  1086. "pclk0_clk_src",
  1087. },
  1088. .num_parents = 1,
  1089. .flags = CLK_SET_RATE_PARENT,
  1090. .ops = &clk_branch2_ops,
  1091. },
  1092. },
  1093. };
  1094. static struct clk_branch avsync_pclk1_clk = {
  1095. .halt_reg = 0x2420,
  1096. .clkr = {
  1097. .enable_reg = 0x2420,
  1098. .enable_mask = BIT(0),
  1099. .hw.init = &(struct clk_init_data){
  1100. .name = "avsync_pclk1_clk",
  1101. .parent_names = (const char *[]){
  1102. "pclk1_clk_src",
  1103. },
  1104. .num_parents = 1,
  1105. .flags = CLK_SET_RATE_PARENT,
  1106. .ops = &clk_branch2_ops,
  1107. },
  1108. },
  1109. };
  1110. static struct clk_branch avsync_vp_clk = {
  1111. .halt_reg = 0x2404,
  1112. .clkr = {
  1113. .enable_reg = 0x2404,
  1114. .enable_mask = BIT(0),
  1115. .hw.init = &(struct clk_init_data){
  1116. .name = "avsync_vp_clk",
  1117. .parent_names = (const char *[]){
  1118. "vp_clk_src",
  1119. },
  1120. .num_parents = 1,
  1121. .flags = CLK_SET_RATE_PARENT,
  1122. .ops = &clk_branch2_ops,
  1123. },
  1124. },
  1125. };
  1126. static struct clk_branch camss_ahb_clk = {
  1127. .halt_reg = 0x348c,
  1128. .clkr = {
  1129. .enable_reg = 0x348c,
  1130. .enable_mask = BIT(0),
  1131. .hw.init = &(struct clk_init_data){
  1132. .name = "camss_ahb_clk",
  1133. .parent_names = (const char *[]){
  1134. "mmss_ahb_clk_src",
  1135. },
  1136. .num_parents = 1,
  1137. .flags = CLK_SET_RATE_PARENT,
  1138. .ops = &clk_branch2_ops,
  1139. },
  1140. },
  1141. };
  1142. static struct clk_branch camss_cci_cci_ahb_clk = {
  1143. .halt_reg = 0x3348,
  1144. .clkr = {
  1145. .enable_reg = 0x3348,
  1146. .enable_mask = BIT(0),
  1147. .hw.init = &(struct clk_init_data){
  1148. .name = "camss_cci_cci_ahb_clk",
  1149. .parent_names = (const char *[]){
  1150. "mmss_ahb_clk_src",
  1151. },
  1152. .num_parents = 1,
  1153. .ops = &clk_branch2_ops,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_branch camss_cci_cci_clk = {
  1158. .halt_reg = 0x3344,
  1159. .clkr = {
  1160. .enable_reg = 0x3344,
  1161. .enable_mask = BIT(0),
  1162. .hw.init = &(struct clk_init_data){
  1163. .name = "camss_cci_cci_clk",
  1164. .parent_names = (const char *[]){
  1165. "cci_clk_src",
  1166. },
  1167. .num_parents = 1,
  1168. .flags = CLK_SET_RATE_PARENT,
  1169. .ops = &clk_branch2_ops,
  1170. },
  1171. },
  1172. };
  1173. static struct clk_branch camss_csi0_ahb_clk = {
  1174. .halt_reg = 0x30bc,
  1175. .clkr = {
  1176. .enable_reg = 0x30bc,
  1177. .enable_mask = BIT(0),
  1178. .hw.init = &(struct clk_init_data){
  1179. .name = "camss_csi0_ahb_clk",
  1180. .parent_names = (const char *[]){
  1181. "mmss_ahb_clk_src",
  1182. },
  1183. .num_parents = 1,
  1184. .ops = &clk_branch2_ops,
  1185. },
  1186. },
  1187. };
  1188. static struct clk_branch camss_csi0_clk = {
  1189. .halt_reg = 0x30b4,
  1190. .clkr = {
  1191. .enable_reg = 0x30b4,
  1192. .enable_mask = BIT(0),
  1193. .hw.init = &(struct clk_init_data){
  1194. .name = "camss_csi0_clk",
  1195. .parent_names = (const char *[]){
  1196. "csi0_clk_src",
  1197. },
  1198. .num_parents = 1,
  1199. .flags = CLK_SET_RATE_PARENT,
  1200. .ops = &clk_branch2_ops,
  1201. },
  1202. },
  1203. };
  1204. static struct clk_branch camss_csi0phy_clk = {
  1205. .halt_reg = 0x30c4,
  1206. .clkr = {
  1207. .enable_reg = 0x30c4,
  1208. .enable_mask = BIT(0),
  1209. .hw.init = &(struct clk_init_data){
  1210. .name = "camss_csi0phy_clk",
  1211. .parent_names = (const char *[]){
  1212. "csi0_clk_src",
  1213. },
  1214. .num_parents = 1,
  1215. .flags = CLK_SET_RATE_PARENT,
  1216. .ops = &clk_branch2_ops,
  1217. },
  1218. },
  1219. };
  1220. static struct clk_branch camss_csi0pix_clk = {
  1221. .halt_reg = 0x30e4,
  1222. .clkr = {
  1223. .enable_reg = 0x30e4,
  1224. .enable_mask = BIT(0),
  1225. .hw.init = &(struct clk_init_data){
  1226. .name = "camss_csi0pix_clk",
  1227. .parent_names = (const char *[]){
  1228. "csi0_clk_src",
  1229. },
  1230. .num_parents = 1,
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_branch2_ops,
  1233. },
  1234. },
  1235. };
  1236. static struct clk_branch camss_csi0rdi_clk = {
  1237. .halt_reg = 0x30d4,
  1238. .clkr = {
  1239. .enable_reg = 0x30d4,
  1240. .enable_mask = BIT(0),
  1241. .hw.init = &(struct clk_init_data){
  1242. .name = "camss_csi0rdi_clk",
  1243. .parent_names = (const char *[]){
  1244. "csi0_clk_src",
  1245. },
  1246. .num_parents = 1,
  1247. .flags = CLK_SET_RATE_PARENT,
  1248. .ops = &clk_branch2_ops,
  1249. },
  1250. },
  1251. };
  1252. static struct clk_branch camss_csi1_ahb_clk = {
  1253. .halt_reg = 0x3128,
  1254. .clkr = {
  1255. .enable_reg = 0x3128,
  1256. .enable_mask = BIT(0),
  1257. .hw.init = &(struct clk_init_data){
  1258. .name = "camss_csi1_ahb_clk",
  1259. .parent_names = (const char *[]){
  1260. "mmss_ahb_clk_src",
  1261. },
  1262. .num_parents = 1,
  1263. .flags = CLK_SET_RATE_PARENT,
  1264. .ops = &clk_branch2_ops,
  1265. },
  1266. },
  1267. };
  1268. static struct clk_branch camss_csi1_clk = {
  1269. .halt_reg = 0x3124,
  1270. .clkr = {
  1271. .enable_reg = 0x3124,
  1272. .enable_mask = BIT(0),
  1273. .hw.init = &(struct clk_init_data){
  1274. .name = "camss_csi1_clk",
  1275. .parent_names = (const char *[]){
  1276. "csi1_clk_src",
  1277. },
  1278. .num_parents = 1,
  1279. .flags = CLK_SET_RATE_PARENT,
  1280. .ops = &clk_branch2_ops,
  1281. },
  1282. },
  1283. };
  1284. static struct clk_branch camss_csi1phy_clk = {
  1285. .halt_reg = 0x3134,
  1286. .clkr = {
  1287. .enable_reg = 0x3134,
  1288. .enable_mask = BIT(0),
  1289. .hw.init = &(struct clk_init_data){
  1290. .name = "camss_csi1phy_clk",
  1291. .parent_names = (const char *[]){
  1292. "csi1_clk_src",
  1293. },
  1294. .num_parents = 1,
  1295. .flags = CLK_SET_RATE_PARENT,
  1296. .ops = &clk_branch2_ops,
  1297. },
  1298. },
  1299. };
  1300. static struct clk_branch camss_csi1pix_clk = {
  1301. .halt_reg = 0x3154,
  1302. .clkr = {
  1303. .enable_reg = 0x3154,
  1304. .enable_mask = BIT(0),
  1305. .hw.init = &(struct clk_init_data){
  1306. .name = "camss_csi1pix_clk",
  1307. .parent_names = (const char *[]){
  1308. "csi1_clk_src",
  1309. },
  1310. .num_parents = 1,
  1311. .flags = CLK_SET_RATE_PARENT,
  1312. .ops = &clk_branch2_ops,
  1313. },
  1314. },
  1315. };
  1316. static struct clk_branch camss_csi1rdi_clk = {
  1317. .halt_reg = 0x3144,
  1318. .clkr = {
  1319. .enable_reg = 0x3144,
  1320. .enable_mask = BIT(0),
  1321. .hw.init = &(struct clk_init_data){
  1322. .name = "camss_csi1rdi_clk",
  1323. .parent_names = (const char *[]){
  1324. "csi1_clk_src",
  1325. },
  1326. .num_parents = 1,
  1327. .flags = CLK_SET_RATE_PARENT,
  1328. .ops = &clk_branch2_ops,
  1329. },
  1330. },
  1331. };
  1332. static struct clk_branch camss_csi2_ahb_clk = {
  1333. .halt_reg = 0x3188,
  1334. .clkr = {
  1335. .enable_reg = 0x3188,
  1336. .enable_mask = BIT(0),
  1337. .hw.init = &(struct clk_init_data){
  1338. .name = "camss_csi2_ahb_clk",
  1339. .parent_names = (const char *[]){
  1340. "mmss_ahb_clk_src",
  1341. },
  1342. .num_parents = 1,
  1343. .ops = &clk_branch2_ops,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_branch camss_csi2_clk = {
  1348. .halt_reg = 0x3184,
  1349. .clkr = {
  1350. .enable_reg = 0x3184,
  1351. .enable_mask = BIT(0),
  1352. .hw.init = &(struct clk_init_data){
  1353. .name = "camss_csi2_clk",
  1354. .parent_names = (const char *[]){
  1355. "csi2_clk_src",
  1356. },
  1357. .num_parents = 1,
  1358. .flags = CLK_SET_RATE_PARENT,
  1359. .ops = &clk_branch2_ops,
  1360. },
  1361. },
  1362. };
  1363. static struct clk_branch camss_csi2phy_clk = {
  1364. .halt_reg = 0x3194,
  1365. .clkr = {
  1366. .enable_reg = 0x3194,
  1367. .enable_mask = BIT(0),
  1368. .hw.init = &(struct clk_init_data){
  1369. .name = "camss_csi2phy_clk",
  1370. .parent_names = (const char *[]){
  1371. "csi2_clk_src",
  1372. },
  1373. .num_parents = 1,
  1374. .flags = CLK_SET_RATE_PARENT,
  1375. .ops = &clk_branch2_ops,
  1376. },
  1377. },
  1378. };
  1379. static struct clk_branch camss_csi2pix_clk = {
  1380. .halt_reg = 0x31b4,
  1381. .clkr = {
  1382. .enable_reg = 0x31b4,
  1383. .enable_mask = BIT(0),
  1384. .hw.init = &(struct clk_init_data){
  1385. .name = "camss_csi2pix_clk",
  1386. .parent_names = (const char *[]){
  1387. "csi2_clk_src",
  1388. },
  1389. .num_parents = 1,
  1390. .flags = CLK_SET_RATE_PARENT,
  1391. .ops = &clk_branch2_ops,
  1392. },
  1393. },
  1394. };
  1395. static struct clk_branch camss_csi2rdi_clk = {
  1396. .halt_reg = 0x31a4,
  1397. .clkr = {
  1398. .enable_reg = 0x31a4,
  1399. .enable_mask = BIT(0),
  1400. .hw.init = &(struct clk_init_data){
  1401. .name = "camss_csi2rdi_clk",
  1402. .parent_names = (const char *[]){
  1403. "csi2_clk_src",
  1404. },
  1405. .num_parents = 1,
  1406. .flags = CLK_SET_RATE_PARENT,
  1407. .ops = &clk_branch2_ops,
  1408. },
  1409. },
  1410. };
  1411. static struct clk_branch camss_csi3_ahb_clk = {
  1412. .halt_reg = 0x31e8,
  1413. .clkr = {
  1414. .enable_reg = 0x31e8,
  1415. .enable_mask = BIT(0),
  1416. .hw.init = &(struct clk_init_data){
  1417. .name = "camss_csi3_ahb_clk",
  1418. .parent_names = (const char *[]){
  1419. "mmss_ahb_clk_src",
  1420. },
  1421. .num_parents = 1,
  1422. .ops = &clk_branch2_ops,
  1423. },
  1424. },
  1425. };
  1426. static struct clk_branch camss_csi3_clk = {
  1427. .halt_reg = 0x31e4,
  1428. .clkr = {
  1429. .enable_reg = 0x31e4,
  1430. .enable_mask = BIT(0),
  1431. .hw.init = &(struct clk_init_data){
  1432. .name = "camss_csi3_clk",
  1433. .parent_names = (const char *[]){
  1434. "csi3_clk_src",
  1435. },
  1436. .num_parents = 1,
  1437. .flags = CLK_SET_RATE_PARENT,
  1438. .ops = &clk_branch2_ops,
  1439. },
  1440. },
  1441. };
  1442. static struct clk_branch camss_csi3phy_clk = {
  1443. .halt_reg = 0x31f4,
  1444. .clkr = {
  1445. .enable_reg = 0x31f4,
  1446. .enable_mask = BIT(0),
  1447. .hw.init = &(struct clk_init_data){
  1448. .name = "camss_csi3phy_clk",
  1449. .parent_names = (const char *[]){
  1450. "csi3_clk_src",
  1451. },
  1452. .num_parents = 1,
  1453. .flags = CLK_SET_RATE_PARENT,
  1454. .ops = &clk_branch2_ops,
  1455. },
  1456. },
  1457. };
  1458. static struct clk_branch camss_csi3pix_clk = {
  1459. .halt_reg = 0x3214,
  1460. .clkr = {
  1461. .enable_reg = 0x3214,
  1462. .enable_mask = BIT(0),
  1463. .hw.init = &(struct clk_init_data){
  1464. .name = "camss_csi3pix_clk",
  1465. .parent_names = (const char *[]){
  1466. "csi3_clk_src",
  1467. },
  1468. .num_parents = 1,
  1469. .flags = CLK_SET_RATE_PARENT,
  1470. .ops = &clk_branch2_ops,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch camss_csi3rdi_clk = {
  1475. .halt_reg = 0x3204,
  1476. .clkr = {
  1477. .enable_reg = 0x3204,
  1478. .enable_mask = BIT(0),
  1479. .hw.init = &(struct clk_init_data){
  1480. .name = "camss_csi3rdi_clk",
  1481. .parent_names = (const char *[]){
  1482. "csi3_clk_src",
  1483. },
  1484. .num_parents = 1,
  1485. .flags = CLK_SET_RATE_PARENT,
  1486. .ops = &clk_branch2_ops,
  1487. },
  1488. },
  1489. };
  1490. static struct clk_branch camss_csi_vfe0_clk = {
  1491. .halt_reg = 0x3704,
  1492. .clkr = {
  1493. .enable_reg = 0x3704,
  1494. .enable_mask = BIT(0),
  1495. .hw.init = &(struct clk_init_data){
  1496. .name = "camss_csi_vfe0_clk",
  1497. .parent_names = (const char *[]){
  1498. "vfe0_clk_src",
  1499. },
  1500. .num_parents = 1,
  1501. .flags = CLK_SET_RATE_PARENT,
  1502. .ops = &clk_branch2_ops,
  1503. },
  1504. },
  1505. };
  1506. static struct clk_branch camss_csi_vfe1_clk = {
  1507. .halt_reg = 0x3714,
  1508. .clkr = {
  1509. .enable_reg = 0x3714,
  1510. .enable_mask = BIT(0),
  1511. .hw.init = &(struct clk_init_data){
  1512. .name = "camss_csi_vfe1_clk",
  1513. .parent_names = (const char *[]){
  1514. "vfe1_clk_src",
  1515. },
  1516. .num_parents = 1,
  1517. .flags = CLK_SET_RATE_PARENT,
  1518. .ops = &clk_branch2_ops,
  1519. },
  1520. },
  1521. };
  1522. static struct clk_branch camss_gp0_clk = {
  1523. .halt_reg = 0x3444,
  1524. .clkr = {
  1525. .enable_reg = 0x3444,
  1526. .enable_mask = BIT(0),
  1527. .hw.init = &(struct clk_init_data){
  1528. .name = "camss_gp0_clk",
  1529. .parent_names = (const char *[]){
  1530. "camss_gp0_clk_src",
  1531. },
  1532. .num_parents = 1,
  1533. .flags = CLK_SET_RATE_PARENT,
  1534. .ops = &clk_branch2_ops,
  1535. },
  1536. },
  1537. };
  1538. static struct clk_branch camss_gp1_clk = {
  1539. .halt_reg = 0x3474,
  1540. .clkr = {
  1541. .enable_reg = 0x3474,
  1542. .enable_mask = BIT(0),
  1543. .hw.init = &(struct clk_init_data){
  1544. .name = "camss_gp1_clk",
  1545. .parent_names = (const char *[]){
  1546. "camss_gp1_clk_src",
  1547. },
  1548. .num_parents = 1,
  1549. .flags = CLK_SET_RATE_PARENT,
  1550. .ops = &clk_branch2_ops,
  1551. },
  1552. },
  1553. };
  1554. static struct clk_branch camss_ispif_ahb_clk = {
  1555. .halt_reg = 0x3224,
  1556. .clkr = {
  1557. .enable_reg = 0x3224,
  1558. .enable_mask = BIT(0),
  1559. .hw.init = &(struct clk_init_data){
  1560. .name = "camss_ispif_ahb_clk",
  1561. .parent_names = (const char *[]){
  1562. "mmss_ahb_clk_src",
  1563. },
  1564. .num_parents = 1,
  1565. .flags = CLK_SET_RATE_PARENT,
  1566. .ops = &clk_branch2_ops,
  1567. },
  1568. },
  1569. };
  1570. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1571. .halt_reg = 0x35a8,
  1572. .clkr = {
  1573. .enable_reg = 0x35a8,
  1574. .enable_mask = BIT(0),
  1575. .hw.init = &(struct clk_init_data){
  1576. .name = "camss_jpeg_jpeg0_clk",
  1577. .parent_names = (const char *[]){
  1578. "jpeg0_clk_src",
  1579. },
  1580. .num_parents = 1,
  1581. .flags = CLK_SET_RATE_PARENT,
  1582. .ops = &clk_branch2_ops,
  1583. },
  1584. },
  1585. };
  1586. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1587. .halt_reg = 0x35ac,
  1588. .clkr = {
  1589. .enable_reg = 0x35ac,
  1590. .enable_mask = BIT(0),
  1591. .hw.init = &(struct clk_init_data){
  1592. .name = "camss_jpeg_jpeg1_clk",
  1593. .parent_names = (const char *[]){
  1594. "jpeg1_clk_src",
  1595. },
  1596. .num_parents = 1,
  1597. .flags = CLK_SET_RATE_PARENT,
  1598. .ops = &clk_branch2_ops,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1603. .halt_reg = 0x35b0,
  1604. .clkr = {
  1605. .enable_reg = 0x35b0,
  1606. .enable_mask = BIT(0),
  1607. .hw.init = &(struct clk_init_data){
  1608. .name = "camss_jpeg_jpeg2_clk",
  1609. .parent_names = (const char *[]){
  1610. "jpeg2_clk_src",
  1611. },
  1612. .num_parents = 1,
  1613. .flags = CLK_SET_RATE_PARENT,
  1614. .ops = &clk_branch2_ops,
  1615. },
  1616. },
  1617. };
  1618. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1619. .halt_reg = 0x35b4,
  1620. .clkr = {
  1621. .enable_reg = 0x35b4,
  1622. .enable_mask = BIT(0),
  1623. .hw.init = &(struct clk_init_data){
  1624. .name = "camss_jpeg_jpeg_ahb_clk",
  1625. .parent_names = (const char *[]){
  1626. "mmss_ahb_clk_src",
  1627. },
  1628. .num_parents = 1,
  1629. .ops = &clk_branch2_ops,
  1630. },
  1631. },
  1632. };
  1633. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1634. .halt_reg = 0x35b8,
  1635. .clkr = {
  1636. .enable_reg = 0x35b8,
  1637. .enable_mask = BIT(0),
  1638. .hw.init = &(struct clk_init_data){
  1639. .name = "camss_jpeg_jpeg_axi_clk",
  1640. .parent_names = (const char *[]){
  1641. "mmss_axi_clk_src",
  1642. },
  1643. .num_parents = 1,
  1644. .ops = &clk_branch2_ops,
  1645. },
  1646. },
  1647. };
  1648. static struct clk_branch camss_mclk0_clk = {
  1649. .halt_reg = 0x3384,
  1650. .clkr = {
  1651. .enable_reg = 0x3384,
  1652. .enable_mask = BIT(0),
  1653. .hw.init = &(struct clk_init_data){
  1654. .name = "camss_mclk0_clk",
  1655. .parent_names = (const char *[]){
  1656. "mclk0_clk_src",
  1657. },
  1658. .num_parents = 1,
  1659. .flags = CLK_SET_RATE_PARENT,
  1660. .ops = &clk_branch2_ops,
  1661. },
  1662. },
  1663. };
  1664. static struct clk_branch camss_mclk1_clk = {
  1665. .halt_reg = 0x33b4,
  1666. .clkr = {
  1667. .enable_reg = 0x33b4,
  1668. .enable_mask = BIT(0),
  1669. .hw.init = &(struct clk_init_data){
  1670. .name = "camss_mclk1_clk",
  1671. .parent_names = (const char *[]){
  1672. "mclk1_clk_src",
  1673. },
  1674. .num_parents = 1,
  1675. .flags = CLK_SET_RATE_PARENT,
  1676. .ops = &clk_branch2_ops,
  1677. },
  1678. },
  1679. };
  1680. static struct clk_branch camss_mclk2_clk = {
  1681. .halt_reg = 0x33e4,
  1682. .clkr = {
  1683. .enable_reg = 0x33e4,
  1684. .enable_mask = BIT(0),
  1685. .hw.init = &(struct clk_init_data){
  1686. .name = "camss_mclk2_clk",
  1687. .parent_names = (const char *[]){
  1688. "mclk2_clk_src",
  1689. },
  1690. .num_parents = 1,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. .ops = &clk_branch2_ops,
  1693. },
  1694. },
  1695. };
  1696. static struct clk_branch camss_mclk3_clk = {
  1697. .halt_reg = 0x3414,
  1698. .clkr = {
  1699. .enable_reg = 0x3414,
  1700. .enable_mask = BIT(0),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "camss_mclk3_clk",
  1703. .parent_names = (const char *[]){
  1704. "mclk3_clk_src",
  1705. },
  1706. .num_parents = 1,
  1707. .flags = CLK_SET_RATE_PARENT,
  1708. .ops = &clk_branch2_ops,
  1709. },
  1710. },
  1711. };
  1712. static struct clk_branch camss_micro_ahb_clk = {
  1713. .halt_reg = 0x3494,
  1714. .clkr = {
  1715. .enable_reg = 0x3494,
  1716. .enable_mask = BIT(0),
  1717. .hw.init = &(struct clk_init_data){
  1718. .name = "camss_micro_ahb_clk",
  1719. .parent_names = (const char *[]){
  1720. "mmss_ahb_clk_src",
  1721. },
  1722. .num_parents = 1,
  1723. .ops = &clk_branch2_ops,
  1724. },
  1725. },
  1726. };
  1727. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1728. .halt_reg = 0x3024,
  1729. .clkr = {
  1730. .enable_reg = 0x3024,
  1731. .enable_mask = BIT(0),
  1732. .hw.init = &(struct clk_init_data){
  1733. .name = "camss_phy0_csi0phytimer_clk",
  1734. .parent_names = (const char *[]){
  1735. "csi0phytimer_clk_src",
  1736. },
  1737. .num_parents = 1,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1744. .halt_reg = 0x3054,
  1745. .clkr = {
  1746. .enable_reg = 0x3054,
  1747. .enable_mask = BIT(0),
  1748. .hw.init = &(struct clk_init_data){
  1749. .name = "camss_phy1_csi1phytimer_clk",
  1750. .parent_names = (const char *[]){
  1751. "csi1phytimer_clk_src",
  1752. },
  1753. .num_parents = 1,
  1754. .flags = CLK_SET_RATE_PARENT,
  1755. .ops = &clk_branch2_ops,
  1756. },
  1757. },
  1758. };
  1759. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1760. .halt_reg = 0x3084,
  1761. .clkr = {
  1762. .enable_reg = 0x3084,
  1763. .enable_mask = BIT(0),
  1764. .hw.init = &(struct clk_init_data){
  1765. .name = "camss_phy2_csi2phytimer_clk",
  1766. .parent_names = (const char *[]){
  1767. "csi2phytimer_clk_src",
  1768. },
  1769. .num_parents = 1,
  1770. .flags = CLK_SET_RATE_PARENT,
  1771. .ops = &clk_branch2_ops,
  1772. },
  1773. },
  1774. };
  1775. static struct clk_branch camss_top_ahb_clk = {
  1776. .halt_reg = 0x3484,
  1777. .clkr = {
  1778. .enable_reg = 0x3484,
  1779. .enable_mask = BIT(0),
  1780. .hw.init = &(struct clk_init_data){
  1781. .name = "camss_top_ahb_clk",
  1782. .parent_names = (const char *[]){
  1783. "mmss_ahb_clk_src",
  1784. },
  1785. .num_parents = 1,
  1786. .flags = CLK_SET_RATE_PARENT,
  1787. .ops = &clk_branch2_ops,
  1788. },
  1789. },
  1790. };
  1791. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1792. .halt_reg = 0x36b4,
  1793. .clkr = {
  1794. .enable_reg = 0x36b4,
  1795. .enable_mask = BIT(0),
  1796. .hw.init = &(struct clk_init_data){
  1797. .name = "camss_vfe_cpp_ahb_clk",
  1798. .parent_names = (const char *[]){
  1799. "mmss_ahb_clk_src",
  1800. },
  1801. .num_parents = 1,
  1802. .flags = CLK_SET_RATE_PARENT,
  1803. .ops = &clk_branch2_ops,
  1804. },
  1805. },
  1806. };
  1807. static struct clk_branch camss_vfe_cpp_clk = {
  1808. .halt_reg = 0x36b0,
  1809. .clkr = {
  1810. .enable_reg = 0x36b0,
  1811. .enable_mask = BIT(0),
  1812. .hw.init = &(struct clk_init_data){
  1813. .name = "camss_vfe_cpp_clk",
  1814. .parent_names = (const char *[]){
  1815. "cpp_clk_src",
  1816. },
  1817. .num_parents = 1,
  1818. .flags = CLK_SET_RATE_PARENT,
  1819. .ops = &clk_branch2_ops,
  1820. },
  1821. },
  1822. };
  1823. static struct clk_branch camss_vfe_vfe0_clk = {
  1824. .halt_reg = 0x36a8,
  1825. .clkr = {
  1826. .enable_reg = 0x36a8,
  1827. .enable_mask = BIT(0),
  1828. .hw.init = &(struct clk_init_data){
  1829. .name = "camss_vfe_vfe0_clk",
  1830. .parent_names = (const char *[]){
  1831. "vfe0_clk_src",
  1832. },
  1833. .num_parents = 1,
  1834. .flags = CLK_SET_RATE_PARENT,
  1835. .ops = &clk_branch2_ops,
  1836. },
  1837. },
  1838. };
  1839. static struct clk_branch camss_vfe_vfe1_clk = {
  1840. .halt_reg = 0x36ac,
  1841. .clkr = {
  1842. .enable_reg = 0x36ac,
  1843. .enable_mask = BIT(0),
  1844. .hw.init = &(struct clk_init_data){
  1845. .name = "camss_vfe_vfe1_clk",
  1846. .parent_names = (const char *[]){
  1847. "vfe1_clk_src",
  1848. },
  1849. .num_parents = 1,
  1850. .flags = CLK_SET_RATE_PARENT,
  1851. .ops = &clk_branch2_ops,
  1852. },
  1853. },
  1854. };
  1855. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1856. .halt_reg = 0x36b8,
  1857. .clkr = {
  1858. .enable_reg = 0x36b8,
  1859. .enable_mask = BIT(0),
  1860. .hw.init = &(struct clk_init_data){
  1861. .name = "camss_vfe_vfe_ahb_clk",
  1862. .parent_names = (const char *[]){
  1863. "mmss_ahb_clk_src",
  1864. },
  1865. .num_parents = 1,
  1866. .flags = CLK_SET_RATE_PARENT,
  1867. .ops = &clk_branch2_ops,
  1868. },
  1869. },
  1870. };
  1871. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1872. .halt_reg = 0x36bc,
  1873. .clkr = {
  1874. .enable_reg = 0x36bc,
  1875. .enable_mask = BIT(0),
  1876. .hw.init = &(struct clk_init_data){
  1877. .name = "camss_vfe_vfe_axi_clk",
  1878. .parent_names = (const char *[]){
  1879. "mmss_axi_clk_src",
  1880. },
  1881. .num_parents = 1,
  1882. .flags = CLK_SET_RATE_PARENT,
  1883. .ops = &clk_branch2_ops,
  1884. },
  1885. },
  1886. };
  1887. static struct clk_branch mdss_ahb_clk = {
  1888. .halt_reg = 0x2308,
  1889. .clkr = {
  1890. .enable_reg = 0x2308,
  1891. .enable_mask = BIT(0),
  1892. .hw.init = &(struct clk_init_data){
  1893. .name = "mdss_ahb_clk",
  1894. .parent_names = (const char *[]){
  1895. "mmss_ahb_clk_src",
  1896. },
  1897. .num_parents = 1,
  1898. .flags = CLK_SET_RATE_PARENT,
  1899. .ops = &clk_branch2_ops,
  1900. },
  1901. },
  1902. };
  1903. static struct clk_branch mdss_axi_clk = {
  1904. .halt_reg = 0x2310,
  1905. .clkr = {
  1906. .enable_reg = 0x2310,
  1907. .enable_mask = BIT(0),
  1908. .hw.init = &(struct clk_init_data){
  1909. .name = "mdss_axi_clk",
  1910. .parent_names = (const char *[]){
  1911. "mmss_axi_clk_src",
  1912. },
  1913. .num_parents = 1,
  1914. .flags = CLK_SET_RATE_PARENT,
  1915. .ops = &clk_branch2_ops,
  1916. },
  1917. },
  1918. };
  1919. static struct clk_branch mdss_byte0_clk = {
  1920. .halt_reg = 0x233c,
  1921. .clkr = {
  1922. .enable_reg = 0x233c,
  1923. .enable_mask = BIT(0),
  1924. .hw.init = &(struct clk_init_data){
  1925. .name = "mdss_byte0_clk",
  1926. .parent_names = (const char *[]){
  1927. "byte0_clk_src",
  1928. },
  1929. .num_parents = 1,
  1930. .flags = CLK_SET_RATE_PARENT,
  1931. .ops = &clk_branch2_ops,
  1932. },
  1933. },
  1934. };
  1935. static struct clk_branch mdss_byte1_clk = {
  1936. .halt_reg = 0x2340,
  1937. .clkr = {
  1938. .enable_reg = 0x2340,
  1939. .enable_mask = BIT(0),
  1940. .hw.init = &(struct clk_init_data){
  1941. .name = "mdss_byte1_clk",
  1942. .parent_names = (const char *[]){
  1943. "byte1_clk_src",
  1944. },
  1945. .num_parents = 1,
  1946. .flags = CLK_SET_RATE_PARENT,
  1947. .ops = &clk_branch2_ops,
  1948. },
  1949. },
  1950. };
  1951. static struct clk_branch mdss_edpaux_clk = {
  1952. .halt_reg = 0x2334,
  1953. .clkr = {
  1954. .enable_reg = 0x2334,
  1955. .enable_mask = BIT(0),
  1956. .hw.init = &(struct clk_init_data){
  1957. .name = "mdss_edpaux_clk",
  1958. .parent_names = (const char *[]){
  1959. "edpaux_clk_src",
  1960. },
  1961. .num_parents = 1,
  1962. .flags = CLK_SET_RATE_PARENT,
  1963. .ops = &clk_branch2_ops,
  1964. },
  1965. },
  1966. };
  1967. static struct clk_branch mdss_edplink_clk = {
  1968. .halt_reg = 0x2330,
  1969. .clkr = {
  1970. .enable_reg = 0x2330,
  1971. .enable_mask = BIT(0),
  1972. .hw.init = &(struct clk_init_data){
  1973. .name = "mdss_edplink_clk",
  1974. .parent_names = (const char *[]){
  1975. "edplink_clk_src",
  1976. },
  1977. .num_parents = 1,
  1978. .flags = CLK_SET_RATE_PARENT,
  1979. .ops = &clk_branch2_ops,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_branch mdss_edppixel_clk = {
  1984. .halt_reg = 0x232c,
  1985. .clkr = {
  1986. .enable_reg = 0x232c,
  1987. .enable_mask = BIT(0),
  1988. .hw.init = &(struct clk_init_data){
  1989. .name = "mdss_edppixel_clk",
  1990. .parent_names = (const char *[]){
  1991. "edppixel_clk_src",
  1992. },
  1993. .num_parents = 1,
  1994. .flags = CLK_SET_RATE_PARENT,
  1995. .ops = &clk_branch2_ops,
  1996. },
  1997. },
  1998. };
  1999. static struct clk_branch mdss_esc0_clk = {
  2000. .halt_reg = 0x2344,
  2001. .clkr = {
  2002. .enable_reg = 0x2344,
  2003. .enable_mask = BIT(0),
  2004. .hw.init = &(struct clk_init_data){
  2005. .name = "mdss_esc0_clk",
  2006. .parent_names = (const char *[]){
  2007. "esc0_clk_src",
  2008. },
  2009. .num_parents = 1,
  2010. .flags = CLK_SET_RATE_PARENT,
  2011. .ops = &clk_branch2_ops,
  2012. },
  2013. },
  2014. };
  2015. static struct clk_branch mdss_esc1_clk = {
  2016. .halt_reg = 0x2348,
  2017. .clkr = {
  2018. .enable_reg = 0x2348,
  2019. .enable_mask = BIT(0),
  2020. .hw.init = &(struct clk_init_data){
  2021. .name = "mdss_esc1_clk",
  2022. .parent_names = (const char *[]){
  2023. "esc1_clk_src",
  2024. },
  2025. .num_parents = 1,
  2026. .flags = CLK_SET_RATE_PARENT,
  2027. .ops = &clk_branch2_ops,
  2028. },
  2029. },
  2030. };
  2031. static struct clk_branch mdss_extpclk_clk = {
  2032. .halt_reg = 0x2324,
  2033. .clkr = {
  2034. .enable_reg = 0x2324,
  2035. .enable_mask = BIT(0),
  2036. .hw.init = &(struct clk_init_data){
  2037. .name = "mdss_extpclk_clk",
  2038. .parent_names = (const char *[]){
  2039. "extpclk_clk_src",
  2040. },
  2041. .num_parents = 1,
  2042. .flags = CLK_SET_RATE_PARENT,
  2043. .ops = &clk_branch2_ops,
  2044. },
  2045. },
  2046. };
  2047. static struct clk_branch mdss_hdmi_ahb_clk = {
  2048. .halt_reg = 0x230c,
  2049. .clkr = {
  2050. .enable_reg = 0x230c,
  2051. .enable_mask = BIT(0),
  2052. .hw.init = &(struct clk_init_data){
  2053. .name = "mdss_hdmi_ahb_clk",
  2054. .parent_names = (const char *[]){
  2055. "mmss_ahb_clk_src",
  2056. },
  2057. .num_parents = 1,
  2058. .flags = CLK_SET_RATE_PARENT,
  2059. .ops = &clk_branch2_ops,
  2060. },
  2061. },
  2062. };
  2063. static struct clk_branch mdss_hdmi_clk = {
  2064. .halt_reg = 0x2338,
  2065. .clkr = {
  2066. .enable_reg = 0x2338,
  2067. .enable_mask = BIT(0),
  2068. .hw.init = &(struct clk_init_data){
  2069. .name = "mdss_hdmi_clk",
  2070. .parent_names = (const char *[]){
  2071. "hdmi_clk_src",
  2072. },
  2073. .num_parents = 1,
  2074. .flags = CLK_SET_RATE_PARENT,
  2075. .ops = &clk_branch2_ops,
  2076. },
  2077. },
  2078. };
  2079. static struct clk_branch mdss_mdp_clk = {
  2080. .halt_reg = 0x231c,
  2081. .clkr = {
  2082. .enable_reg = 0x231c,
  2083. .enable_mask = BIT(0),
  2084. .hw.init = &(struct clk_init_data){
  2085. .name = "mdss_mdp_clk",
  2086. .parent_names = (const char *[]){
  2087. "mdp_clk_src",
  2088. },
  2089. .num_parents = 1,
  2090. .flags = CLK_SET_RATE_PARENT,
  2091. .ops = &clk_branch2_ops,
  2092. },
  2093. },
  2094. };
  2095. static struct clk_branch mdss_mdp_lut_clk = {
  2096. .halt_reg = 0x2320,
  2097. .clkr = {
  2098. .enable_reg = 0x2320,
  2099. .enable_mask = BIT(0),
  2100. .hw.init = &(struct clk_init_data){
  2101. .name = "mdss_mdp_lut_clk",
  2102. .parent_names = (const char *[]){
  2103. "mdp_clk_src",
  2104. },
  2105. .num_parents = 1,
  2106. .flags = CLK_SET_RATE_PARENT,
  2107. .ops = &clk_branch2_ops,
  2108. },
  2109. },
  2110. };
  2111. static struct clk_branch mdss_pclk0_clk = {
  2112. .halt_reg = 0x2314,
  2113. .clkr = {
  2114. .enable_reg = 0x2314,
  2115. .enable_mask = BIT(0),
  2116. .hw.init = &(struct clk_init_data){
  2117. .name = "mdss_pclk0_clk",
  2118. .parent_names = (const char *[]){
  2119. "pclk0_clk_src",
  2120. },
  2121. .num_parents = 1,
  2122. .flags = CLK_SET_RATE_PARENT,
  2123. .ops = &clk_branch2_ops,
  2124. },
  2125. },
  2126. };
  2127. static struct clk_branch mdss_pclk1_clk = {
  2128. .halt_reg = 0x2318,
  2129. .clkr = {
  2130. .enable_reg = 0x2318,
  2131. .enable_mask = BIT(0),
  2132. .hw.init = &(struct clk_init_data){
  2133. .name = "mdss_pclk1_clk",
  2134. .parent_names = (const char *[]){
  2135. "pclk1_clk_src",
  2136. },
  2137. .num_parents = 1,
  2138. .flags = CLK_SET_RATE_PARENT,
  2139. .ops = &clk_branch2_ops,
  2140. },
  2141. },
  2142. };
  2143. static struct clk_branch mdss_vsync_clk = {
  2144. .halt_reg = 0x2328,
  2145. .clkr = {
  2146. .enable_reg = 0x2328,
  2147. .enable_mask = BIT(0),
  2148. .hw.init = &(struct clk_init_data){
  2149. .name = "mdss_vsync_clk",
  2150. .parent_names = (const char *[]){
  2151. "vsync_clk_src",
  2152. },
  2153. .num_parents = 1,
  2154. .flags = CLK_SET_RATE_PARENT,
  2155. .ops = &clk_branch2_ops,
  2156. },
  2157. },
  2158. };
  2159. static struct clk_branch mmss_rbcpr_ahb_clk = {
  2160. .halt_reg = 0x4088,
  2161. .clkr = {
  2162. .enable_reg = 0x4088,
  2163. .enable_mask = BIT(0),
  2164. .hw.init = &(struct clk_init_data){
  2165. .name = "mmss_rbcpr_ahb_clk",
  2166. .parent_names = (const char *[]){
  2167. "mmss_ahb_clk_src",
  2168. },
  2169. .num_parents = 1,
  2170. .flags = CLK_SET_RATE_PARENT,
  2171. .ops = &clk_branch2_ops,
  2172. },
  2173. },
  2174. };
  2175. static struct clk_branch mmss_rbcpr_clk = {
  2176. .halt_reg = 0x4084,
  2177. .clkr = {
  2178. .enable_reg = 0x4084,
  2179. .enable_mask = BIT(0),
  2180. .hw.init = &(struct clk_init_data){
  2181. .name = "mmss_rbcpr_clk",
  2182. .parent_names = (const char *[]){
  2183. "rbcpr_clk_src",
  2184. },
  2185. .num_parents = 1,
  2186. .flags = CLK_SET_RATE_PARENT,
  2187. .ops = &clk_branch2_ops,
  2188. },
  2189. },
  2190. };
  2191. static struct clk_branch mmss_spdm_ahb_clk = {
  2192. .halt_reg = 0x0230,
  2193. .clkr = {
  2194. .enable_reg = 0x0230,
  2195. .enable_mask = BIT(0),
  2196. .hw.init = &(struct clk_init_data){
  2197. .name = "mmss_spdm_ahb_clk",
  2198. .parent_names = (const char *[]){
  2199. "mmss_spdm_ahb_div_clk",
  2200. },
  2201. .num_parents = 1,
  2202. .flags = CLK_SET_RATE_PARENT,
  2203. .ops = &clk_branch2_ops,
  2204. },
  2205. },
  2206. };
  2207. static struct clk_branch mmss_spdm_axi_clk = {
  2208. .halt_reg = 0x0210,
  2209. .clkr = {
  2210. .enable_reg = 0x0210,
  2211. .enable_mask = BIT(0),
  2212. .hw.init = &(struct clk_init_data){
  2213. .name = "mmss_spdm_axi_clk",
  2214. .parent_names = (const char *[]){
  2215. "mmss_spdm_axi_div_clk",
  2216. },
  2217. .num_parents = 1,
  2218. .flags = CLK_SET_RATE_PARENT,
  2219. .ops = &clk_branch2_ops,
  2220. },
  2221. },
  2222. };
  2223. static struct clk_branch mmss_spdm_csi0_clk = {
  2224. .halt_reg = 0x023c,
  2225. .clkr = {
  2226. .enable_reg = 0x023c,
  2227. .enable_mask = BIT(0),
  2228. .hw.init = &(struct clk_init_data){
  2229. .name = "mmss_spdm_csi0_clk",
  2230. .parent_names = (const char *[]){
  2231. "mmss_spdm_csi0_div_clk",
  2232. },
  2233. .num_parents = 1,
  2234. .flags = CLK_SET_RATE_PARENT,
  2235. .ops = &clk_branch2_ops,
  2236. },
  2237. },
  2238. };
  2239. static struct clk_branch mmss_spdm_gfx3d_clk = {
  2240. .halt_reg = 0x022c,
  2241. .clkr = {
  2242. .enable_reg = 0x022c,
  2243. .enable_mask = BIT(0),
  2244. .hw.init = &(struct clk_init_data){
  2245. .name = "mmss_spdm_gfx3d_clk",
  2246. .parent_names = (const char *[]){
  2247. "mmss_spdm_gfx3d_div_clk",
  2248. },
  2249. .num_parents = 1,
  2250. .flags = CLK_SET_RATE_PARENT,
  2251. .ops = &clk_branch2_ops,
  2252. },
  2253. },
  2254. };
  2255. static struct clk_branch mmss_spdm_jpeg0_clk = {
  2256. .halt_reg = 0x0204,
  2257. .clkr = {
  2258. .enable_reg = 0x0204,
  2259. .enable_mask = BIT(0),
  2260. .hw.init = &(struct clk_init_data){
  2261. .name = "mmss_spdm_jpeg0_clk",
  2262. .parent_names = (const char *[]){
  2263. "mmss_spdm_jpeg0_div_clk",
  2264. },
  2265. .num_parents = 1,
  2266. .flags = CLK_SET_RATE_PARENT,
  2267. .ops = &clk_branch2_ops,
  2268. },
  2269. },
  2270. };
  2271. static struct clk_branch mmss_spdm_jpeg1_clk = {
  2272. .halt_reg = 0x0208,
  2273. .clkr = {
  2274. .enable_reg = 0x0208,
  2275. .enable_mask = BIT(0),
  2276. .hw.init = &(struct clk_init_data){
  2277. .name = "mmss_spdm_jpeg1_clk",
  2278. .parent_names = (const char *[]){
  2279. "mmss_spdm_jpeg1_div_clk",
  2280. },
  2281. .num_parents = 1,
  2282. .flags = CLK_SET_RATE_PARENT,
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch mmss_spdm_jpeg2_clk = {
  2288. .halt_reg = 0x0224,
  2289. .clkr = {
  2290. .enable_reg = 0x0224,
  2291. .enable_mask = BIT(0),
  2292. .hw.init = &(struct clk_init_data){
  2293. .name = "mmss_spdm_jpeg2_clk",
  2294. .parent_names = (const char *[]){
  2295. "mmss_spdm_jpeg2_div_clk",
  2296. },
  2297. .num_parents = 1,
  2298. .flags = CLK_SET_RATE_PARENT,
  2299. .ops = &clk_branch2_ops,
  2300. },
  2301. },
  2302. };
  2303. static struct clk_branch mmss_spdm_mdp_clk = {
  2304. .halt_reg = 0x020c,
  2305. .clkr = {
  2306. .enable_reg = 0x020c,
  2307. .enable_mask = BIT(0),
  2308. .hw.init = &(struct clk_init_data){
  2309. .name = "mmss_spdm_mdp_clk",
  2310. .parent_names = (const char *[]){
  2311. "mmss_spdm_mdp_div_clk",
  2312. },
  2313. .num_parents = 1,
  2314. .flags = CLK_SET_RATE_PARENT,
  2315. .ops = &clk_branch2_ops,
  2316. },
  2317. },
  2318. };
  2319. static struct clk_branch mmss_spdm_pclk0_clk = {
  2320. .halt_reg = 0x0234,
  2321. .clkr = {
  2322. .enable_reg = 0x0234,
  2323. .enable_mask = BIT(0),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "mmss_spdm_pclk0_clk",
  2326. .parent_names = (const char *[]){
  2327. "mmss_spdm_pclk0_div_clk",
  2328. },
  2329. .num_parents = 1,
  2330. .flags = CLK_SET_RATE_PARENT,
  2331. .ops = &clk_branch2_ops,
  2332. },
  2333. },
  2334. };
  2335. static struct clk_branch mmss_spdm_pclk1_clk = {
  2336. .halt_reg = 0x0228,
  2337. .clkr = {
  2338. .enable_reg = 0x0228,
  2339. .enable_mask = BIT(0),
  2340. .hw.init = &(struct clk_init_data){
  2341. .name = "mmss_spdm_pclk1_clk",
  2342. .parent_names = (const char *[]){
  2343. "mmss_spdm_pclk1_div_clk",
  2344. },
  2345. .num_parents = 1,
  2346. .flags = CLK_SET_RATE_PARENT,
  2347. .ops = &clk_branch2_ops,
  2348. },
  2349. },
  2350. };
  2351. static struct clk_branch mmss_spdm_vcodec0_clk = {
  2352. .halt_reg = 0x0214,
  2353. .clkr = {
  2354. .enable_reg = 0x0214,
  2355. .enable_mask = BIT(0),
  2356. .hw.init = &(struct clk_init_data){
  2357. .name = "mmss_spdm_vcodec0_clk",
  2358. .parent_names = (const char *[]){
  2359. "mmss_spdm_vcodec0_div_clk",
  2360. },
  2361. .num_parents = 1,
  2362. .flags = CLK_SET_RATE_PARENT,
  2363. .ops = &clk_branch2_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct clk_branch mmss_spdm_vfe0_clk = {
  2368. .halt_reg = 0x0218,
  2369. .clkr = {
  2370. .enable_reg = 0x0218,
  2371. .enable_mask = BIT(0),
  2372. .hw.init = &(struct clk_init_data){
  2373. .name = "mmss_spdm_vfe0_clk",
  2374. .parent_names = (const char *[]){
  2375. "mmss_spdm_vfe0_div_clk",
  2376. },
  2377. .num_parents = 1,
  2378. .flags = CLK_SET_RATE_PARENT,
  2379. .ops = &clk_branch2_ops,
  2380. },
  2381. },
  2382. };
  2383. static struct clk_branch mmss_spdm_vfe1_clk = {
  2384. .halt_reg = 0x021c,
  2385. .clkr = {
  2386. .enable_reg = 0x021c,
  2387. .enable_mask = BIT(0),
  2388. .hw.init = &(struct clk_init_data){
  2389. .name = "mmss_spdm_vfe1_clk",
  2390. .parent_names = (const char *[]){
  2391. "mmss_spdm_vfe1_div_clk",
  2392. },
  2393. .num_parents = 1,
  2394. .flags = CLK_SET_RATE_PARENT,
  2395. .ops = &clk_branch2_ops,
  2396. },
  2397. },
  2398. };
  2399. static struct clk_branch mmss_spdm_rm_axi_clk = {
  2400. .halt_reg = 0x0304,
  2401. .clkr = {
  2402. .enable_reg = 0x0304,
  2403. .enable_mask = BIT(0),
  2404. .hw.init = &(struct clk_init_data){
  2405. .name = "mmss_spdm_rm_axi_clk",
  2406. .parent_names = (const char *[]){
  2407. "mmss_axi_clk_src",
  2408. },
  2409. .num_parents = 1,
  2410. .flags = CLK_SET_RATE_PARENT,
  2411. .ops = &clk_branch2_ops,
  2412. },
  2413. },
  2414. };
  2415. static struct clk_branch mmss_spdm_rm_ocmemnoc_clk = {
  2416. .halt_reg = 0x0308,
  2417. .clkr = {
  2418. .enable_reg = 0x0308,
  2419. .enable_mask = BIT(0),
  2420. .hw.init = &(struct clk_init_data){
  2421. .name = "mmss_spdm_rm_ocmemnoc_clk",
  2422. .parent_names = (const char *[]){
  2423. "ocmemnoc_clk_src",
  2424. },
  2425. .num_parents = 1,
  2426. .flags = CLK_SET_RATE_PARENT,
  2427. .ops = &clk_branch2_ops,
  2428. },
  2429. },
  2430. };
  2431. static struct clk_branch mmss_misc_ahb_clk = {
  2432. .halt_reg = 0x502c,
  2433. .clkr = {
  2434. .enable_reg = 0x502c,
  2435. .enable_mask = BIT(0),
  2436. .hw.init = &(struct clk_init_data){
  2437. .name = "mmss_misc_ahb_clk",
  2438. .parent_names = (const char *[]){
  2439. "mmss_ahb_clk_src",
  2440. },
  2441. .num_parents = 1,
  2442. .flags = CLK_SET_RATE_PARENT,
  2443. .ops = &clk_branch2_ops,
  2444. },
  2445. },
  2446. };
  2447. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  2448. .halt_reg = 0x5024,
  2449. .clkr = {
  2450. .enable_reg = 0x5024,
  2451. .enable_mask = BIT(0),
  2452. .hw.init = &(struct clk_init_data){
  2453. .name = "mmss_mmssnoc_ahb_clk",
  2454. .parent_names = (const char *[]){
  2455. "mmss_ahb_clk_src",
  2456. },
  2457. .num_parents = 1,
  2458. .ops = &clk_branch2_ops,
  2459. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2460. },
  2461. },
  2462. };
  2463. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  2464. .halt_reg = 0x5028,
  2465. .clkr = {
  2466. .enable_reg = 0x5028,
  2467. .enable_mask = BIT(0),
  2468. .hw.init = &(struct clk_init_data){
  2469. .name = "mmss_mmssnoc_bto_ahb_clk",
  2470. .parent_names = (const char *[]){
  2471. "mmss_ahb_clk_src",
  2472. },
  2473. .num_parents = 1,
  2474. .ops = &clk_branch2_ops,
  2475. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2476. },
  2477. },
  2478. };
  2479. static struct clk_branch mmss_mmssnoc_axi_clk = {
  2480. .halt_reg = 0x506c,
  2481. .clkr = {
  2482. .enable_reg = 0x506c,
  2483. .enable_mask = BIT(0),
  2484. .hw.init = &(struct clk_init_data){
  2485. .name = "mmss_mmssnoc_axi_clk",
  2486. .parent_names = (const char *[]){
  2487. "mmss_axi_clk_src",
  2488. },
  2489. .num_parents = 1,
  2490. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2491. .ops = &clk_branch2_ops,
  2492. },
  2493. },
  2494. };
  2495. static struct clk_branch mmss_s0_axi_clk = {
  2496. .halt_reg = 0x5064,
  2497. .clkr = {
  2498. .enable_reg = 0x5064,
  2499. .enable_mask = BIT(0),
  2500. .hw.init = &(struct clk_init_data){
  2501. .name = "mmss_s0_axi_clk",
  2502. .parent_names = (const char *[]){
  2503. "mmss_axi_clk_src",
  2504. },
  2505. .num_parents = 1,
  2506. .ops = &clk_branch2_ops,
  2507. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2508. },
  2509. },
  2510. };
  2511. static struct clk_branch ocmemcx_ahb_clk = {
  2512. .halt_reg = 0x405c,
  2513. .clkr = {
  2514. .enable_reg = 0x405c,
  2515. .enable_mask = BIT(0),
  2516. .hw.init = &(struct clk_init_data){
  2517. .name = "ocmemcx_ahb_clk",
  2518. .parent_names = (const char *[]){
  2519. "mmss_ahb_clk_src",
  2520. },
  2521. .num_parents = 1,
  2522. .flags = CLK_SET_RATE_PARENT,
  2523. .ops = &clk_branch2_ops,
  2524. },
  2525. },
  2526. };
  2527. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  2528. .halt_reg = 0x4058,
  2529. .clkr = {
  2530. .enable_reg = 0x4058,
  2531. .enable_mask = BIT(0),
  2532. .hw.init = &(struct clk_init_data){
  2533. .name = "ocmemcx_ocmemnoc_clk",
  2534. .parent_names = (const char *[]){
  2535. "ocmemnoc_clk_src",
  2536. },
  2537. .num_parents = 1,
  2538. .flags = CLK_SET_RATE_PARENT,
  2539. .ops = &clk_branch2_ops,
  2540. },
  2541. },
  2542. };
  2543. static struct clk_branch oxili_ocmemgx_clk = {
  2544. .halt_reg = 0x402c,
  2545. .clkr = {
  2546. .enable_reg = 0x402c,
  2547. .enable_mask = BIT(0),
  2548. .hw.init = &(struct clk_init_data){
  2549. .name = "oxili_ocmemgx_clk",
  2550. .parent_names = (const char *[]){
  2551. "gfx3d_clk_src",
  2552. },
  2553. .num_parents = 1,
  2554. .flags = CLK_SET_RATE_PARENT,
  2555. .ops = &clk_branch2_ops,
  2556. },
  2557. },
  2558. };
  2559. static struct clk_branch oxili_gfx3d_clk = {
  2560. .halt_reg = 0x4028,
  2561. .clkr = {
  2562. .enable_reg = 0x4028,
  2563. .enable_mask = BIT(0),
  2564. .hw.init = &(struct clk_init_data){
  2565. .name = "oxili_gfx3d_clk",
  2566. .parent_names = (const char *[]){
  2567. "gfx3d_clk_src",
  2568. },
  2569. .num_parents = 1,
  2570. .flags = CLK_SET_RATE_PARENT,
  2571. .ops = &clk_branch2_ops,
  2572. },
  2573. },
  2574. };
  2575. static struct clk_branch oxili_rbbmtimer_clk = {
  2576. .halt_reg = 0x40b0,
  2577. .clkr = {
  2578. .enable_reg = 0x40b0,
  2579. .enable_mask = BIT(0),
  2580. .hw.init = &(struct clk_init_data){
  2581. .name = "oxili_rbbmtimer_clk",
  2582. .parent_names = (const char *[]){
  2583. "rbbmtimer_clk_src",
  2584. },
  2585. .num_parents = 1,
  2586. .flags = CLK_SET_RATE_PARENT,
  2587. .ops = &clk_branch2_ops,
  2588. },
  2589. },
  2590. };
  2591. static struct clk_branch oxilicx_ahb_clk = {
  2592. .halt_reg = 0x403c,
  2593. .clkr = {
  2594. .enable_reg = 0x403c,
  2595. .enable_mask = BIT(0),
  2596. .hw.init = &(struct clk_init_data){
  2597. .name = "oxilicx_ahb_clk",
  2598. .parent_names = (const char *[]){
  2599. "mmss_ahb_clk_src",
  2600. },
  2601. .num_parents = 1,
  2602. .flags = CLK_SET_RATE_PARENT,
  2603. .ops = &clk_branch2_ops,
  2604. },
  2605. },
  2606. };
  2607. static struct clk_branch venus0_ahb_clk = {
  2608. .halt_reg = 0x1030,
  2609. .clkr = {
  2610. .enable_reg = 0x1030,
  2611. .enable_mask = BIT(0),
  2612. .hw.init = &(struct clk_init_data){
  2613. .name = "venus0_ahb_clk",
  2614. .parent_names = (const char *[]){
  2615. "mmss_ahb_clk_src",
  2616. },
  2617. .num_parents = 1,
  2618. .flags = CLK_SET_RATE_PARENT,
  2619. .ops = &clk_branch2_ops,
  2620. },
  2621. },
  2622. };
  2623. static struct clk_branch venus0_axi_clk = {
  2624. .halt_reg = 0x1034,
  2625. .clkr = {
  2626. .enable_reg = 0x1034,
  2627. .enable_mask = BIT(0),
  2628. .hw.init = &(struct clk_init_data){
  2629. .name = "venus0_axi_clk",
  2630. .parent_names = (const char *[]){
  2631. "mmss_axi_clk_src",
  2632. },
  2633. .num_parents = 1,
  2634. .flags = CLK_SET_RATE_PARENT,
  2635. .ops = &clk_branch2_ops,
  2636. },
  2637. },
  2638. };
  2639. static struct clk_branch venus0_core0_vcodec_clk = {
  2640. .halt_reg = 0x1048,
  2641. .clkr = {
  2642. .enable_reg = 0x1048,
  2643. .enable_mask = BIT(0),
  2644. .hw.init = &(struct clk_init_data){
  2645. .name = "venus0_core0_vcodec_clk",
  2646. .parent_names = (const char *[]){
  2647. "vcodec0_clk_src",
  2648. },
  2649. .num_parents = 1,
  2650. .flags = CLK_SET_RATE_PARENT,
  2651. .ops = &clk_branch2_ops,
  2652. },
  2653. },
  2654. };
  2655. static struct clk_branch venus0_core1_vcodec_clk = {
  2656. .halt_reg = 0x104c,
  2657. .clkr = {
  2658. .enable_reg = 0x104c,
  2659. .enable_mask = BIT(0),
  2660. .hw.init = &(struct clk_init_data){
  2661. .name = "venus0_core1_vcodec_clk",
  2662. .parent_names = (const char *[]){
  2663. "vcodec0_clk_src",
  2664. },
  2665. .num_parents = 1,
  2666. .flags = CLK_SET_RATE_PARENT,
  2667. .ops = &clk_branch2_ops,
  2668. },
  2669. },
  2670. };
  2671. static struct clk_branch venus0_ocmemnoc_clk = {
  2672. .halt_reg = 0x1038,
  2673. .clkr = {
  2674. .enable_reg = 0x1038,
  2675. .enable_mask = BIT(0),
  2676. .hw.init = &(struct clk_init_data){
  2677. .name = "venus0_ocmemnoc_clk",
  2678. .parent_names = (const char *[]){
  2679. "ocmemnoc_clk_src",
  2680. },
  2681. .num_parents = 1,
  2682. .flags = CLK_SET_RATE_PARENT,
  2683. .ops = &clk_branch2_ops,
  2684. },
  2685. },
  2686. };
  2687. static struct clk_branch venus0_vcodec0_clk = {
  2688. .halt_reg = 0x1028,
  2689. .clkr = {
  2690. .enable_reg = 0x1028,
  2691. .enable_mask = BIT(0),
  2692. .hw.init = &(struct clk_init_data){
  2693. .name = "venus0_vcodec0_clk",
  2694. .parent_names = (const char *[]){
  2695. "vcodec0_clk_src",
  2696. },
  2697. .num_parents = 1,
  2698. .flags = CLK_SET_RATE_PARENT,
  2699. .ops = &clk_branch2_ops,
  2700. },
  2701. },
  2702. };
  2703. static struct clk_branch vpu_ahb_clk = {
  2704. .halt_reg = 0x1430,
  2705. .clkr = {
  2706. .enable_reg = 0x1430,
  2707. .enable_mask = BIT(0),
  2708. .hw.init = &(struct clk_init_data){
  2709. .name = "vpu_ahb_clk",
  2710. .parent_names = (const char *[]){
  2711. "mmss_ahb_clk_src",
  2712. },
  2713. .num_parents = 1,
  2714. .flags = CLK_SET_RATE_PARENT,
  2715. .ops = &clk_branch2_ops,
  2716. },
  2717. },
  2718. };
  2719. static struct clk_branch vpu_axi_clk = {
  2720. .halt_reg = 0x143c,
  2721. .clkr = {
  2722. .enable_reg = 0x143c,
  2723. .enable_mask = BIT(0),
  2724. .hw.init = &(struct clk_init_data){
  2725. .name = "vpu_axi_clk",
  2726. .parent_names = (const char *[]){
  2727. "mmss_axi_clk_src",
  2728. },
  2729. .num_parents = 1,
  2730. .flags = CLK_SET_RATE_PARENT,
  2731. .ops = &clk_branch2_ops,
  2732. },
  2733. },
  2734. };
  2735. static struct clk_branch vpu_bus_clk = {
  2736. .halt_reg = 0x1440,
  2737. .clkr = {
  2738. .enable_reg = 0x1440,
  2739. .enable_mask = BIT(0),
  2740. .hw.init = &(struct clk_init_data){
  2741. .name = "vpu_bus_clk",
  2742. .parent_names = (const char *[]){
  2743. "vpu_bus_clk_src",
  2744. },
  2745. .num_parents = 1,
  2746. .flags = CLK_SET_RATE_PARENT,
  2747. .ops = &clk_branch2_ops,
  2748. },
  2749. },
  2750. };
  2751. static struct clk_branch vpu_cxo_clk = {
  2752. .halt_reg = 0x1434,
  2753. .clkr = {
  2754. .enable_reg = 0x1434,
  2755. .enable_mask = BIT(0),
  2756. .hw.init = &(struct clk_init_data){
  2757. .name = "vpu_cxo_clk",
  2758. .parent_names = (const char *[]){ "xo" },
  2759. .num_parents = 1,
  2760. .flags = CLK_SET_RATE_PARENT,
  2761. .ops = &clk_branch2_ops,
  2762. },
  2763. },
  2764. };
  2765. static struct clk_branch vpu_maple_clk = {
  2766. .halt_reg = 0x142c,
  2767. .clkr = {
  2768. .enable_reg = 0x142c,
  2769. .enable_mask = BIT(0),
  2770. .hw.init = &(struct clk_init_data){
  2771. .name = "vpu_maple_clk",
  2772. .parent_names = (const char *[]){
  2773. "maple_clk_src",
  2774. },
  2775. .num_parents = 1,
  2776. .flags = CLK_SET_RATE_PARENT,
  2777. .ops = &clk_branch2_ops,
  2778. },
  2779. },
  2780. };
  2781. static struct clk_branch vpu_sleep_clk = {
  2782. .halt_reg = 0x1438,
  2783. .clkr = {
  2784. .enable_reg = 0x1438,
  2785. .enable_mask = BIT(0),
  2786. .hw.init = &(struct clk_init_data){
  2787. .name = "vpu_sleep_clk",
  2788. .parent_names = (const char *[]){
  2789. "sleep_clk_src",
  2790. },
  2791. .num_parents = 1,
  2792. .flags = CLK_SET_RATE_PARENT,
  2793. .ops = &clk_branch2_ops,
  2794. },
  2795. },
  2796. };
  2797. static struct clk_branch vpu_vdp_clk = {
  2798. .halt_reg = 0x1428,
  2799. .clkr = {
  2800. .enable_reg = 0x1428,
  2801. .enable_mask = BIT(0),
  2802. .hw.init = &(struct clk_init_data){
  2803. .name = "vpu_vdp_clk",
  2804. .parent_names = (const char *[]){
  2805. "vdp_clk_src",
  2806. },
  2807. .num_parents = 1,
  2808. .flags = CLK_SET_RATE_PARENT,
  2809. .ops = &clk_branch2_ops,
  2810. },
  2811. },
  2812. };
  2813. static const struct pll_config mmpll1_config = {
  2814. .l = 60,
  2815. .m = 25,
  2816. .n = 32,
  2817. .vco_val = 0x0,
  2818. .vco_mask = 0x3 << 20,
  2819. .pre_div_val = 0x0,
  2820. .pre_div_mask = 0x7 << 12,
  2821. .post_div_val = 0x0,
  2822. .post_div_mask = 0x3 << 8,
  2823. .mn_ena_mask = BIT(24),
  2824. .main_output_mask = BIT(0),
  2825. };
  2826. static const struct pll_config mmpll3_config = {
  2827. .l = 48,
  2828. .m = 7,
  2829. .n = 16,
  2830. .vco_val = 0x0,
  2831. .vco_mask = 0x3 << 20,
  2832. .pre_div_val = 0x0,
  2833. .pre_div_mask = 0x7 << 12,
  2834. .post_div_val = 0x0,
  2835. .post_div_mask = 0x3 << 8,
  2836. .mn_ena_mask = BIT(24),
  2837. .main_output_mask = BIT(0),
  2838. .aux_output_mask = BIT(1),
  2839. };
  2840. static struct gdsc venus0_gdsc = {
  2841. .gdscr = 0x1024,
  2842. .pd = {
  2843. .name = "venus0",
  2844. },
  2845. .pwrsts = PWRSTS_OFF_ON,
  2846. };
  2847. static struct gdsc venus0_core0_gdsc = {
  2848. .gdscr = 0x1040,
  2849. .pd = {
  2850. .name = "venus0_core0",
  2851. },
  2852. .pwrsts = PWRSTS_OFF_ON,
  2853. };
  2854. static struct gdsc venus0_core1_gdsc = {
  2855. .gdscr = 0x1044,
  2856. .pd = {
  2857. .name = "venus0_core1",
  2858. },
  2859. .pwrsts = PWRSTS_OFF_ON,
  2860. };
  2861. static struct gdsc mdss_gdsc = {
  2862. .gdscr = 0x2304,
  2863. .cxcs = (unsigned int []){ 0x231c, 0x2320 },
  2864. .cxc_count = 2,
  2865. .pd = {
  2866. .name = "mdss",
  2867. },
  2868. .pwrsts = PWRSTS_OFF_ON,
  2869. };
  2870. static struct gdsc camss_jpeg_gdsc = {
  2871. .gdscr = 0x35a4,
  2872. .pd = {
  2873. .name = "camss_jpeg",
  2874. },
  2875. .pwrsts = PWRSTS_OFF_ON,
  2876. };
  2877. static struct gdsc camss_vfe_gdsc = {
  2878. .gdscr = 0x36a4,
  2879. .cxcs = (unsigned int []){ 0x36a8, 0x36ac, 0x36b0 },
  2880. .cxc_count = 3,
  2881. .pd = {
  2882. .name = "camss_vfe",
  2883. },
  2884. .pwrsts = PWRSTS_OFF_ON,
  2885. };
  2886. static struct gdsc oxili_gdsc = {
  2887. .gdscr = 0x4024,
  2888. .cxcs = (unsigned int []){ 0x4028 },
  2889. .cxc_count = 1,
  2890. .pd = {
  2891. .name = "oxili",
  2892. },
  2893. .pwrsts = PWRSTS_OFF_ON,
  2894. };
  2895. static struct gdsc oxilicx_gdsc = {
  2896. .gdscr = 0x4034,
  2897. .pd = {
  2898. .name = "oxilicx",
  2899. },
  2900. .pwrsts = PWRSTS_OFF_ON,
  2901. };
  2902. static struct clk_regmap *mmcc_apq8084_clocks[] = {
  2903. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2904. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2905. [MMPLL0] = &mmpll0.clkr,
  2906. [MMPLL0_VOTE] = &mmpll0_vote,
  2907. [MMPLL1] = &mmpll1.clkr,
  2908. [MMPLL1_VOTE] = &mmpll1_vote,
  2909. [MMPLL2] = &mmpll2.clkr,
  2910. [MMPLL3] = &mmpll3.clkr,
  2911. [MMPLL4] = &mmpll4.clkr,
  2912. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2913. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2914. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2915. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2916. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2917. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2918. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2919. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2920. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2921. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2922. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2923. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2924. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2925. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2926. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2927. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2928. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2929. [VP_CLK_SRC] = &vp_clk_src.clkr,
  2930. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2931. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2932. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2933. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2934. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2935. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2936. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2937. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2938. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2939. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2940. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2941. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2942. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2943. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2944. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2945. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2946. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2947. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2948. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2949. [MMSS_RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  2950. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  2951. [MAPLE_CLK_SRC] = &maple_clk_src.clkr,
  2952. [VDP_CLK_SRC] = &vdp_clk_src.clkr,
  2953. [VPU_BUS_CLK_SRC] = &vpu_bus_clk_src.clkr,
  2954. [MMSS_CXO_CLK] = &mmss_cxo_clk.clkr,
  2955. [MMSS_SLEEPCLK_CLK] = &mmss_sleepclk_clk.clkr,
  2956. [AVSYNC_AHB_CLK] = &avsync_ahb_clk.clkr,
  2957. [AVSYNC_EDPPIXEL_CLK] = &avsync_edppixel_clk.clkr,
  2958. [AVSYNC_EXTPCLK_CLK] = &avsync_extpclk_clk.clkr,
  2959. [AVSYNC_PCLK0_CLK] = &avsync_pclk0_clk.clkr,
  2960. [AVSYNC_PCLK1_CLK] = &avsync_pclk1_clk.clkr,
  2961. [AVSYNC_VP_CLK] = &avsync_vp_clk.clkr,
  2962. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2963. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2964. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2965. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2966. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2967. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2968. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2969. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2970. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2971. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2972. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2973. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2974. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2975. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2976. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2977. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2978. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2979. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2980. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2981. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2982. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2983. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2984. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2985. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2986. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2987. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2988. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2989. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2990. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2991. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2992. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  2993. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2994. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2995. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2996. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2997. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2998. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2999. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  3000. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  3001. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  3002. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  3003. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  3004. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  3005. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  3006. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  3007. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  3008. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  3009. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  3010. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  3011. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  3012. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  3013. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  3014. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  3015. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  3016. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  3017. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  3018. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  3019. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  3020. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  3021. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  3022. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  3023. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  3024. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  3025. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  3026. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  3027. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  3028. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  3029. [MMSS_SPDM_AHB_CLK] = &mmss_spdm_ahb_clk.clkr,
  3030. [MMSS_SPDM_AXI_CLK] = &mmss_spdm_axi_clk.clkr,
  3031. [MMSS_SPDM_CSI0_CLK] = &mmss_spdm_csi0_clk.clkr,
  3032. [MMSS_SPDM_GFX3D_CLK] = &mmss_spdm_gfx3d_clk.clkr,
  3033. [MMSS_SPDM_JPEG0_CLK] = &mmss_spdm_jpeg0_clk.clkr,
  3034. [MMSS_SPDM_JPEG1_CLK] = &mmss_spdm_jpeg1_clk.clkr,
  3035. [MMSS_SPDM_JPEG2_CLK] = &mmss_spdm_jpeg2_clk.clkr,
  3036. [MMSS_SPDM_MDP_CLK] = &mmss_spdm_mdp_clk.clkr,
  3037. [MMSS_SPDM_PCLK0_CLK] = &mmss_spdm_pclk0_clk.clkr,
  3038. [MMSS_SPDM_PCLK1_CLK] = &mmss_spdm_pclk1_clk.clkr,
  3039. [MMSS_SPDM_VCODEC0_CLK] = &mmss_spdm_vcodec0_clk.clkr,
  3040. [MMSS_SPDM_VFE0_CLK] = &mmss_spdm_vfe0_clk.clkr,
  3041. [MMSS_SPDM_VFE1_CLK] = &mmss_spdm_vfe1_clk.clkr,
  3042. [MMSS_SPDM_RM_AXI_CLK] = &mmss_spdm_rm_axi_clk.clkr,
  3043. [MMSS_SPDM_RM_OCMEMNOC_CLK] = &mmss_spdm_rm_ocmemnoc_clk.clkr,
  3044. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  3045. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  3046. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  3047. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  3048. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  3049. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  3050. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  3051. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  3052. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  3053. [OXILI_RBBMTIMER_CLK] = &oxili_rbbmtimer_clk.clkr,
  3054. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  3055. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  3056. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  3057. [VENUS0_CORE0_VCODEC_CLK] = &venus0_core0_vcodec_clk.clkr,
  3058. [VENUS0_CORE1_VCODEC_CLK] = &venus0_core1_vcodec_clk.clkr,
  3059. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  3060. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  3061. [VPU_AHB_CLK] = &vpu_ahb_clk.clkr,
  3062. [VPU_AXI_CLK] = &vpu_axi_clk.clkr,
  3063. [VPU_BUS_CLK] = &vpu_bus_clk.clkr,
  3064. [VPU_CXO_CLK] = &vpu_cxo_clk.clkr,
  3065. [VPU_MAPLE_CLK] = &vpu_maple_clk.clkr,
  3066. [VPU_SLEEP_CLK] = &vpu_sleep_clk.clkr,
  3067. [VPU_VDP_CLK] = &vpu_vdp_clk.clkr,
  3068. };
  3069. static const struct qcom_reset_map mmcc_apq8084_resets[] = {
  3070. [MMSS_SPDM_RESET] = { 0x0200 },
  3071. [MMSS_SPDM_RM_RESET] = { 0x0300 },
  3072. [VENUS0_RESET] = { 0x1020 },
  3073. [VPU_RESET] = { 0x1400 },
  3074. [MDSS_RESET] = { 0x2300 },
  3075. [AVSYNC_RESET] = { 0x2400 },
  3076. [CAMSS_PHY0_RESET] = { 0x3020 },
  3077. [CAMSS_PHY1_RESET] = { 0x3050 },
  3078. [CAMSS_PHY2_RESET] = { 0x3080 },
  3079. [CAMSS_CSI0_RESET] = { 0x30b0 },
  3080. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  3081. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  3082. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  3083. [CAMSS_CSI1_RESET] = { 0x3120 },
  3084. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  3085. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  3086. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  3087. [CAMSS_CSI2_RESET] = { 0x3180 },
  3088. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  3089. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  3090. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  3091. [CAMSS_CSI3_RESET] = { 0x31e0 },
  3092. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  3093. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  3094. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  3095. [CAMSS_ISPIF_RESET] = { 0x3220 },
  3096. [CAMSS_CCI_RESET] = { 0x3340 },
  3097. [CAMSS_MCLK0_RESET] = { 0x3380 },
  3098. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  3099. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  3100. [CAMSS_MCLK3_RESET] = { 0x3410 },
  3101. [CAMSS_GP0_RESET] = { 0x3440 },
  3102. [CAMSS_GP1_RESET] = { 0x3470 },
  3103. [CAMSS_TOP_RESET] = { 0x3480 },
  3104. [CAMSS_AHB_RESET] = { 0x3488 },
  3105. [CAMSS_MICRO_RESET] = { 0x3490 },
  3106. [CAMSS_JPEG_RESET] = { 0x35a0 },
  3107. [CAMSS_VFE_RESET] = { 0x36a0 },
  3108. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  3109. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  3110. [OXILI_RESET] = { 0x4020 },
  3111. [OXILICX_RESET] = { 0x4030 },
  3112. [OCMEMCX_RESET] = { 0x4050 },
  3113. [MMSS_RBCRP_RESET] = { 0x4080 },
  3114. [MMSSNOCAHB_RESET] = { 0x5020 },
  3115. [MMSSNOCAXI_RESET] = { 0x5060 },
  3116. };
  3117. static struct gdsc *mmcc_apq8084_gdscs[] = {
  3118. [VENUS0_GDSC] = &venus0_gdsc,
  3119. [VENUS0_CORE0_GDSC] = &venus0_core0_gdsc,
  3120. [VENUS0_CORE1_GDSC] = &venus0_core1_gdsc,
  3121. [MDSS_GDSC] = &mdss_gdsc,
  3122. [CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
  3123. [CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
  3124. [OXILI_GDSC] = &oxili_gdsc,
  3125. [OXILICX_GDSC] = &oxilicx_gdsc,
  3126. };
  3127. static const struct regmap_config mmcc_apq8084_regmap_config = {
  3128. .reg_bits = 32,
  3129. .reg_stride = 4,
  3130. .val_bits = 32,
  3131. .max_register = 0x5104,
  3132. .fast_io = true,
  3133. };
  3134. static const struct qcom_cc_desc mmcc_apq8084_desc = {
  3135. .config = &mmcc_apq8084_regmap_config,
  3136. .clks = mmcc_apq8084_clocks,
  3137. .num_clks = ARRAY_SIZE(mmcc_apq8084_clocks),
  3138. .resets = mmcc_apq8084_resets,
  3139. .num_resets = ARRAY_SIZE(mmcc_apq8084_resets),
  3140. .gdscs = mmcc_apq8084_gdscs,
  3141. .num_gdscs = ARRAY_SIZE(mmcc_apq8084_gdscs),
  3142. };
  3143. static const struct of_device_id mmcc_apq8084_match_table[] = {
  3144. { .compatible = "qcom,mmcc-apq8084" },
  3145. { }
  3146. };
  3147. MODULE_DEVICE_TABLE(of, mmcc_apq8084_match_table);
  3148. static int mmcc_apq8084_probe(struct platform_device *pdev)
  3149. {
  3150. int ret;
  3151. struct regmap *regmap;
  3152. ret = qcom_cc_probe(pdev, &mmcc_apq8084_desc);
  3153. if (ret)
  3154. return ret;
  3155. regmap = dev_get_regmap(&pdev->dev, NULL);
  3156. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  3157. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  3158. return 0;
  3159. }
  3160. static struct platform_driver mmcc_apq8084_driver = {
  3161. .probe = mmcc_apq8084_probe,
  3162. .driver = {
  3163. .name = "mmcc-apq8084",
  3164. .of_match_table = mmcc_apq8084_match_table,
  3165. },
  3166. };
  3167. module_platform_driver(mmcc_apq8084_driver);
  3168. MODULE_DESCRIPTION("QCOM MMCC APQ8084 Driver");
  3169. MODULE_LICENSE("GPL v2");
  3170. MODULE_ALIAS("platform:mmcc-apq8084");