gpucc-sdm845.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/module.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/regmap.h>
  9. #include <dt-bindings/clock/qcom,gpucc-sdm845.h>
  10. #include "common.h"
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-pll.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap.h"
  16. #include "gdsc.h"
  17. #define CX_GMU_CBCR_SLEEP_MASK 0xf
  18. #define CX_GMU_CBCR_SLEEP_SHIFT 4
  19. #define CX_GMU_CBCR_WAKE_MASK 0xf
  20. #define CX_GMU_CBCR_WAKE_SHIFT 8
  21. #define CLK_DIS_WAIT_SHIFT 12
  22. #define CLK_DIS_WAIT_MASK (0xf << CLK_DIS_WAIT_SHIFT)
  23. enum {
  24. P_BI_TCXO,
  25. P_GPLL0_OUT_MAIN,
  26. P_GPLL0_OUT_MAIN_DIV,
  27. P_GPU_CC_PLL1_OUT_MAIN,
  28. };
  29. static const struct alpha_pll_config gpu_cc_pll1_config = {
  30. .l = 0x1a,
  31. .alpha = 0xaab,
  32. };
  33. static struct clk_alpha_pll gpu_cc_pll1 = {
  34. .offset = 0x100,
  35. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  36. .clkr = {
  37. .hw.init = &(struct clk_init_data){
  38. .name = "gpu_cc_pll1",
  39. .parent_data = &(const struct clk_parent_data){
  40. .fw_name = "bi_tcxo", .name = "bi_tcxo",
  41. },
  42. .num_parents = 1,
  43. .ops = &clk_alpha_pll_fabia_ops,
  44. },
  45. },
  46. };
  47. static const struct parent_map gpu_cc_parent_map_0[] = {
  48. { P_BI_TCXO, 0 },
  49. { P_GPU_CC_PLL1_OUT_MAIN, 3 },
  50. { P_GPLL0_OUT_MAIN, 5 },
  51. { P_GPLL0_OUT_MAIN_DIV, 6 },
  52. };
  53. static const struct clk_parent_data gpu_cc_parent_data_0[] = {
  54. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  55. { .hw = &gpu_cc_pll1.clkr.hw },
  56. { .fw_name = "gcc_gpu_gpll0_clk_src", .name = "gcc_gpu_gpll0_clk_src" },
  57. { .fw_name = "gcc_gpu_gpll0_div_clk_src", .name = "gcc_gpu_gpll0_div_clk_src" },
  58. };
  59. static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
  60. F(19200000, P_BI_TCXO, 1, 0, 0),
  61. F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
  62. F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
  63. { }
  64. };
  65. static struct clk_rcg2 gpu_cc_gmu_clk_src = {
  66. .cmd_rcgr = 0x1120,
  67. .mnd_width = 0,
  68. .hid_width = 5,
  69. .parent_map = gpu_cc_parent_map_0,
  70. .freq_tbl = ftbl_gpu_cc_gmu_clk_src,
  71. .clkr.hw.init = &(struct clk_init_data){
  72. .name = "gpu_cc_gmu_clk_src",
  73. .parent_data = gpu_cc_parent_data_0,
  74. .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
  75. .ops = &clk_rcg2_shared_ops,
  76. },
  77. };
  78. static struct clk_branch gpu_cc_cx_gmu_clk = {
  79. .halt_reg = 0x1098,
  80. .halt_check = BRANCH_HALT,
  81. .clkr = {
  82. .enable_reg = 0x1098,
  83. .enable_mask = BIT(0),
  84. .hw.init = &(struct clk_init_data){
  85. .name = "gpu_cc_cx_gmu_clk",
  86. .parent_hws = (const struct clk_hw*[]){
  87. &gpu_cc_gmu_clk_src.clkr.hw,
  88. },
  89. .num_parents = 1,
  90. .flags = CLK_SET_RATE_PARENT,
  91. .ops = &clk_branch2_ops,
  92. },
  93. },
  94. };
  95. static struct clk_branch gpu_cc_cxo_clk = {
  96. .halt_reg = 0x109c,
  97. .halt_check = BRANCH_HALT,
  98. .clkr = {
  99. .enable_reg = 0x109c,
  100. .enable_mask = BIT(0),
  101. .hw.init = &(struct clk_init_data){
  102. .name = "gpu_cc_cxo_clk",
  103. .ops = &clk_branch2_ops,
  104. },
  105. },
  106. };
  107. static struct gdsc gpu_cx_gdsc = {
  108. .gdscr = 0x106c,
  109. .gds_hw_ctrl = 0x1540,
  110. .pd = {
  111. .name = "gpu_cx_gdsc",
  112. },
  113. .pwrsts = PWRSTS_OFF_ON,
  114. .flags = VOTABLE,
  115. };
  116. static struct gdsc gpu_gx_gdsc = {
  117. .gdscr = 0x100c,
  118. .clamp_io_ctrl = 0x1508,
  119. .pd = {
  120. .name = "gpu_gx_gdsc",
  121. .power_on = gdsc_gx_do_nothing_enable,
  122. },
  123. .pwrsts = PWRSTS_OFF_ON,
  124. .flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
  125. };
  126. static struct clk_regmap *gpu_cc_sdm845_clocks[] = {
  127. [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
  128. [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
  129. [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
  130. [GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
  131. };
  132. static struct gdsc *gpu_cc_sdm845_gdscs[] = {
  133. [GPU_CX_GDSC] = &gpu_cx_gdsc,
  134. [GPU_GX_GDSC] = &gpu_gx_gdsc,
  135. };
  136. static const struct regmap_config gpu_cc_sdm845_regmap_config = {
  137. .reg_bits = 32,
  138. .reg_stride = 4,
  139. .val_bits = 32,
  140. .max_register = 0x8008,
  141. .fast_io = true,
  142. };
  143. static const struct qcom_cc_desc gpu_cc_sdm845_desc = {
  144. .config = &gpu_cc_sdm845_regmap_config,
  145. .clks = gpu_cc_sdm845_clocks,
  146. .num_clks = ARRAY_SIZE(gpu_cc_sdm845_clocks),
  147. .gdscs = gpu_cc_sdm845_gdscs,
  148. .num_gdscs = ARRAY_SIZE(gpu_cc_sdm845_gdscs),
  149. };
  150. static const struct of_device_id gpu_cc_sdm845_match_table[] = {
  151. { .compatible = "qcom,sdm845-gpucc" },
  152. { }
  153. };
  154. MODULE_DEVICE_TABLE(of, gpu_cc_sdm845_match_table);
  155. static int gpu_cc_sdm845_probe(struct platform_device *pdev)
  156. {
  157. struct regmap *regmap;
  158. unsigned int value, mask;
  159. regmap = qcom_cc_map(pdev, &gpu_cc_sdm845_desc);
  160. if (IS_ERR(regmap))
  161. return PTR_ERR(regmap);
  162. clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
  163. /*
  164. * Configure gpu_cc_cx_gmu_clk with recommended
  165. * wakeup/sleep settings
  166. */
  167. mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
  168. mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
  169. value = 0xf << CX_GMU_CBCR_WAKE_SHIFT | 0xf << CX_GMU_CBCR_SLEEP_SHIFT;
  170. regmap_update_bits(regmap, 0x1098, mask, value);
  171. /* Configure clk_dis_wait for gpu_cx_gdsc */
  172. regmap_update_bits(regmap, 0x106c, CLK_DIS_WAIT_MASK,
  173. 8 << CLK_DIS_WAIT_SHIFT);
  174. return qcom_cc_really_probe(pdev, &gpu_cc_sdm845_desc, regmap);
  175. }
  176. static struct platform_driver gpu_cc_sdm845_driver = {
  177. .probe = gpu_cc_sdm845_probe,
  178. .driver = {
  179. .name = "sdm845-gpucc",
  180. .of_match_table = gpu_cc_sdm845_match_table,
  181. .sync_state = clk_sync_state,
  182. },
  183. };
  184. static int __init gpu_cc_sdm845_init(void)
  185. {
  186. return platform_driver_register(&gpu_cc_sdm845_driver);
  187. }
  188. subsys_initcall(gpu_cc_sdm845_init);
  189. static void __exit gpu_cc_sdm845_exit(void)
  190. {
  191. platform_driver_unregister(&gpu_cc_sdm845_driver);
  192. }
  193. module_exit(gpu_cc_sdm845_exit);
  194. MODULE_DESCRIPTION("QTI GPUCC SDM845 Driver");
  195. MODULE_LICENSE("GPL v2");